# ispMACH™4000B/C Family 2.5V/1.8V In-System Programmable SuperFAST™ High Density PLDs December 2001 Data Sheet ### **Features** ### ■ High Performance - f<sub>MAX</sub> = 350MHz maximum operating frequency - t<sub>PD</sub> = 2.5ns propagation delay - Up to four global clock pins with programmable clock polarity control - Up to 80 PTs per output #### Ease of Design - Enhanced macrocells with individual clock, reset, preset and clock enable controls - Up to four global OE controls - Individual local OE control per I/O pin - Excellent First-Time-Fit<sup>™</sup> and refit - Fast path, SpeedLocking<sup>™</sup> Path, and wide-PT path - Wide input gating (36 input logic blocks) for fast counters, state machines and address decoders #### ■ Low Power - 1.8V core E<sup>2</sup>CMOS<sup>®</sup> technology - CMOS design techniques provide low static and dynamic power ### Broad Device Offering - 32 to 512 macrocells - 30 to 208 I/O pins - 44 to 256 pins/balls in TQFP or fpBGA packages - Commercial and industrial temperature ranges ### **■** Easy System Integration - Operation with 3.3V, 2.5V or 1.8V LVCMOS I/O - Operation with 2.5V (4000B) or 1.8V (4000C) supplies - Hot-socketing - · Open-drain capability - Input pull-up, pull-down or bus-keeper - · Programmable output slew rate - 3.3V PCI compatible - IEEE 1149.1 boundary scan testable - 2.5V/1.8V In-System Programmable (ISP™) using IEEE 1532 compliant interface - I/O pins with fast setup path Table 1. ispMACH 4000B/C Family Selection Guide | | ispMACH<br>4032B/C* | ispMACH<br>4064B/C* | ispMACH<br>4128B/C* | ispMACH<br>4256B/C* | ispMACH<br>4384B/C* | ispMACH<br>4512B/C* | |------------------------|---------------------|--------------------------------|----------------------|-------------------------------------|-----------------------|-----------------------| | Macrocells | 32 | 64 | 128 | 256 | 384 | 512 | | User I/O Options | 30/32 | 30/32/64 | 64/92 | 64/128/160 | 128/192 | 128/208 | | t <sub>PD</sub> (ns) | 2.5 | 2.5 | 3.0 | 3.0 | 3.5 | 3.5 | | t <sub>S</sub> (ns) | 1.75 | 1.75 | 2.2 | 2.2 | 2.4 | 2.4 | | t <sub>CO</sub> (ns) | 2.5 | 2.5 | 2.8 | 2.8 | 3.5 | 3.5 | | f <sub>MAX</sub> (MHz) | 350 | 350 | 300 | 300 | 256 | 256 | | Supply Voltages (V) | 2.5/1.8V | 2.5/1.8V | 2.5/1.8V | 2.5/1.8V | 2.5/1.8V | 2.5/1.8V | | Pins/Package | 44 TQFP<br>48 TQFP | 44 TQFP<br>48 TQFP<br>100 TQFP | 100 TQFP<br>128 TQFP | 100 TQFP<br>176 TQFP<br>256 fpBGA** | 176 TQFP<br>256 fpBGA | 176 TQFP<br>256 fpBGA | <sup>\*</sup>Preliminary <sup>\*\*128-</sup>I/O and 160-I/O configuration. ### ispMACH 4000 Introduction The high performance ispMACH 4000 family from Lattice offers a SuperFAST CPLD solution. The family is a blend of Lattice's two most popular architectures: the ispLSI<sup>®</sup> 2000 and ispMACH 4A. Retaining the best of both families, the ispMACH 4000 architecture focuses on significant innovations to combine the highest performance with low power in a flexible CPLD family. The ispMACH 4000 combines high speed and low power with the flexibility needed for ease of design. With its robust Global Routing Pool and Output Routing Pool, this family delivers excellent First-Time-Fit, timing predictability, routing, pin-out retention and density migration. The ispMACH 4000 family offers densities ranging from 32 to 512 macrocells. There are multiple density-I/O combinations in Thin Quad Flat Pack (TQFP) and Fine Pitch BGA (fpBGA) packages ranging from 44 to 256 pins/balls. Table 1 shows the macrocell, package and I/O options, along with other key parameters. The ispMACH 4000 family has enhanced system integration capabilities. It supports 2.5V (4000B) and 1.8V (4000C) supply voltages and 3.3V, 2.5V and 1.8V interface voltages. The ispMACH 4000 also offers enhanced I/O features such as slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. The ispMACH 4000 family members are 2.5V/1.8V in-system programmable through the IEEE Standard 1532 interface. IEEE Standard 1149.1 boundary scan testing capability also allows product testing on automated test equipment. ### **Overview** The ispMACH 4000 devices consist of multiple 36-input, 16-macrocell Generic Logic Blocks (GLBs) interconnected by a Global Routing Pool (GRP). Output Routing Pools (ORPs) connect the GLBs to the I/O Blocks (IOBs), which contain multiple I/O cells. This architecture is shown in Figure 1. Figure 1. Functional Block Diagram The I/Os in the ispMACH 4000 are split into two banks. Each bank has a separate I/O power supply. Inputs can support a variety of standards independent of the chip or bank power supply. Outputs support the standards compatible with the power supply provided to the bank. Support for a variety of standards helps designers implement designs in mixed voltage environments. ### ispMACH 4000 Architecture There are a total of two GLBs in the ispMACH 4032, increasing to 32 GLBs in the ispMACH 4512. Each GLB has 36 inputs. All GLB inputs come from the GRP and all outputs from the GLB are brought back into the GRP to be connected to the inputs of any other GLB on the device. Even if feedback signals return to the same GLB, they still must go through the GRP. This mechanism ensures that GLBs communicate with each other with consistent and predictable delays. The outputs from the GLB are also sent to the ORP. The ORP then sends them to the associated I/O cells in the I/O block. ### **Generic Logic Block** The ispMACH 4000 GLB consists of a programmable AND array, logic allocator, 16 macrocells and a GLB clock generator. Macrocells are decoupled from the product terms through the logic allocator and the I/O pins are decoupled from macrocells through the ORP. Figure 2 illustrates the GLB. Figure 2. Generic Logic Block ## **AND Array** The programmable AND Array consists of 36 inputs and 83 output product terms. The 36 inputs from the GRP are used to form 72 lines in the AND Array (true and complement of the inputs). Each line in the array can be connected to any of the 83 output product terms via a wired-AND. Each of the 80 logic product terms feed the logic allocator with the remaining three control product terms feeding the Shared PT Clock, Shared PT Initialization and Shared PT OE. The Shared PT Clock and Shared PT Initialization signals can optionally be inverted before being fed to the macrocells. Every set of five product terms from the 80 logic product terms forms a product term cluster starting with PT0. There is one product term cluster for every macrocell in the GLB. Figure 3 is a graphical representation of the AND Array. Figure 3. AND Array ### **Enhanced Logic Allocator** Within the logic allocator, product terms are allocated to macrocells in product term clusters. Each product term cluster is associated with a macrocell. The cluster size for the ispMACH 4000 family is 4+1 (total 5) product terms. The software automatically considers the availability and distribution of product term clusters as it fits the functions within a GLB. The logic allocator is designed to provide three speed paths: 5-PT fast bypass path, 20-PT Speed Locking path and an up to 80-PT path. The availability of these three paths lets designers trade timing variability for increased performance. The enhanced Logic Allocator of the ispMACH 4000 family consists of the following blocks: - Product Term Allocator - Cluster Allocator - Wide Steering Logic Figure 4 shows a macrocell slice of the Logic Allocator. There are 16 such slices in the GLB. Figure 4. Macrocell Slice ### **Product Term Allocator** The product term allocator assigns product terms from a cluster to either logic or control applications as required by the design being implemented. Product terms that are used as logic are steered into a 5-input OR gate associated with the cluster. Product terms that used for control are steered either to the macrocell or I/O cell associated with the cluster. Table 2 shows the available functions for each of the five product terms in the cluster. The OR gate output connects to the associated I/O cell, providing a fast path for narrow combinatorial functions, and to the logic allocator. Table 2. Individual PT Steering | Product Term | Logic | Control | |----------------|----------|-----------------------------------------------------------------------------| | PT <i>n</i> | Logic PT | Single PT for XOR/OR | | PT <i>n</i> +1 | Logic PT | Individual Clock (PT Clock) | | PT <i>n</i> +2 | Logic PT | Individual Initialization or Individual Clock Enable (PT Initialization/CE) | | PT <i>n</i> +3 | Logic PT | Individual Initialization (PT Initialization) | | PT <i>n</i> +4 | Logic PT | Individual OE (PTOE) | #### **Cluster Allocator** The cluster allocator allows clusters to be steered to neighboring macrocells, thus allowing the creation of functions with more product terms. Table 3 shows which clusters can be steered to which macrocells. Used in this manner, the cluster allocator can be used to form functions of up to 20 product terms. Additionally, the cluster allocator accepts inputs from the wide steering logic. Using these inputs, functions up to 80 product terms can be created. Table 3. Available Clusters for Each Macrocell | Macrocell | | Available | Clusters | | |-----------|-----|-----------|--------------|-----| | MO | _ | C0 | C1 | C2 | | M1 | C0 | C1 | C2 | C3 | | M2 | C1 | C2 | C3 | C4 | | M3 | C2 | C3 | C4 | C5 | | M4 | C3 | C4 | C5 | C6 | | M5 | C4 | C5 | C6 | C7 | | M6 | C5 | C6 | C7 | C8 | | M7 | C6 | C7 | C8 | C9 | | M8 | C7 | C8 | C9 | C10 | | M9 | C8 | C9 | C10 | C11 | | M10 | C9 | C10 | C11 | C12 | | M11 | C10 | C11 | C12 | C13 | | M12 | C11 | C12 | C13 | C14 | | M13 | C12 | C13 | C14 | C15 | | M14 | C13 | C14 | C15 | _ | | M15 | C14 | C15 | <del>-</del> | _ | ### Wide Steering Logic The wide steering logic allows the output of the cluster allocator n to be connected to the input of the cluster allocator n+4. Thus, cluster chains can be formed with up to 80 product terms, supporting wide product term functions and allowing performance to be increased through a single GLB implementation. Table 4 shows the product term chains. Table 4. Product Term Expansion Capability | Expansion<br>Chains | Macrocells Associated with Expansion Chain (with Wrap Around) | Max PT/<br>Macrocell | |---------------------|--------------------------------------------------------------------|----------------------| | Chain-0 | $M0 \rightarrow M4 \rightarrow M8 \rightarrow M12 \rightarrow M0$ | 75 | | Chain-1 | $M1 \rightarrow M5 \rightarrow M9 \rightarrow M13 \rightarrow M1$ | 80 | | Chain-2 | $M2 \rightarrow M6 \rightarrow M10 \rightarrow M14 \rightarrow M2$ | 75 | | Chain-3 | $M3 \rightarrow M7 \rightarrow M11 \rightarrow M15 \rightarrow M3$ | 70 | Every time the super cluster allocator is used, there is an incremental delay of t<sub>EXP</sub>. When the super cluster allocator is used, all destinations other than the one being steered to, are given the value of ground (i.e., if the super cluster is steered to M (n+4), then M (n) is ground). ### Macrocell The 16 macrocells in the GLB are driven by the 16 outputs from the logic allocator. Each macrocell contains a programmable XOR gate, a programmable register/latch, along with routing for the logic and control functions. Figure 5 shows a graphical representation of the macrocell. The macrocells feed the ORP and GRP. A direct input from the I/O cell allows designers to use the macrocell to construct high-speed input registers. A programmable delay in this path allows designers to choose between the fastest possible set-up time and zero hold time. Figure 5. Macrocell ### **Enhanced Clock Multiplexer** The clock input to the flip-flop can select any of the four block clocks along with the shared PT clock, and true and complement forms of the optional individual term clock. An 8:1 multiplexer structure is used to select the clock. The eight sources for the clock multiplexer are as follows: - Block CLK0 - Block CLK1 - Block CLK2 - Block CLK3 - PT Clock - PT Clock Inverted - Shared PT Clock - Ground ### **Clock Enable Multiplexer** Each macrocell has a 4:1 clock enable multiplexer. This allows the clock enable signal to be selected from the following four sources: - PT Initialization/CE - PT Initialization/CE Inverted - Shared PT Clock - Logic High ### **Initialization Control** The ispMACH 4000 family architecture accommodates both block-level and macrocell-level set and reset capability. There is one block-level initialization term that is distributed to all macrocell registers in a GLB. At the macrocell level, two product terms can be "stolen" from the cluster associated with a macrocell to be used for set/reset functionality. A reset/preset swapping feature in each macrocell allows for reset and preset to be exchanged, providing flexibility. Note that the reset/preset swapping selection feature affects power-up reset as well. All flip-flops power up to a known state for predictable system initialization. If a macrocell is configured to SET on a signal from the block-level initialization, then that macrocell will be SET during device power-up. If a macrocell is configured to RESET on a signal from the block-level initialization or is not configured for set/reset, then that macrocell will RESET on power-up. To guarantee initialization values, the $V_{\rm CC}$ rise must be monotonic, and the clock must be inactive until the reset delay time has elapsed. ### **GLB Clock Generator** Each ispMACH 4000 device has four clock pins that are also routed to the GRP to be used as inputs. These pins drive a clock generator in each GLB, as shown in Figure 6. The clock generator provides four clock signals that can be used anywhere in the GLB. These four GLB clock signals can consist of a number of combinations of the true and complement edges of the global clock signals. Figure 6. GLB Clock Generator ### **Output Routing Pool (ORP)** The Output Routing Pool allows macrocell outputs to be connected to any of several I/O cells within an I/O block. This provides greater flexibility in determining the pinout and allows design changes to occur without affecting the pinout. The output routing pool also provides a parallel capability for routing macrocell-level OE product terms. This allows the OE product term to follow the macrocell output as it is switched between I/O cells. Additionally, the output routing pool allows the macrocell output or true and complement forms of the 5-PT bypass signal to bypass the output routing multipliers and feed the I/O cell directly. The enhanced ORP of the ispMACH 4000 family consists of the following elements: - · Output Routing Multiplexers - OE Routing Multiplexers - Output Routing Pool Bypass Multiplexers Figure 7 shows the structure of the ORP from the I/O cell perspective. This is referred to as an ORP slice. Each ORP has as many ORP slices as there are I/O cells in the corresponding I/O block. Figure 7. ORP Slice ### **Output Routing Multiplexers** The details of connections between the macrocells and the I/O cells vary across devices and within a device dependent on the maximum number of I/Os available. Tables 5, 6, 7 and 8 provide the connection details. Table 5. ORP Combinations for I/O Blocks with 8 I/Os | I/O Cell | Available Macrocells | |----------|--------------------------------------| | I/O 0 | M0, M1, M2, M3, M4, M5, M6, M7 | | I/O 1 | M2, M3, M4, M5, M6, M7, M8, M9 | | I/O 2 | M4, M5, M6, M7, M8, M9, M10, M11 | | I/O 3 | M6, M7, M8, M9, M10, M11, M12, M13 | | I/O 4 | M8, M9, M10, M11, M12, M13, M14, M15 | | I/O 5 | M10, M11, M12, M13, M14, M15, M0, M1 | | I/O 6 | M12, M13, M14, M15, M0, M1, M2, M3 | | I/O 7 | M14, M15, M0, M1, M2, M3, M4, M5 | Table 6. ORP Combinations for I/O Blocks with 16 I/Os | I/O Cell | Available Macrocells | |----------|--------------------------------------| | I/O 0 | M0, M1, M2, M3, M4, M5, M6, M7 | | I/O 1 | M1, M2, M3, M4, M5, M6, M7, M8 | | I/O 2 | M2, M3, M4, M5, M6, M7, M8, M9 | | I/O 3 | M3, M4, M5, M6, M7, M8, M9, M10 | | I/O 4 | M4, M5, M6, M7, M8, M9, M10, M11 | | I/O 5 | M5, M6, M7, M8, M9, M10, M11, M12 | | I/O 6 | M6, M7, M8, M9, M10, M11, M12, M12 | | I/O 7 | M7, M8, M9, M10, M11, M12, M13, M14 | | I/O 8 | M8, M9, M10, M11, M12, M13, M14, M15 | | I/O 9 | M9, M10, M11, M12, M13, M14, M15, M0 | | I/O 10 | M10, M11, M12, M13, M14, M15, M0, M1 | | I/O 11 | M11, M12, M13, M14, M15, M0, M1, M2 | | I/O 12 | M12, M13, M14, M15, M0, M1, M2, M3 | | I/O 13 | M13, M14, M15, M0, M1, M2, M3, M4 | | I/O 14 | M14, M15, M0, M1, M2, M3, M4, M5 | | I/O 15 | M15, M0, M1, M2, M3, M4, M5, M6 | ### Table 7. ORP Combinations for I/O Blocks with 4 I/Os | I/O Cell | Available Macrocells | |----------|--------------------------------------| | I/O 0 | M0, M1, M2, M3, M4, M5, M6, M7 | | I/O 1 | M4, M5, M6, M7, M8, M9, M10, M11 | | I/O 2 | M8, M9, M10, M11, M12, M13, M14, M15 | | I/O 3 | M12, M13, M14, M15, M0, M1, M2, M3 | ### Table 8. ORP Combinations for I/O Blocks with 10 I/Os | I/O Cell | Available Macrocells | |----------|--------------------------------------| | I/O 0 | M0, M1, M2, M3, M4, M5, M6, M7 | | I/O 1 | M2, M3, M4, M5, M6, M7, M8, M9 | | I/O 2 | M4, M5, M6, M7, M8, M9, M10, M11 | | I/O 3 | M6, M7, M8, M9, M10, M11, M12, M13 | | I/O 4 | M8, M9, M10, M11, M12, M13, M14, M15 | | I/O 5 | M10, M11, M12, M13, M14, M15, M0, M1 | | I/O 6 | M12, M13, M14, M15, M0, M1, M2, M3 | | I/O 7 | M14, M15, M0, M1, M2, M3, M4, M5 | | I/O 8 | M2, M3, M4, M5, M6, M7, M8 | | I/O 9 | M10, M11, M12, M13, M14, M15, M0, M1 | ### **ORP Bypass and Fast Output Multiplexers** The ORP bypass and fast-path output multiplexer is a 4:1 multiplexer and allows the 5-PT fast path to bypass the ORP and be connected directly to the pin with either the regular output or the inverted output. This multiplexer also allows the register output to bypass the ORP to achieve faster t<sub>CO</sub>. ### **Output Enable Routing Multiplexers** The OE Routing Pool provides the corresponding local output enable (OE) product term to the I/O cell. ### I/O Cell The I/O cell contains the following programmable elements: output buffer, input buffer, OE multiplexer and bus maintenance circuitry. Figure 8 details the I/O cell. Figure 8. I/O Cell Each output supports a variety of output standards dependent on the $V_{CCO}$ supplied to its I/O bank. Outputs can also be configured for open drain operation. Each input can be programmed to support a variety of standards, independent of the $V_{CCO}$ supplied to its I/O bank. The I/O standards supported are: - LVTTL - LVCMOS 1.8 - LVCMOS 3.3 - 3.3V PCI Compatible - LVCMOS 2.5 All of the I/Os and dedicated inputs have the capability to provide a bus-keeper latch, Pull-up Resistor or Pull-down Resistor. A fourth option is to provide none of these. The selection is done on a global basis. The default in both hardware and software is such that when the device is erased or if the user does not specify, the input structure is configured to be a Pull-up Resistor. Each ispMACH 4000 device I/O has an individually programmable output slew rate control bit. Each output can be individually configured for the higher speed transition (~3V/ns) or for the lower noise transition (~1V/ns). For high-speed designs with long, unterminated traces, the slow-slew rate will introduce fewer reflections, less noise and keep ground bounce to a minimum. For designs with short traces or well terminated lines, the fast slew rate can be used to achieve the highest speed. The slew rate is adjusted independent of power. ### Global OE Generation Most ispMACH 4000 family devices have a 4-bit wide Global OE Bus, except the ispMACH 4032 device that has a 2-bit wide Global OE Bus. This bus is derived from a 4-bit internal global OE PT bus and two dual purpose I/O or GOE pins. Each signal that drives the bus can optionally be inverted. Each GLB has a block-level OE PT that connects to all bits of the Global OE PT bus with four fuses. Hence, for a 256-macrocell device (with 16 blocks), each line of the bus is driven from 16 OE product terms. Figures 9 and 10 show a graphical representation of the global OE generation. Figure 9. Global OE Generation for All Devices Except ispMACH 4032 Figure 10. Global OE Generation for ispMACH 4032 ### **Low Power and Power Management** The ispMACH 4000 family is designed with high speed low power design techniques to offer both high speed and low power. With an advanced E² low power cell and non sense-amplifier design approach (full CMOS logic approach), the ispMACH 4000 family offers SuperFAST pin-to-pin speeds, while simultaneously delivering low standby power without needing any "turbo bits" or other power management schemes associated with a traditional sense-amplifier approach. ### **IEEE 1149.1-Compliant Boundary Scan Testability** All ispMACH 4000 devices have boundary scan cells and are compliant to the IEEE 1149.1 standard. This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic notes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test node data to be captured and shifted out for verification. In addition, these devices can be linked into a board-level serial scan path for more board-level testing. The test access port operates with an LVCMOS interface that corresponds to the power supply voltage. ### I/O Quick Configuration To facilitate the most efficient board test, the physical nature of the I/O cells must be set before running any continuity tests. As these tests are fast, by nature, the overhead and time that is required for configuration of the I/Os' physical nature should be minimal so that board test time is minimized. The ispMACH 4000 family of devices allows this by offering the user the ability to quickly configure the physical nature of the I/O cells. This quick configuration takes milliseconds to complete, whereas it takes seconds for the entire device to be programmed. Lattice's ispVM™ System programming software can either perform the quick configuration through the PC parallel port, or can generate the ATE or test vectors necessary for a third-party test system. ## **IEEE 1532-Compliant In-System Programming** Programming devices in-system provides a number of significant benefits including: rapid prototyping, lower inventory levels, higher quality and the ability to make in-field modifications. All ispMACH 4000 devices provide In-System Programming (ISP<sup>TM</sup>) capability through the Boundary Scan Test Access Port. This capability has been implemented in a manner that ensures that the port remains complaint to the IEEE 1149.1 standard. By using IEEE 1149.1 as the communication interface through which ISP is achieved, users get the benefit of a standard, well-defined interface. All ispMACH 4000 devices are also compliant with the IEEE 1532 standard. The ispMACH 4000 devices can be programmed across the commercial temperature and voltage range. The PC-based Lattice software facilitates in-system programming of ispMACH 4000 devices. The software takes the JEDEC file output produced by the design implementation software, along with information about the scan chain, and creates a set of vectors used to drive the scan chain. The software can use these vectors to drive a scan chain via the parallel port of a PC. Alternatively, the software can output files in formats understood by common automated test equipment. This equipment can then be used to program ispMACH 4000 devices during the testing of a circuit board. ## **Security Bit** A programmable security bit is provided on the ispMACH 4000 devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, this bit defeats readback of the programmed pattern by a device programmer, securing proprietary designs from competitors. Programming and verification are also defeated by the security bit. The bit can only be reset by erasing the entire device. ## **Hot Socketing** The ispMACH 4000 devices are well-suited for applications that require hot socketing capability. Hot socketing a device requires that the device, during power-up and down, can tolerate active signals on the I/Os and inputs without being damaged. Additionally, it requires that the effects of I/O pin loading be minimal on active signals. ## **Density Migration** The ispMACH 4000 family has been designed to ensure that different density devices in the same package have the same pin-out. Furthermore, the architecture ensures a high success rate when performing design migration from lower density parts to higher density parts. In many cases, it is possible to shift a lower utilization design targeted for a high density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. # Absolute Maximum Ratings<sup>1, 2, 3</sup> | | ispMACH 4000C (1.8V) | ispMACH 4000B (2.5V) | |----------------------------------------------------------|----------------------|----------------------| | Supply Voltage V <sub>CC</sub> | 0.5 to 2.5V | 0.5 to 5.5V | | Output Supply Voltage V <sub>CCO</sub> | 0.5 to 4.5V | 0.5 to 4.5V | | Input or I/O Tristate Voltage Applied <sup>4</sup> | 0.5 to 4.5V | 0.5 to 4.5V | | Storage Temperature | 65 to 150°C | 65 to 150°C | | Junction Temperature (T <sub>j</sub> ) with Power Applie | ed55 to 150°C | 55 to 150°C | - 1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - 2. Compliance with Lattice *Thermal Management* document is required. - 3. All voltages referenced to GND. - 4. Overshoot and undershoot of -2V to $(V_{IH} (MAX) +2)$ volts is permitted for a duration of < 20ns. ## **Recommended Operating Conditions** | Symbol | Parameter | Min | Max | Units | |-------------------|---------------------------------|------|------|-------| | V <sub>CC</sub> | Supply Voltage for 1.8V Devices | 1.65 | 1.95 | V | | V <sub>CC</sub> | Supply Voltage for 2.5V Devices | 2.3 | 2.7 | V | | T <sub>JCOM</sub> | Junction Commercial Temperature | 0 | 90 | С | | T <sub>JIND</sub> | Junction Industrial Temperature | -40 | 105 | С | ## **Erase Reprogram Specifications** | Parameter | Min | Max | Units | |-----------------------|-------|-----|--------| | Erase/Reprogram Cycle | 1,000 | _ | Cycles | Note: Valid over commercial temperature range. ## Hot Socketing Characteristics<sup>1,2,3</sup> | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|------------------------------|---------------------------------|-----|-----|------|-------| | I <sub>DK</sub> | Input or I/O Leakage Current | $0 \le V_{IN} \le V_{IH} (MAX)$ | _ | _ | ±150 | μΑ | <sup>1.</sup> Insensitive to sequence of $V_{CC}$ and $V_{CCO}$ . However, assumes monotonic rise/fall rates for $V_{CC}$ and $V_{CCO}$ . | | V <sub>ccc</sub> | <sub>2</sub> (V) <sup>1</sup> | |------------|------------------|-------------------------------| | Standard | Min | Max | | LVTTL | 3.0 | 3.6 | | LVCMOS 3.3 | 3.0 | 3.6 | | LVCMOS 2.5 | 2.3 | 2.7 | | LVCMOS 1.8 | 1.65 | 1.95 | | PCI 3.3 | 3.0 | 3.6 | <sup>1.</sup> Typical values for V<sub>CCO</sub> are the average of the Min and Max values. <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCO} < V_{CCO}$ (MAX). 3. $I_{DK}$ is additive to $I_{PU}$ , $I_{PD}$ or $I_{BH}$ . Device defaults to pull-up until fuse circuitry is active. ## **DC Electrical Characteristics** ### **Over Recommended Operating Conditions** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------------------|---------------------------------------|-------------------------------------------------|-----------------------|-----|-----------------------|-------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1</sup> | Input Leakage Current | $0 \le V_{IN} \le V_{IH} (MAX)$ | _ | _ | 10 | μΑ | | I <sub>PU</sub> | I/O Weak Pull-up Resistor Current | $0 \le V_{IN} \le 0.7 V_{CCO}$ | 30 | _ | 150 | μΑ | | I <sub>PD</sub> | I/O Weak Pull-down Resistor Current | $V_{IL} (MAX) \le V_{IN} \le V_{IH} (MAX)$ | 30 | _ | 150 | μΑ | | I <sub>BHLS</sub> | Bus Hold Low Sustaining Current | $V_{IN} = V_{IL} (MAX)$ | 30 | _ | _ | μΑ | | I <sub>BHHS</sub> | Bus Hold High Sustaining Current | $V_{IN} = 0.7 V_{CCO}$ | 30 | _ | _ | μΑ | | I <sub>BHLO</sub> | Bus Hold Low Overdrive Current | $0V \le V_{IN} \le V_{IH} (MAX)$ | _ | _ | 150 | μΑ | | I <sub>BHHO</sub> | Bus Hold High Overdrive Current | $0 \le V_{IN} \le V_{IH} (MAX)$ | _ | _ | 150 | μΑ | | V <sub>BHT</sub> | Bus Hold Trip Points | _ | V <sub>IL</sub> (MAX) | _ | V <sub>IH</sub> (MIN) | V | | C <sub>1</sub> | I/O Capacitance <sup>2</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V | _ | 8 | _ | pf | | 01 | 1/O Capacitance | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX) | _ | O | _ | Р | | $C_2$ | Clock Capacitance <sup>2</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V | _ | 6 | _ | pf | | | Clock Capacitance | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX) | _ | O | _ | Р | | C | Global Input Capacitance <sup>2</sup> | V <sub>CCO</sub> = 3.3V, 2.5V, 1.8V | _ | 6 | _ | nf | | C <sub>3</sub> | Global Input Capacitatice | $V_{CC}$ = 1.8V, $V_{IO}$ = 0 to $V_{IH}$ (MAX) | _ | U | _ | pf | <sup>1.</sup> Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled. ## **Supply Current** | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------------------|--------------------------------|------------------------|-----|------|-----|--------| | ispMAC | 1 4256B/C | • | | 1 | | 1 | | I <sub>CC</sub> <sup>1, 2, 3</sup> | Operating Power Supply Current | V <sub>CC</sub> = 2.5V | _ | 12.5 | _ | mA | | 'CC | Operating Fower Supply Current | V <sub>CC</sub> = 1.8V | _ | 2.5 | _ | 1 IIIA | | 14 | Standby Power Supply Current | V <sub>CC</sub> = 2.5V | _ | 12 | _ | mA | | I <sub>CC</sub> ⁴ | Standby Fower Supply Current | V <sub>CC</sub> = 1.8V | _ | 2 | _ | mA | | ispMACH | 1 4512B/C | | | • | | | | I <sub>CC</sub> <sup>1, 2, 3</sup> | Operating Power Supply Current | V <sub>CC</sub> = 2.5V | _ | 12.5 | _ | mA | | ICC . | Operating Fower Supply Current | V <sub>CC</sub> = 1.8V | _ | 2.5 | _ | IIIA | | 14 | Standby Power Supply Current | V <sub>CC</sub> = 2.5V | _ | 12 | _ | mA | | I <sub>CC</sub> ⁴ | Standby Fower Supply Current | V <sub>CC</sub> = 1.8V | _ | 2 | _ | mA | T<sub>A</sub> = 25°C, frequency = 1.0MHz. Device configured with 16-bit counters. <sup>3.</sup> $I_{CC}$ varies with specific device configuration and operating frequency. <sup>4.</sup> $T_A = 25^{\circ}C$ ## I/O DC Electrical Characteristics | | | V <sub>IL</sub> | V <sub>IH</sub> | 1 | V <sub>OL</sub> | V <sub>OH</sub> | l <sub>OL</sub> <sup>1</sup> | l <sub>OH</sub> ¹ | |--------------|---------|----------------------|----------------------|---------|----------------------|-------------------------|------------------------------|-------------------| | Standard | Min (V) | Max (V) | Min (V) | Max (V) | Max (V) | Min (V) | (mA) | (mA) | | LVTTL | -0.3 | 0.80 | 2.0 | 3.6 | 0.40 | V <sub>CCO</sub> - 0.40 | 8.0 | -4.0 | | LVIIL | -0.5 | 0.00 | 2.0 | 3.0 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | LVCMOS 3.3 | -0.3 | 0.80 | 2.0 | 3.6 | 0.40 | V <sub>CCO</sub> - 0.40 | 8.0 | -4.0 | | LVCIVIOS 3.5 | -0.5 | 0.00 | 2.0 | 3.0 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | LVCMOS 2.5 | -0.3 | 0.70 | 1.70 | 3.6 | 0.40 | V <sub>CCO</sub> - 0.40 | 8.0 | -4.0 | | LVCIVIOS 2.5 | -0.5 | 0.70 | 1.70 | 3.0 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCO</sub> | 0.65V <sub>CCO</sub> | 3.6 | 0.40 | V <sub>CCO</sub> - 0.45 | 2.0 | -2.0 | | LVCIVIOS 1.6 | -0.3 | 0.33 V CCO | 0.03VCCO | 3.0 | 0.20 | V <sub>CCO</sub> - 0.20 | 0.1 | -0.1 | | PCI 3.3 | -0.3 | 0.3 V <sub>CC</sub> | 0.5 V <sub>CC</sub> | 3.6 | 0.1 V <sub>CCO</sub> | 0.9 V <sub>CCO</sub> | 1.5 | -0.5 | <sup>1.</sup> The average DC current drawn by I/Os between adjacent bank GND connections, or between the last GND in an I/O bank and the end of the I/O bank, as shown in the logic signals connection table, shall not exceed *n*\*8mA. Where *n* is the number of I/Os between bank GND connections or between the last GND in a bank and the end of a bank. ## ispMACH 4256B/C External Switching Characteristics (Preliminary) | | | - | 3 | - | 5 | -7 | 75 | -1 | <b>0</b> <sup>5</sup> | | |-------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|-----|------|------|-----------------------|-------| | Parameter | Description <sup>1,2,3</sup> | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>PD</sub> | 5-PT bypass combinatorial propagation delay | _ | 3.0 | _ | 5.0 | _ | 7.5 | | 10.0 | ns | | t <sub>PD_MC</sub> | 20-PT combinatorial propagation delay through macrocell | _ | 4.0 | _ | 6.7 | _ | 10.0 | - | 13.4 | ns | | t <sub>S</sub> | GLB register setup time before clock | 2.2 | _ | 3.7 | _ | 5.5 | _ | 7.4 | _ | ns | | t <sub>ST</sub> | GLB register setup time before clock with T-type register | 2.2 | _ | 3.7 | _ | 5.5 | _ | 7.4 | _ | ns | | t <sub>SIR</sub> | GLB register setup time before clock, input register path | 0.8 | _ | 1.4 | _ | 2.0 | _ | 2.7 | _ | ns | | t <sub>SIRZ</sub> | GLB register setup time before clock with zero hold | 2.2 | _ | 3.7 | _ | 5.5 | _ | 7.4 | _ | ns | | t <sub>H</sub> | GLB register hold time after clock | 0.0 | _ | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | t <sub>HT</sub> | GLB register hold time after clock with T-type register | 0.0 | _ | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | t <sub>HIR</sub> | GLB register hold time after clock, input register path | 1.4 | _ | 2.4 | _ | 3.5 | _ | 4.7 | _ | ns | | t <sub>HIRZ</sub> | GLB register hold time after clock, input register path with zero hold | 0.0 | _ | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | t <sub>CO</sub> | GLB register clock-to-output delay | _ | 2.8 | _ | 4.7 | _ | 7.0 | | 9.4 | ns | | t <sub>R</sub> | External reset pin to output delay | _ | 4.4 | _ | 7.4 | _ | 11.0 | | 14.7 | ns | | t <sub>RW</sub> | External reset pulse duration | 2.5 | _ | 4.2 | _ | 7.0 | _ | 11.6 | _ | ns | | t <sub>PTOE/DIS</sub> | Input to output local product term output enable/disable | _ | 5.0 | _ | 8.4 | _ | 12.5 | _ | 16.7 | ns | | t <sub>GPTOE/DIS</sub> | Input to output global product term output enable/disable | _ | 8.0 | _ | 13.4 | _ | 20.0 | _ | 26.7 | ns | | t <sub>GOE/DIS</sub> | Global OE input to output enable/disable | _ | 4.0 | _ | 6.7 | _ | 10.0 | _ | 13.4 | ns | | t <sub>CW</sub> | Global clock width, high or low | 1.3 | _ | 2.2 | _ | 3.3 | _ | 5.5 | _ | ns | | t <sub>GW</sub> | Global gate width low (for low transparent) or high (for high transparent) | 1.3 | _ | 2.2 | _ | 3.3 | _ | 5.5 | _ | ns | | t <sub>WIR</sub> | Input register clock width, high or low | 1.3 | _ | 2.2 | _ | 3.3 | _ | 5.5 | _ | ns | | f <sub>MAX</sub> <sup>4</sup> | Clock frequency with internal feedback | 300 | _ | 180 | _ | 120 | _ | 90 | _ | MHz | | f <sub>MAX</sub> (Ext.) | Clock frequency with external feedback, [1/ (t <sub>S</sub> + t <sub>CO</sub> )] | 200 | _ | 120 | _ | 80 | _ | 60 | _ | MHz | <sup>1.</sup> Timing numbers are based on default LVCMOS 1.8 I/O buffers. Use timing adjusters provided to calculate other standards. Timing v.2.6 <sup>2.</sup> Measured using standard switching circuit, assuming GRP loading of 1 and 1 output switching. <sup>3.</sup> Pulse widths and clock widths less than minimum will cause unknown behavior. <sup>4.</sup> Standard 16-bit counter using GRP feedback. <sup>5.</sup> Only available for industrial grade. ## ispMACH 4512B/C External Switching Characteristics (Preliminary) | | | -3 | 35 | - | 5 | -7 | 75 | -1 | <b>0</b> <sup>5</sup> | | |-------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|-----|------|------|-----------------------|-------| | Parameter | Description <sup>1,2,3</sup> | Min | Max | Min | Max | Min | Max | Min | Max | Units | | t <sub>PD</sub> | 5-PT bypass combinatorial propagation delay | _ | 3.5 | _ | 5.0 | _ | 7.5 | _ | 10.0 | ns | | t <sub>PD_MC</sub> | 20-PT combinatorial propagation delay through macrocell | _ | 4.7 | _ | 6.7 | _ | 10.0 | _ | 13.4 | ns | | t <sub>S</sub> | GLB register setup time before clock | 2.4 | _ | 3.4 | _ | 5.0 | _ | 6.7 | _ | ns | | t <sub>ST</sub> | GLB register setup time before clock with T-type register | 2.4 | _ | 3.4 | _ | 5.0 | _ | 6.7 | _ | ns | | t <sub>SIR</sub> | GLB register setup time before clock, input register path | 0.6 | _ | 0.9 | _ | 1.3 | _ | 1.7 | _ | ns | | t <sub>SIRZ</sub> | GLB register setup time before clock with zero hold | 2.4 | _ | 3.4 | _ | 5.0 | _ | 6.7 | _ | ns | | t <sub>H</sub> | GLB register hold time after clock | 0.0 | _ | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | t <sub>HT</sub> | GLB register hold time after clock with T-type register | 0.0 | _ | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | t <sub>HIR</sub> | GLB register hold time after clock, input register path | 1.8 | _ | 2.5 | _ | 3.8 | _ | 5.0 | _ | ns | | t <sub>HIRZ</sub> | GLB register hold time after clock, input register path with zero hold | 0.0 | _ | 0.0 | _ | 0.0 | _ | 0.0 | _ | ns | | t <sub>CO</sub> | GLB register clock-to-output delay | _ | 3.5 | _ | 5.0 | _ | 7.5 | _ | 10.0 | ns | | t <sub>R</sub> | External reset pin to output delay | _ | 5.2 | _ | 7.4 | _ | 11.0 | _ | 14.7 | ns | | t <sub>RW</sub> | External reset pulse duration | 3.0 | _ | 4.2 | _ | 7.0 | _ | 11.6 | _ | ns | | t <sub>PTOE/DIS</sub> | Input to output local product term output enable/disable | _ | 5.9 | _ | 8.4 | _ | 12.5 | _ | 16.7 | ns | | t <sub>GPTOE/DIS</sub> | Input to output global product term output enable/disable | _ | 9.4 | _ | 13.4 | _ | 20.0 | _ | 26.7 | ns | | t <sub>GOE/DIS</sub> | Global OE input to output enable/disable | _ | 4.7 | _ | 6.7 | _ | 10.0 | _ | 13.4 | ns | | t <sub>CW</sub> | Global clock width, high or low | 1.6 | _ | 2.2 | _ | 3.3 | _ | 5.5 | _ | ns | | t <sub>GW</sub> | Global gate width low (for low transparent) or high (for high transparent) | 1.6 | _ | 2.2 | _ | 3.3 | _ | 5.5 | _ | ns | | t <sub>WIR</sub> | Input register clock width, high or low | 1.6 | _ | 2.2 | _ | 3.3 | _ | 5.5 | _ | ns | | f <sub>MAX</sub> <sup>4</sup> | Clock frequency with internal feedback | 256 | _ | 180 | _ | 120 | _ | 90 | _ | MHz | | f <sub>MAX</sub> (Ext.) | Clock frequency with external feedback, [1/ (t <sub>S</sub> + t <sub>CO</sub> )] | 170 | _ | 120 | _ | 80 | _ | 60 | _ | MHz | <sup>1.</sup> Timing numbers are based on default LVCMOS 1.8 I/O buffers. Use timing adjusters provided to calculate other standards. Timing v.0.1 <sup>2.</sup> Measured using standard switching circuit, assuming GRP loading of 1 and 1 output switching. <sup>3.</sup> Pulse widths and clock widths less than minimum will cause unknown behavior. <sup>4.</sup> Standard 16-bit counter using GRP feedback. <sup>5.</sup> Only available for industrial grade. ## **Timing Model** The task of determining the timing through the ispMACH 4000 family, like any CPLD, is relatively simple. The timing model provided in Figure 10 shows the specific delay paths. Once the implementation of a given function is determined either conceptually or from the software report file, the delay path of the function can easily be determined from the timing model. The Lattice design tools report the timing delays based on the same timing model for a particular design. Note that the internal timing parameters are given for reference only, and are not tested. The external timing parameters are tested and guaranteed for every device. For more information on the timing model and usage, please refer to Technical Note TN1004: *ispMACH 4000 Timing Model Design and Usage Guidelines*. Figure 10. ispMACH 4000 Timing Model Note: Italicized items are optional delay adders. ## ispMACH 4256B/C Internal Timing Parameters (Preliminary) ## **Over Recommended Operating Conditions** | | | - | 3 | - | 5 | -7 | 75 | -10¹ | | | | |----------------------|----------------------------------------------------|------|------|------|------|------|-------|------|-------|-------|--| | Parameter | Description | Min | Max | Min | Max | Min | Max | Min | Max | Units | | | In/Out Dela | ys | ļ | | Į | I. | | Į. | | l . | 1 | | | t <sub>IN</sub> | Input Buffer Delay | _ | 0.65 | _ | 1.08 | _ | 1.63 | _ | 2.17 | ns | | | t <sub>GOE</sub> | Global OE Pin Delay | _ | 2.45 | _ | 4.08 | _ | 6.13 | _ | 8.17 | ns | | | t <sub>GCLK_IN</sub> | Global Clock Input Buffer Delay | _ | 1.40 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | | t <sub>BUF</sub> | Delay through Output Buffer | _ | 0.90 | _ | 1.50 | _ | 2.25 | _ | 3.00 | ns | | | t <sub>EN</sub> | Output Enable Time | _ | 1.55 | _ | 2.58 | _ | 3.88 | _ | 5.17 | ns | | | t <sub>DIS</sub> | Output Disable Time | _ | 1.55 | _ | 2.58 | _ | 3.88 | _ | 5.17 | ns | | | Routing/GL | B Delays | 1 | | | | | | | | | | | t <sub>ROUTE</sub> | Delay through GRP | _ | 1.40 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | | t <sub>MCELL</sub> | Macrocell Delay | _ | 0.90 | _ | 1.50 | _ | 2.25 | _ | 3.00 | ns | | | t <sub>INREG</sub> | Input Buffer to Macrocell Register Delay | _ | 0.90 | _ | 1.50 | _ | 2.25 | _ | 3.00 | ns | | | t <sub>FBK</sub> | Internal Feedback Delay | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | ns | | | t <sub>PDb</sub> | 5-PT Bypass Propagation Delay | _ | 0.05 | _ | 0.08 | _ | 0.13 | _ | 0.17 | ns | | | t <sub>PDi</sub> | Macrocell Propagation Delay | _ | 0.05 | _ | 0.08 | _ | 0.13 | _ | 0.17 | ns | | | Register/La | atch Delays | • | • | • | • | | • | | | | | | t <sub>S</sub> | Register Setup Time, D Flip-Flop | 0.65 | _ | 1.08 | _ | 1.63 | _ | 2.17 | _ | ns | | | t <sub>S_PT</sub> | D-Register Setup (PT Clock) | 1.45 | _ | 2.42 | _ | 3.63 | _ | 4.83 | _ | ns | | | t <sub>ST</sub> | Register Setup Time, T Flip-Flop | 0.65 | _ | 1.08 | _ | 1.63 | _ | 2.17 | _ | ns | | | t <sub>ST_PT</sub> | Register Setup Time, T Flip-Flop (PT Clock) | 1.45 | _ | 2.42 | _ | 3.63 | _ | 4.83 | _ | ns | | | t <sub>H</sub> | Register Hold Time, D Flip-Flop | 1.55 | _ | 2.58 | _ | 3.88 | _ | 5.17 | _ | ns | | | t <sub>HT</sub> | Register Hold Time, T Flip-Flop | 1.55 | _ | 2.58 | _ | 3.88 | _ | 5.17 | _ | ns | | | t <sub>COi</sub> | Register Clock to ORP Time | _ | 0.40 | _ | 0.67 | _ | 1.00 | _ | 1.33 | ns | | | t <sub>CES</sub> | Clock Enable Setup Time | 1.20 | _ | 2.00 | _ | 3.00 | _ | 4.00 | _ | ns | | | t <sub>CEH</sub> | Clock Enable Hold Time | 2.25 | _ | 3.75 | _ | 5.63 | _ | 7.50 | _ | ns | | | t <sub>SL</sub> | Latch Setup Time | 0.65 | _ | 1.08 | _ | 1.63 | _ | 2.17 | _ | ns | | | t <sub>SL_PT</sub> | Latch Setup Time (PT Clock) | 1.45 | _ | 2.42 | _ | 3.63 | _ | 4.83 | _ | ns | | | t <sub>HL</sub> | Latch Hold Time | 1.55 | _ | 2.58 | _ | 3.88 | _ | 5.17 | _ | ns | | | t <sub>GOi</sub> | Latch Gate to ORP Time | _ | 0.40 | _ | 0.67 | _ | 1.00 | _ | 1.33 | ns | | | t <sub>PDLi</sub> | Propagation Delay through Transparent Latch to ORP | _ | 0.30 | _ | 0.50 | _ | 0.75 | _ | 1.00 | ns | | | t <sub>SRi</sub> | Asynchronous Reset or Set to ORP Delay | _ | 0.50 | _ | 0.83 | _ | 1.25 | _ | 1.67 | ns | | | t <sub>SRR</sub> | Asynchronous Reset or Set Recovery | _ | 2.00 | _ | 3.33 | _ | 5.00 | _ | 6.67 | ns | | | Control De | lays | | | - | | | | | | | | | t <sub>BCLK</sub> | Block PT Clock Delay | | 1.40 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | | t <sub>PTCLK</sub> | Macrocell PT Clock Delay | _ | 1.15 | _ | 1.92 | _ | 2.88 | _ | 3.83 | ns | | | t <sub>BSR</sub> | Block PT Set/Reset Delay | _ | 1.10 | _ | 1.83 | _ | 2.75 | _ | 3.67 | ns | | | t <sub>PTSR</sub> | Macrocell PT Set/Reset Delay | _ | 0.85 | _ | 1.42 | _ | 2.13 | _ | 2.83 | ns | | | t <sub>GPTOE</sub> | Global PT OE Delay | _ | 4.40 | _ | 7.33 | _ | 11.00 | _ | 14.67 | ns | | | t <sub>PTOE</sub> | Macrocell PT OE Delay | _ | 1.40 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | | | | • | | | • | • | • | | • | | | Note: Internal Timing Parameters are not tested and are for reference only. Refer to Timing Model in this data sheet for further details. Timing v.2.6 <sup>1.</sup> Only available for industrial grade. ## ispMACH 4512B/C Internal Timing Parameters (Preliminary) ## **Over Recommended Operating Conditions** | | | -3 | 35 | - | 5 | -7 | 75 | -10 <sup>1</sup> | | | |----------------------|----------------------------------------------------|------|------|------|------|------|-------|------------------|-------|-------| | Parameter | Description | Min | Max | Min | Max | Min | Max | Min | Max | Units | | In/Out Dela | ys | ļ | | l | I. | | Į. | | l . | 1 | | t <sub>IN</sub> | Input Buffer Delay | _ | 0.76 | _ | 1.08 | _ | 1.63 | _ | 2.17 | ns | | t <sub>GOE</sub> | Global OE Pin Delay | _ | 2.86 | _ | 4.08 | _ | 6.13 | _ | 8.17 | ns | | t <sub>GCLK_IN</sub> | Global Clock Input Buffer Delay | _ | 1.87 | _ | 2.67 | _ | 4.00 | _ | 5.33 | ns | | t <sub>BUF</sub> | Delay through Output Buffer | _ | 1.05 | _ | 1.50 | _ | 2.25 | _ | 3.00 | ns | | t <sub>EN</sub> | Output Enable Time | _ | 1.81 | _ | 2.58 | _ | 3.88 | _ | 5.17 | ns | | t <sub>DIS</sub> | Output Disable Time | _ | 1.81 | _ | 2.58 | _ | 3.88 | _ | 5.17 | ns | | Routing/GL | B Delays | 1 | | | | | | | | | | t <sub>ROUTE</sub> | Delay through GRP | _ | 1.63 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | t <sub>MCELL</sub> | Macrocell Delay | _ | 1.05 | _ | 1.50 | _ | 2.25 | _ | 3.00 | ns | | t <sub>INREG</sub> | Input Buffer to Macrocell Register Delay | _ | 0.93 | _ | 1.33 | _ | 2.00 | _ | 2.67 | ns | | t <sub>FBK</sub> | Internal Feedback Delay | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | ns | | t <sub>PDb</sub> | 5-PT Bypass Propagation Delay | _ | 0.06 | _ | 0.08 | _ | 0.13 | _ | 0.17 | ns | | t <sub>PDi</sub> | Macrocell Propagation Delay | _ | 0.06 | _ | 0.08 | _ | 0.13 | _ | 0.17 | ns | | Register/La | atch Delays | ' | | | | | | | | | | t <sub>S</sub> | Register Setup Time, D Flip-Flop | 0.76 | _ | 1.08 | _ | 1.63 | _ | 2.17 | _ | ns | | t <sub>S_PT</sub> | D-Register Setup (PT Clock) | 1.69 | _ | 2.42 | _ | 3.63 | _ | 4.83 | _ | ns | | t <sub>ST</sub> | Register Setup Time, T Flip-Flop | 0.76 | _ | 1.08 | _ | 1.63 | _ | 2.17 | _ | ns | | t <sub>ST_PT</sub> | Register Setup Time, T Flip-Flop (PT Clock) | 1.69 | _ | 2.42 | _ | 3.63 | _ | 4.83 | _ | ns | | t <sub>H</sub> | Register Hold Time, D Flip-Flop | 1.58 | _ | 2.25 | _ | 3.38 | _ | 4.50 | _ | ns | | t <sub>HT</sub> | Register Hold Time, T Flip-Flop | 1.58 | _ | 2.25 | _ | 3.38 | _ | 4.50 | _ | ns | | t <sub>COi</sub> | Register Clock to ORP Time | _ | 0.47 | _ | 0.67 | _ | 1.00 | _ | 1.33 | ns | | t <sub>CES</sub> | Clock Enable Setup Time | 1.63 | _ | 2.33 | _ | 3.50 | _ | 4.67 | _ | ns | | t <sub>CEH</sub> | Clock Enable Hold Time | 2.63 | _ | 3.75 | _ | 5.63 | _ | 7.50 | _ | ns | | t <sub>SL</sub> | Latch Setup Time | 0.76 | _ | 1.08 | _ | 1.63 | _ | 2.17 | _ | ns | | t <sub>SL_PT</sub> | Latch Setup Time (PT Clock) | 1.69 | _ | 2.42 | _ | 3.63 | _ | 4.83 | _ | ns | | t <sub>HL</sub> | Latch Hold Time | 1.63 | _ | 2.33 | _ | 3.50 | _ | 4.67 | _ | ns | | t <sub>GOi</sub> | Latch Gate to ORP Time | _ | 0.47 | _ | 0.67 | _ | 1.00 | _ | 1.33 | ns | | t <sub>PDLi</sub> | Propagation Delay through Transparent Latch to ORP | _ | 0.35 | _ | 0.50 | _ | 0.75 | _ | 1.00 | ns | | t <sub>SRi</sub> | Asynchronous Reset or Set to ORP Delay | _ | 0.58 | _ | 0.83 | _ | 1.25 | _ | 1.67 | ns | | t <sub>SRR</sub> | Asynchronous Reset or Set Recovery | _ | 2.33 | _ | 3.33 | _ | 5.00 | _ | 6.67 | ns | | Control De | lays | | • | | • | • | • | • | | | | t <sub>BCLK</sub> | Block PT Clock Delay | _ | 1.63 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | t <sub>PTCLK</sub> | Macrocell PT Clock Delay | _ | 1.34 | _ | 1.92 | _ | 2.88 | _ | 3.83 | ns | | t <sub>BSR</sub> | Block PT Set/Reset Delay | _ | 1.28 | _ | 1.83 | _ | 2.75 | _ | 3.67 | ns | | t <sub>PTSR</sub> | Macrocell PT Set/Reset Delay | _ | 0.99 | _ | 1.42 | _ | 2.13 | _ | 2.83 | ns | | t <sub>GPTOE</sub> | Global PT OE Delay | _ | 5.13 | _ | 7.33 | _ | 11.00 | _ | 14.67 | ns | | t <sub>PTOE</sub> | Macrocell PT OE Delay | _ | 1.63 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | | | • | | | • | | • | | • | | Note: Internal Timing Parameters are not tested and are for reference only. Refer to Timing Model in this data sheet for further details. Timing v.0.1 <sup>1.</sup> Only available for industrial grade. # ispMACH 4256B/C Timing Adders (Preliminary)<sup>1</sup> | Adder | Base | | - | 3 | - | 5 | -7 | 75 | -1 | 0 <sup>2</sup> | | |-------------------------------|--------------------------------------------------------------|--------------------------------------------|-----|------|-----|------|-----|------|-----|----------------|-------| | Туре | Parameter | Description | Min | Max | Min | Max | Min | Max | Min | Max | Units | | Optional Delay | Adders | | | | | | | | | | | | t <sub>INDIO</sub> | t <sub>INREG</sub> | Input register delay | _ | 1.40 | _ | 2.33 | _ | 3.50 | _ | 4.67 | ns | | t <sub>EXP</sub> | t <sub>MCELL</sub> | Product term expander delay | _ | 0.33 | _ | 0.56 | _ | 0.83 | _ | 1.11 | ns | | t <sub>ORP</sub> | _ | Output routing pool delay | _ | 0.10 | | 0.17 | _ | 0.25 | _ | 0.33 | ns | | t <sub>BLA</sub> | t <sub>ROUTE</sub> | Additional block loading adder | _ | 0.04 | _ | 0.07 | _ | 0.10 | | 0.13 | ns | | t <sub>IOI</sub> Input Adjust | ers | | • | | | | | | | | | | LVTTL_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVTTL standard | _ | 0.60 | _ | 0.60 | _ | 0.60 | _ | 0.60 | ns | | LVCMOS33_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVCMOS 3.3 standard | _ | 0.60 | | 0.60 | _ | 0.60 | _ | 0.60 | ns | | LVCMOS25_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVCMOS 2.5 standard | _ | 0.60 | | 0.60 | _ | 0.60 | _ | 0.60 | ns | | LVCMOS18_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVCMOS 1.8 standard | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | ns | | PCI_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using PCI compatible input | _ | 0.60 | _ | 0.60 | _ | 0.60 | _ | 0.60 | ns | | t <sub>IOO</sub> Output Adju | ısters | | | | | | | | | | | | LVTTL_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as TTL buffer | _ | 0.20 | | 0.20 | _ | 0.20 | _ | 0.20 | ns | | LVCMOS33_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 3.3V buffer | _ | 0.20 | | 0.20 | _ | 0.20 | _ | 0.20 | ns | | LVCMOS25_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 2.5V buffer | _ | 0.10 | | 0.10 | _ | 0.10 | _ | 0.10 | ns | | LVCMOS18_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 1.8V buffer | _ | 0.00 | | 0.00 | _ | 0.00 | _ | 0.00 | ns | | PCI_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as PCI compatible buffer | _ | 0.20 | _ | 0.20 | _ | 0.20 | _ | 0.20 | ns | | Slow Slew | t <sub>BUF</sub> , t <sub>EN</sub> | Output configured for slow slew rate | _ | 1.00 | _ | 1.00 | _ | 1.00 | _ | 1.00 | ns | Note: Open drain timing is the same as corresponding LVCMOS timing. Timing v.2.6 <sup>1.</sup> Refer to Technical Note TN1004: ispMACH 4000 Timing Model Design and Usage Guidelines for information regarding usage of these adders. <sup>2.</sup> Only available for industrial grade. # ispMACH 4512B/C Timing Adders (Preliminary)<sup>1</sup> | Adder | Base | | -3 | 35 | - | 5 | -7 | 75 | -1 | <b>0</b> <sup>2</sup> | | |-------------------------------|--------------------------------------------------------------|--------------------------------------------|-----|------|-----|------|-----|------|-----|-----------------------|-------| | Туре | Parameter | Description | Min | Max | Min | Max | Min | Max | Min | Max | Units | | Optional Delay | Adders | | | | | • | | ' | | | | | t <sub>INDIO</sub> | t <sub>INREG</sub> | Input register delay | - | 1.75 | _ | 2.50 | _ | 3.75 | _ | 5.00 | ns | | t <sub>EXP</sub> | t <sub>MCELL</sub> | Product term expander delay | _ | 0.39 | _ | 0.56 | _ | 0.83 | _ | 1.11 | ns | | t <sub>ORP</sub> | _ | Output routing pool delay | _ | 0.12 | _ | 0.17 | _ | 0.25 | _ | 0.33 | ns | | t <sub>BLA</sub> | t <sub>ROUTE</sub> | Additional block loading adder | _ | 0.05 | _ | 0.07 | _ | 0.10 | _ | 0.13 | ns | | t <sub>IOI</sub> Input Adjust | ers | | | | • | • | | | | | • | | LVTTL_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVTTL standard | _ | 0.60 | _ | 0.60 | _ | 0.60 | | 0.60 | ns | | LVCMOS33_in | t <sub>IN</sub> , t <sub>GCLK_IN</sub> ,<br>t <sub>GOE</sub> | Using LVCMOS 3.3 standard | _ | 0.60 | _ | 0.60 | _ | 0.60 | | 0.60 | ns | | LVCMOS25_in | $t_{\text{IN}}, t_{\text{GCLK\_IN}}, \\ t_{\text{GOE}}$ | Using LVCMOS 2.5 standard | _ | 0.60 | _ | 0.60 | _ | 0.60 | | 0.60 | ns | | LVCMOS18_in | $t_{\text{IN}}, t_{\text{GCLK\_IN}}, \\ t_{\text{GOE}}$ | Using LVCMOS 1.8 standard | _ | 0.00 | _ | 0.00 | _ | 0.00 | | 0.00 | ns | | PCI_in | $t_{\text{IN}}, t_{\text{GCLK\_IN}}, \\ t_{\text{GOE}}$ | Using PCI compatible input | _ | 0.60 | _ | 0.60 | _ | 0.60 | _ | 0.60 | ns | | t <sub>IOO</sub> Output Adju | isters | | | | | | | | | | | | LVTTL_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as TTL buffer | _ | 0.20 | _ | 0.20 | _ | 0.20 | _ | 0.20 | ns | | LVCMOS33_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 3.3V buffer | _ | 0.20 | _ | 0.20 | _ | 0.20 | _ | 0.20 | ns | | LVCMOS25_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 2.5V buffer | _ | 0.10 | _ | 0.10 | _ | 0.10 | _ | 0.10 | ns | | LVCMOS18_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as 1.8V buffer | _ | 0.00 | _ | 0.00 | _ | 0.00 | _ | 0.00 | ns | | PCI_out | t <sub>BUF</sub> , t <sub>EN</sub> , t <sub>DIS</sub> | Output configured as PCI compatible buffer | _ | 0.20 | _ | 0.20 | _ | 0.20 | _ | 0.20 | ns | | Slow Slew | t <sub>BUF</sub> , t <sub>EN</sub> | Output configured for slow slew rate | _ | 1.00 | _ | 1.00 | _ | 1.00 | _ | 1.00 | ns | Note: Open drain timing is the same as corresponding LVCMOS timing. Timing v.0.1 <sup>1.</sup> Refer to Technical Note TN1004: ispMACH 4000 Timing Model Design and Usage Guidelines for information regarding usage of these adders <sup>2.</sup> Only available for industrial grade. # **Boundary Scan Waveforms and Timing Specifications** | Symbol | Parameter | Min. | Max. | Units | |---------------------|----------------------------------------------------------------|------|------|-------| | t <sub>BTCP</sub> | TCK [BSCAN test] clock cycle | 40 | _ | ns | | t <sub>BTCH</sub> | TCK [BSCAN test] pulse width high | 20 | _ | ns | | t <sub>BTCL</sub> | TCK [BSCAN test] pulse width low | 20 | _ | ns | | t <sub>BTSU</sub> | TCK [BSCAN test] setup time | 8 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN test] hold time | 10 | _ | ns | | t <sub>BRF</sub> | TCK [BSCAN test] rise and fall time | 50 | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | 10 | ns | | t <sub>BTOZ</sub> | TAP controller falling edge of clock to data output disable | _ | 10 | ns | | t <sub>BTVO</sub> | TAP controller falling edge of clock to data output enable | _ | 10 | ns | | t <sub>BTCPSU</sub> | BSCAN test Capture register setup time | 8 | _ | ns | | t <sub>BTCPH</sub> | BSCAN test Capture register hold time | 10 | _ | ns | | t <sub>BTUCO</sub> | BSCAN test Update reg, falling edge of clock to valid output | _ | 25 | ns | | t <sub>BTUOZ</sub> | BSCAN test Update reg, falling edge of clock to output disable | _ | 25 | ns | | t <sub>BTUOV</sub> | BSCAN test Update reg, falling edge of clock to output enable | _ | 25 | ns | ## **Power Consumption** Note: The devices are configured with maximum number of 16-bit counters, typical current at 2.5V, 25° C. ### **Power Estimation Coefficients** | Device | A | В | |---------------|----|--------| | ispMACH 4032B | _ | _ | | ispMACH 4032C | _ | _ | | ispMACH 4064B | _ | _ | | ispMACH 4064C | _ | _ | | ispMACH 4128B | _ | _ | | ispMACH 4128C | _ | _ | | ispMACH 4256B | 12 | 0.0115 | | ispMACH 4256C | 2 | 0.0115 | | ispMACH 4384B | _ | _ | | ispMACH 4384C | _ | _ | | ispMACH 4512B | 12 | 0.0115 | | ispMACH 4512C | 2 | 0.0115 | Note: For further information about the use of these coefficients, refer to Technical Note TN1005, *Power Estimation in ispMACH 4000B/C Devices*. ## **Switching Test Conditions** Figure 11 shows the output test load that is used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 9. Figure 11. Output Test Load, LVTTL and LVCMOS Standards Table 9. Test Fixture Required Components | Test Condition | R <sub>1</sub> | R <sub>2</sub> | C <sub>L</sub> <sup>1</sup> | Timing Ref. | V <sub>cco</sub> | |------------------------------|----------------|----------------|-----------------------------|----------------------------------|--------------------| | | | | | LVCMOS 3.3 = 1.5V | LVCMOS 3.3 = 3.0V | | LVCMOS I/O, (L -> H, H -> L) | 106Ω | 106Ω | 35pF | LVCMOS 2.5 = V <sub>CCO</sub> /2 | LVCMOS 2.5 = 2.3V | | | | | | LVCMOS 1.8 = V <sub>CCO</sub> /2 | LVCMOS 1.8 = 1.65V | | LVCMOS I/O (Z -> H) | ∞ | 106Ω | 35pF | 1.5V | 3.0V | | LVCMOS I/O (Z -> L) | 106Ω | × | 35pF | 1.5V | 3.0V | | LVCMOS I/O (H -> Z) | ∞ | 106Ω | 5pF | V <sub>OH</sub> - 0.3 | 3.0V | | LVCMOS I/O (L -> Z) | 106Ω | × × | 5pF | V <sub>OL</sub> + 0.3 | 3.0V | <sup>1.</sup> C<sub>L</sub> includes test fixtures and probe capacitance. ## **Signal Descriptions** | Signal Names | Des | cription | | | |---------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--| | TMS | Input – This pin is the IEEE 1149.1 Test the state machine | Input – This pin is the IEEE 1149.1 Test Mode Select input, which is used to control the state machine | | | | TCK | Input – This pin is the IEEE 1149.1 Test state machine | Input – This pin is the IEEE 1149.1 Test Clock input pin, used to clock through the state machine | | | | TDI | Input – This pin is the IEEE 1149.1 Test | Data In pin, used to load data | | | | TDO | Output – This pin is the IEEE 1149.1 Tes | t Data Out pin used to shift data out | | | | GOE0, GOE1 | Input – These pins are the Global Output | Input – These pins are the Global Output Enable Input pins | | | | GND | Ground | Ground | | | | NC | Not Connected | Not Connected | | | | V <sub>CC</sub> | The power supply pins for logic core | | | | | CLK0/I, CLK1/I, CLK2/I, CLK3/I | These pins are configured to be either C | LK input or as an input | | | | V <sub>CCO0</sub> , V <sub>CCO1</sub> | The power supply pins for each I/O bank | | | | | | Input/Output <sup>1</sup> – These are the general pureference (alpha) and z is macrocell refe | rpose I/O used by the logic array. y is GLB rence (numeric). z: 0-15 | | | | | ispMACH 4032 | y: A-B | | | | | ispMACH 4064 | y: A-D | | | | yzz | ispMACH 4128 | y: A-G | | | | | ispMACH 4256 | y: A-P | | | | | ispMACH 4384 | y: A-X | | | | | ispMACH 4512 | y: A-AH | | | <sup>1.</sup> In some packages, certain I/O are only available for use as inputs. See the signal connections table for details. ## ispMACH 4256B/C and 4512B/C Power Supply and NC Connections<sup>1</sup> | Signal | 100 TQFP | 176 TQFP | 256 fpBGA <sup>2, 3, 4</sup> | |-------------------|----------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> | 25, 40, 75, 90 | 42, 69, 88, 130, 157, 176 | B2, B15, G8, G9, K8, K9, R2, R15 | | V <sub>CCO0</sub> | 13, 33, 95 | 4, 22, 40, 56, 166 | D6, F4, H7, J7, L4, N6 | | V <sub>CCO1</sub> | 45, 63, 83 | 78, 92, 110, 128, 144 | D11, F13, H10, J10, L13, N11 | | GND | 1, 26, 51, 76 | 2, 46, 65, 90, 134, 153 | A1, A16, C6, C11, F3, F14, G7, | | GND (Bank0) | 7, 18, 32, 96 | 13, 31, 55, 155, 167 | G10, H8, H9, J8, J9, K7, K10, L3,<br>L14, P6, P11, T1, T16 | | GND (Bank1) | 46, 57, 68, 82 | 67, 79, 101, 119, 143 | | | NC | _ | 1, 43, 44, 45, 89, 131, 132, 133 | A4, A5, A6, A11, A12, A13, A15, B5, B6, B11, B12, B14, C7, D1, D4, D5, D10, D12, D16, E1, E2, E4, E5, E7, E10, E13, E14, E15, E16, F1, F2, F15, F16, G1, G4, G5, G6, G12, G13, G14, J11, K3, K4, K15, L1, L2, L12, L15, L16, M1, M2, M3, M4, M5, M12, M13, M15, M16, N1, N2, N7, N10, N12, N14, P5, P12, R4, R5, R6, R11, R12, R16, T2, T4, T5, T6, T11, T12, T13, T15 | <sup>1.</sup> All grounds must be electrically connected at the board level. However, for the purposes of I/O current loading, grounds are associated with the bank shown. <sup>2.</sup> Internal GNDs and I/O GNDs (Bank 0/1) are connected inside package. <sup>3.</sup> $V_{CCO}$ balls connect to two power planes within the package, one for $V_{CCO0}$ and one for $V_{CCO1}$ . <sup>4.</sup> No connect (NC) balls listed are for the ispMACH 4256B/C devices only. There are no NC signals on the ispMACH 4512B/C devices. # ispMACH 4256B/C Logic Signal Connections: 100 TQFP | Bank No | GLB | ORP | ispMACH 4256B/C | |---------|--------------|-----|-----------------| | - | GND | - | 1 | | - | TDI | - | 2 | | 0 | C14 | C^7 | - | | 0 | C12 | C^6 | 3 | | 0 | C10 | C^5 | 4 | | 0 | C8 | C^4 | - | | 0 | C6 | C^3 | 5 | | 0 | C4 | C^2 | - | | 0 | C2 | C^1 | 6 | | 0 | C0 | C^0 | - | | 0 | GND (Bank 0) | - | 7 | | 0 | D14 | D^7 | - | | 0 | D12 | D^6 | 8 | | 0 | D10 | D^5 | 9 | | 0 | D8 | D^4 | - | | 0 | D6 | D^3 | 10 | | 0 | D4 | D^2 | 11 | | 0 | D2 | D^1 | - | | 0 | D0 | D^0 | 12* | | 0 | VCC (Bank 0) | - | 13 | | 0 | E0 | E^0 | - | | 0 | E2 | E^1 | - | | 0 | E4 | E^2 | 14 | | 0 | E6 | E^3 | 15 | | 0 | E8 | E^4 | - | | 0 | E10 | E^5 | 16 | | 0 | E12 | E^6 | 17 | | 0 | E14 | E^7 | - | | 0 | GND (Bank 0) | - | 18 | | 0 | F0 | F^0 | - | | 0 | F2 | F^1 | 19 | | 0 | F4 | F^2 | - | | 0 | F6 | F^3 | 20 | | 0 | F8 | F^4 | - | | 0 | F10 | F^5 | 21 | | 0 | F12 | F^6 | 22 | | 0 | F14 | F^7 | 23* | | - | TCK | - | 24 | | - | VCC | - | 25 | | - | GND | - | 26 | | 0 | G14 | G^7 | 27* | | 0 | G12 | G^6 | 28 | | 0 | G10 | G^5 | 29 | | 0 | G8 | G^4 | - | # ispMACH 4256B/C Logic Signal Connections: 100 TQFP (Cont.) | Bank No | GLB | ORP | ispMACH 4256B/C | |---------|--------------|------------------|-----------------| | 0 | G6 | G^3 | 30 | | 0 | G4 | G^2 | - | | 0 | G2 | G^1 | 31 | | 0 | G0 | G^0 | - | | 0 | GND (Bank 0) | - | 32 | | 0 | VCC (Bank 0) | - | 33 | | 0 | H14 | H^7 | - | | 0 | H12 | H^6 | 34 | | 0 | H10 | H^5 | 35 | | 0 | H8 | H^4 | - | | 0 | H6 | H^3 | 36 | | 0 | H4 | H^2 | - | | 0 | H2 | H^1 | 37 | | 0 | H0 | H^0 | - | | - | CLK1/I | - | 38 | | - | CLK2/I | - | 39 | | - | VCC | - | 40 | | 1 | 10 | I^0 | - | | 1 | I2 | I^1 | 41 | | 1 | 14 | I^2 | - | | 1 | 16 | I <sub>v</sub> 3 | 42 | | 1 | 18 | I^4 | - | | 1 | I10 | I^5 | 43 | | 1 | l12 | I^6 | 44 | | 1 | I14 | I^7 | - | | 1 | VCC (Bank 1) | - | 45 | | 1 | GND (Bank 1) | - | 46 | | 1 | J0 | J^0 | - | | 1 | J2 | J^1 | 47 | | 1 | J4 | J^2 | - | | 1 | J6 | J^3 | 48 | | 1 | J8 | J^4 | - | | 1 | J10 | J^5 | 49 | | 1 | J12 | J^6 | 50 | | 1 | J14 | J^7 | - | | - | GND | - | 51 | | - | TMS | - | 52 | | 1 | K14 | K^7 | - | | 1 | K12 | K^6 | 53 | | 1 | K10 | K^5 | 54 | | 1 | K8 | K^4 | - | | 1 | K6 | K^3 | 55 | | 1 | K4 | K^2 | - | | 1 | K2 | K^1 | 56 | # ispMACH 4256B/C Logic Signal Connections: 100 TQFP (Cont.) | Bank No | GLB | ORP | ispMACH 4256B/C | |---------|--------------|-----|-----------------| | 1 | K0 | K^0 | - | | 1 | GND (Bank 1) | - | 57 | | 1 | L14 | L^7 | - | | 1 | L12 | L^6 | 58 | | 1 | L10 | L^5 | 59 | | 1 | L8 | L^4 | - | | 1 | L6 | L^3 | 60 | | 1 | L4 | L^2 | 61 | | 1 | L2 | L^1 | - | | 1 | LO | L^0 | 62* | | 1 | VCC (Bank 1) | - | 63 | | 1 | MO | M^0 | - | | 1 | M2 | M^1 | - | | 1 | M4 | M^2 | 64 | | 1 | M6 | M^3 | 65 | | 1 | M8 | M^4 | - | | 1 | M10 | M^5 | 66 | | 1 | M12 | M^6 | 67 | | 1 | M14 | M^7 | - | | 1 | GND (Bank 1) | - | 68 | | 1 | N0 | N^0 | - | | 1 | N2 | N^1 | 69 | | 1 | N4 | N^2 | - | | 1 | N6 | N^3 | 70 | | 1 | N8 | N^4 | - | | 1 | N10 | N^5 | 71 | | 1 | N12 | N^6 | 72 | | 1 | N14 | N^7 | 73* | | 1 | VCC (Bank 1) | - | - | | - | TDO | - | 74 | | - | VCC | - | 75 | | - | GND | - | 76 | | 1 | O14 | O^7 | 77* | | 1 | O12 | O^6 | 78 | | 1 | O10 | O^5 | 79 | | 1 | O8 | 0^4 | - | | 1 | O6 | O^3 | 80 | | 1 | O4 | O^2 | - | | 1 | O2 | O^1 | 81 | | 1 | 00 | O^0 | - | | 1 | GND (Bank 1) | - | 82 | | 1 | VCC (Bank 1) | - | 83 | | 1 | P14 | P^7 | - | | 1 | P12 | P^6 | 84 | # ispMACH 4256B/C Logic Signal Connections: 100 TQFP (Cont.) | Bank No | GLB | ORP | ispMACH 4256B/C | |---------|--------------|-----|-----------------| | 1 | P10 | P^5 | 85 | | 1 | P8 | P^4 | - | | 1 | P6 | P^3 | 86 | | 1 | P4 | P^2 | - | | 1 | P2/GOE1 | P^1 | 87 | | 1 | P0 | P^0 | - | | - | CLK3/I | - | 88 | | - | CLK0/I | - | 89 | | - | VCC | - | 90 | | 0 | A0 | A^0 | - | | 0 | A2/GOE0 | A^1 | 91 | | 0 | A4 | A^2 | - | | 0 | A6 | A^3 | 92 | | 0 | A8 | A^4 | - | | 0 | A10 | A^5 | 93 | | 0 | A12 | A^6 | 94 | | 0 | A14 | A^7 | - | | 0 | VCC (Bank 0) | - | 95 | | 0 | GND (Bank 0) | - | 96 | | 0 | B0 | B^0 | - | | 0 | B2 | B^1 | 97 | | 0 | B4 | B^2 | - | | 0 | B6 | B^3 | 98 | | 0 | B8 | B^4 | - | | 0 | B10 | B^5 | 99 | | 0 | B12 | B^6 | 100 | <sup>\*</sup>This pin is input only in this package. | | | ispMACH | 4256B/C | ispMACH 4512B/C | | |------------|-------------|---------------|---------|-----------------|-----| | Pin Number | Bank Number | GLB | ORP | GLB | ORP | | 1 | - | NC | - | NC | - | | 2 | - | GND | - | GND | - | | 3 | - | TDI | - | TDI | - | | 4 | 0 | VCCO (Bank 0) | - | VCCO (Bank 0) | - | | 5 | 0 | C14 | C^7 | C14 | C^7 | | 6 | 0 | C12 | C^6 | C12 | C^6 | | 7 | 0 | C10 | C^5 | C10 | C^5 | | 8 | 0 | C8 | C^4 | C8 | C^4 | | 9 | 0 | C6 | C^3 | C6 | C^3 | | 10 | 0 | C4 | C^2 | C4 | C^2 | | 11 | 0 | C2 | C^1 | C2 | C^1 | | | | ispMACH 4256B/C | | ispMACH 4512B/C | | |------------|-------------|-----------------|-----|-----------------|------------| | Pin Number | Bank Number | GLB | ORP | GLB | ORP | | 12 | 0 | C0 | C^0 | C0 | C^0 | | 13 | 0 | GND (Bank 0) | - | GND (Bank 0) | - | | 14 | 0 | D14 | D^7 | G14 | G^7 | | 15 | 0 | D12 | D^6 | G12 | G^6 | | 16 | 0 | D10 | D^5 | G10 | G^5 | | 17 | 0 | D8 | D^4 | G8 | G^4 | | 18 | 0 | D6 | D^3 | G6 | G^3 | | 19 | 0 | D4 | D^2 | G4 | G^2 | | 20 | 0 | D2 | D^1 | G2 | G^1 | | 21 | 0 | D0 | D^0 | G0 | G^0 | | 22 | 0 | VCCO (Bank 0) | - | VCCO (Bank 0) | - | | 23 | 0 | E0 | E^0 | J0 | J^0 | | 24 | 0 | E2 | E^1 | J2 | J^1 | | 25 | 0 | E4 | E^2 | J4 | J^2 | | 26 | 0 | E6 | E^3 | J6 | J^3 | | 27 | 0 | E8 | E^4 | J8 | J^4 | | 28 | 0 | E10 | E^5 | J10 | J^5 | | 29 | 0 | E12 | E^6 | J12 | J^6 | | 30 | 0 | E14 | E^7 | J14 | J^7 | | 31 | 0 | GND (Bank 0) | - | GND (Bank 0) | - | | 32 | 0 | F0 | F^0 | N0 | N^0 | | 33 | 0 | F2 | F^1 | N2 | N^1 | | 34 | 0 | F4 | F^2 | N4 | N^2 | | 35 | 0 | F6 | F^3 | N6 | N^3 | | 36 | 0 | F8 | F^4 | N8 | N^4 | | 37 | 0 | F10 | F^5 | N10 | N^5 | | 38 | 0 | F12 | F^6 | N12 | N^6 | | 39 | 0 | F14 | F^7 | N14 | N^7 | | 40 | 0 | VCCO (Bank 0) | | VCCO (Bank 0) | | | 41 | - | TCK | | TCK | - | | 42 | - | VCC | _ | VCC | - | | 43 | - | NC NC | _ | NC NC | - | | 44 | - | NC NC | | NC NC | - | | 45 | - | NC | | NC NC | - | | 46 | - | GND (Bank 0) | - | GND (Bank 0) | - | | 47 | 0 | G14 | G^7 | O14 | O^7 | | 48 | 0 | G12 | G^6 | 012 | O^6 | | 49 | 0 | G10 | G^5 | O12 | O^5 | | 50 | 0 | G8 | G^4 | 08 | 0.4 | | 51 | 0 | G6 | G^3 | 06 | O^3 | | 52 | 0 | G4 | G^2 | O4 | O^3<br>O^2 | | 53 | 0 | G2 | G^1 | 02 | O^2<br>O^1 | | 54 | 0 | G0 | G^0 | 00 | O^0 | | | | ispMACH 4256B/C | | | ispMACH 4512B/C | | | |------------|-------------|-----------------|--------------|---------------|-----------------|--|--| | Pin Number | Bank Number | GLB | ORP | GLB | ORP | | | | 55 | 0 | GND (Bank 0) | - | GND (Bank 0) | - | | | | 56 | 0 | VCCO (Bank 0) | - | VCCO (Bank 0) | | | | | 57 | 0 | H14 | H^7 | P14 | P^7 | | | | 58 | 0 | H12 | H^6 | P12 | P^6 | | | | 59 | 0 | H10 | H^5 | P10 | P^5 | | | | 60 | 0 | H8 | H^4 | P8 | P^4 | | | | 61 | 0 | H6 | H^3 | P6 | P^3 | | | | 62 | 0 | H4 | H^2 | P4 | P^2 | | | | 63 | 0 | H2 | H^1 | P2 | P^1 | | | | 64 | 0 | H0 | H^0 | P0 | P^0 | | | | 65 | | GND | | GND | | | | | | - | | - | | - | | | | 66 | - | CLK1/I | - | CLK1/I | - | | | | 67 | 1 | GND (Bank 1) | - | GND (Bank 1) | - | | | | 68 | - | CLK2/I | - | CLK2/I | - | | | | 69 | - | VCC | - | VCC | - | | | | 70 | 1 | 10 | I^0 | AX0 | AX^0 | | | | 71 | 1 | I2 | I^1 | AX2 | AX^1 | | | | 72 | 1 | 14 | I^2 | AX4 | AX^2 | | | | 73 | 1 | 16 | I^3 | AX6 | AX^3 | | | | 74 | 1 | 18 | I^4 | AX8 | AX^4 | | | | 75 | 1 | I10 | I^5 | AX10 | AX^5 | | | | 76 | 1 | l12 | I^6 | AX12 | AX^6 | | | | 77 | 1 | l14 | I^7 | AX14 | AX^7 | | | | 78 | 1 | VCCO (Bank 1) | - | VCCO (Bank 1) | - | | | | 79 | 1 | GND (Bank 1) | - | GND (Bank 1) | - | | | | 80 | 1 | J0 | J^0 | BX0 | BX^0 | | | | 81 | 1 | J2 | J^1 | BX2 | BX^1 | | | | 82 | 1 | J4 | J^2 | BX4 | BX^2 | | | | 83 | 1 | J6 | J^3 | BX6 | BX^3 | | | | 84 | 1 | J8 | J^4 | BX8 | BX^4 | | | | 85 | 1 | J10 | J^5 | BX10 | BX^5 | | | | 86 | 1 | J12 | J^6 | BX12 | BX^6 | | | | 87 | 1 | J14 | J^7 | BX14 | BX^7 | | | | 88 | - | VCC | - | VCC | - | | | | 89 | - | NC | - | NC | _ | | | | 90 | - | GND (Bank 1) | - | GND (Bank 1) | - | | | | 91 | - | TMS | <del>-</del> | TMS | - | | | | 92 | 1 | VCCO (Bank 1) | - | VCCO (Bank 1) | - | | | | 93 | 1 | K14 | -<br>K^7 | CX14 | -<br>CX^7 | | | | 94 | | K12 | K^6 | CX14<br>CX12 | | | | | | 1 | | | | CX^6 | | | | 95 | 1 | K10 | K^5 | CX10 | CX^5 | | | | 96 | 1 | K8 | K^4 | CX8 | CX^4 | | | | 97 | 1 | K6 | K^3 | CX6 | CX^3 | | | | | | ispMACH 4256B/C | | ispMACH 4512B/C | | |------------|-------------|-----------------|-----|-----------------|------| | Pin Number | Bank Number | GLB | ORP | GLB | ORP | | 98 | 1 | K4 | K^2 | CX4 | CX^2 | | 99 | 1 | K2 | K^1 | CX2 | CX^1 | | 100 | 1 | K0 | K^0 | CX0 | CX^0 | | 101 | 1 | GND (Bank 1) | - | GND (Bank 1) | - | | 102 | 1 | L14 | L^7 | GX14 | GX^7 | | 103 | 1 | L12 | L^6 | GX12 | GX^6 | | 104 | 1 | L10 | L^5 | GX10 | GX^5 | | 105 | 1 | L8 | L^4 | GX8 | GX^4 | | 106 | 1 | L6 | L^3 | GX6 | GX^3 | | 107 | 1 | L4 | L^2 | GX4 | GX^2 | | 108 | 1 | L2 | L^1 | GX2 | GX^1 | | 109 | 1 | L0 | L^0 | GX0 | GX^0 | | 110 | 1 | VCCO (Bank 1) | - | VCCO (Bank 1) | - | | 111 | 1 | MO | M^0 | JX0 | JX^0 | | 112 | 1 | M2 | M^1 | JX2 | JX^1 | | 113 | 1 | M4 | M^2 | JX4 | JX^2 | | 114 | 1 | M6 | M^3 | JX6 | JX^3 | | 115 | 1 | M8 | M^4 | JX8 | JX^4 | | 116 | 1 | M10 | M^5 | JX10 | JX^5 | | 117 | 1 | M12 | M^6 | JX12 | JX^6 | | 118 | 1 | M14 | M^7 | JX14 | JX^7 | | 119 | 1 | GND (Bank 1) | - | GND (Bank 1) | - | | 120 | 1 | N0 | N^0 | NX0 | NX^0 | | 121 | 1 | N2 | N^1 | NX2 | NX^1 | | 122 | 1 | N4 | N^2 | NX4 | NX^2 | | 123 | 1 | N6 | N^3 | NX6 | NX^3 | | 124 | 1 | N8 | N^4 | NX8 | NX^4 | | 125 | 1 | N10 | N^5 | NX10 | NX^5 | | 126 | 1 | N12 | N^6 | NX12 | NX^6 | | 127 | 1 | N14 | N^7 | NX14 | NX^7 | | 128 | 1 | VCCO (Bank 1) | - | VCCO (Bank 1) | - | | 129 | - | TDO | - | TDO | - | | 130 | - | VCC | - | VCC | - | | 131 | - | NC | - | NC | - | | 132 | - | NC | - | NC | - | | 133 | - | NC | - | NC | - | | 134 | - | GND (Bank 1) | - | GND (Bank 1) | - | | 135 | 1 | O14 | O^7 | OX14 | OX^7 | | 136 | 1 | 012 | O^6 | OX12 | OX^6 | | 137 | 1 | O10 | O^5 | OX10 | OX^5 | | 138 | 1 | O8 | 0^4 | OX8 | OX^4 | | 139 | 1 | O6 | O^3 | OX6 | OX^3 | | 140 | 1 | 04 | O^2 | OX4 | OX^2 | | | | ispMACH 4 | 4256B/C | ispMACH 4 | 1512B/C | |------------|-------------|---------------|---------|---------------|---------| | Pin Number | Bank Number | GLB | ORP | GLB | ORP | | 141 | 1 | O2 | O^1 | OX2 | OX^1 | | 142 | 1 | 00 | O^0 | OX0 | OX^0 | | 143 | 1 | GND (Bank 1) | - | GND (Bank 1) | - | | 144 | 1 | VCCO (Bank 1) | - | VCCO (Bank 1) | - | | 145 | 1 | P14 | P^7 | PX14 | PX^7 | | 146 | 1 | P12 | P^6 | PX12 | PX^6 | | 147 | 1 | P10 | P^5 | PX10 | PX^5 | | 148 | 1 | P8 | P^4 | PX8 | PX^4 | | 149 | 1 | P6 | P^3 | PX6 | PX^3 | | 150 | 1 | P4 | P^2 | PX4 | PX^2 | | 151 | 1 | P2/GOE1 | P^1 | PX2/GOE1 | PX^1 | | 152 | 1 | P0 | P^0 | PX0 | PX^0 | | 153 | - | GND | - | GND | - | | 154 | - | CLK3/I | - | CLK3/I | - | | 155 | 0 | GND (Bank 0) | - | GND (Bank 0) | - | | 156 | - | CLK0/I | - | CLK0/I | - | | 157 | - | VCC | - | VCC | - | | 158 | 0 | A0 | A^0 | A0 | A^0 | | 159 | 0 | A2/GOE0 | A^1 | A2//GOE0 | A^1 | | 160 | 0 | A4 | A^2 | A4 | A^2 | | 161 | 0 | A6 | A^3 | A6 | A^3 | | 162 | 0 | A8 | A^4 | A8 | A^4 | | 163 | 0 | A10 | A^5 | A10 | A^5 | | 164 | 0 | A12 | A^6 | A12 | A^6 | | 165 | 0 | A14 | A^7 | A14 | A^7 | | 166 | 0 | VCCO (Bank 0) | - | VCCO (Bank 0) | - | | 167 | 0 | GND (Bank 0) | - | GND (Bank 0) | - | | 168 | 0 | В0 | B^0 | B0 | B^0 | | 169 | 0 | B2 | B^1 | B2 | B^1 | | 170 | 0 | B4 | B^2 | B4 | B^2 | | 171 | 0 | B6 | B^3 | B6 | B^3 | | 172 | 0 | B8 | B^4 | B8 | B^4 | | 173 | 0 | B10 | B^5 | B10 | B^5 | | 174 | 0 | B12 | B^6 | B12 | B^6 | | 175 | 0 | B14 | B^7 | B14 | B^7 | | 176 | - | VCC | - | - | - | | | | | | ::MAOU 4540D/O | | | |--------------------|-------------|----------|------------------|----------------------------|----------|--| | BGA Ball<br>Number | Bank Number | GLB | H 4256B/C<br>ORP | ispMACH 4512B/C<br>GLB ORP | | | | VCC | - | - | - | - | - | | | GND | - | - | - | - | - | | | C3 | 0 | TDI | - | TDI | - | | | VCCO (Bank 0) | 0 | - | - | - | - | | | B1 | 0 | C14 | C^7 | C14 | C^7 | | | F5 | 0 | C12 | C^6 | C12 | C^6 | | | D3 | 0 | C10 | C^5 | C10 | C^5 | | | C1 | 0 | C8 | C^4 | C8 | C^4 | | | C2 | 0 | C6 | C^3 | C6 | C^3 | | | E3 | 0 | C4 | C^2 | C4 | C^2 | | | D2 | 0 | C2 | C^1 | C1 | C^1 | | | | 0 | | C^0 | | C^0 | | | F6 | | C0 | - | C0 | | | | D1 | 0 | NC | - | H0 | H^0 | | | E2 | 0 | NC | - | H4 | H^2 | | | E4 | 0 | NC | - | F4 | F^2 | | | G5 | 0 | NC | - | F6 | F^3 | | | E1 | 0 | NC | - | F8 | F^4 | | | VCCO (Bank 0) | 0 | - | - | - | - | | | GND | 0 | - | - | - | - | | | F2 | 0 | NC | - | F10 | F^5 | | | F1 | 0 | NC | - | F12 | F^6 | | | G1 | 0 | NC | - | F14 | F^7 | | | G6 | 0 | NC | - | H8 | H^4 | | | G4 | 0 | NC | - | H12 | H^6 | | | H6 | 0 | D14 | D^7 | G14 | G^7 | | | G3 | 0 | D12 | D^6 | G12 | G^6 | | | H5 | 0 | D10 | D^5 | G10 | G^5 | | | G2 | 0 | D8 | D^4 | G8 | G^4 | | | H1 | 0 | D6 | D^3 | G6 | G^3 | | | H2 | 0 | D4 | D^2 | G4 | G^2 | | | H3 | 0 | D2 | D^1 | G2 | G^1 | | | H4 | 0 | D0 | D^0 | G0 | G^0 | | | VCCO (Bank 0) | 0 | - | - | - | - | | | GND | 0 | <u>-</u> | - | - | <u>-</u> | | | J4 | 0 | E0 | E^0 | J0 | J^0 | | | J3 | 0 | E2 | E^1 | J2 | J^1 | | | J2 | 0 | E4 | E^2 | J4 | J^2 | | | J1 | 0 | E6 | E^3 | J6 | J^3 | | | K1 | 0 | E8 | E^4 | J8 | J^4 | | | | 0 | E10 | E^5 | J10 | J^5 | | | K2 | 0 | E12 | E^6 | J12 | J^6 | | | J6 | 0 | E14 | E^7 | J14 | J^7 | | | | | | <del> </del> | | | | | K3 | 0 | NC | - | 10 | I^0 | | | <b>BGA Ball</b> | | = | 1 4256B/C | ispMACH 4512B/C | | | |-----------------|-------------|-----|-----------|-----------------|-----|--| | Number | Bank Number | GLB | ORP | GLB | ORP | | | K4 | 0 | NC | - | 14 | I^2 | | | L1 | 0 | NC | - | K0 | K^0 | | | L2 | 0 | NC | - | K2 | K^1 | | | M1 | 0 | NC | - | K4 | K^2 | | | GND | - | - | - | - | - | | | VCCO (Bank 0) | 0 | - | - | - | - | | | M2 | 0 | NC | - | K6 | K^3 | | | N1 | 0 | NC | - | K8 | K^4 | | | M3 | 0 | NC | - | K10 | K^5 | | | M4 | 0 | NC | - | I8 | I^4 | | | N2 | 0 | NC | - | l12 | I^6 | | | K5 | 0 | F0 | F^0 | N0 | N^0 | | | P1 | 0 | F2 | F^1 | N2 | N^1 | | | K6 | 0 | F4 | F^2 | N4 | N^2 | | | N3 | 0 | F6 | F^3 | N6 | N^3 | | | L5 | 0 | F8 | F^4 | N8 | N^4 | | | P2 | 0 | F10 | F^5 | N10 | N^5 | | | L6 | 0 | F12 | F^6 | N12 | N^6 | | | R1 | 0 | F14 | F^7 | N14 | N^7 | | | VCCO (Bank 0) | 0 | - | - | - | - | | | P3 | 0 | TCK | - | TCK | - | | | VCC | - | - | - | - | - | | | GND | - | - | - | - | - | | | T2 | 0 | NC | - | K12 | K^6 | | | M5 | 0 | NC | - | K14 | K^7 | | | N4 | 0 | G14 | G^7 | O14 | 0^7 | | | T3 | 0 | G12 | G^6 | O12 | 0^6 | | | R3 | 0 | G10 | G^5 | O10 | O^5 | | | M6 | 0 | G8 | G^4 | O8 | 0^4 | | | P4 | 0 | G6 | G^3 | O6 | O^3 | | | L7 | 0 | G4 | G^2 | O4 | O^2 | | | N5 | 0 | G2 | G^1 | O2 | O^1 | | | M7 | 0 | G0 | G^0 | 00 | 0^0 | | | P5 | 0 | NC | - | MO | M^0 | | | R4 | 0 | NC | - | M4 | M^2 | | | T4 | 0 | NC | - | LO | L^0 | | | GND | - | - | - | - | - | | | VCCO (Bank 0) | 0 | - | - | - | - | | | R5 | 0 | NC | - | L4 | L^2 | | | T5 | 0 | NC | - | L8 | L^4 | | | R6 | 0 | NC | - | L12 | L^6 | | | T6 | 0 | NC | - | M8 | M^4 | | | N7 | 0 | NC | - | M12 | M^6 | | | BGA Ball | | ispMACH | | ispMACH 4512B/C | | | |---------------|-------------|---------|-----|-----------------|------|--| | Number | Bank Number | GLB | ORP | GLB | ORP | | | P7 | 0 | H14 | H^7 | P14 | P^7 | | | R7 | 0 | H12 | H^6 | P12 | P^6 | | | L8 | 0 | H10 | H^5 | P10 | P^5 | | | T7 | 0 | H8 | H^4 | P8 | P^4 | | | M8 | 0 | H6 | H^3 | P6 | P^3 | | | N8 | 0 | H4 | H^2 | P4 | P^2 | | | R8 | 0 | H2 | H^1 | P2 | P^1 | | | P8 | 0 | H0 | H^0 | P0 | P^0 | | | GND | - | - | - | - | - | | | T8 | 0 | CLK1/I | - | CLK1/I | - | | | GND | - | - | - | - | - | | | N9 | 1 | CLK2/I | - | CLK2/I | - | | | VCC | - | - | - | - | - | | | P9 | 1 | 10 | I^0 | AX0 | AX^0 | | | R9 | 1 | l2 | I^1 | AX2 | AX^1 | | | T9 | 1 | 14 | I^2 | AX4 | AX^2 | | | T10 | 1 | I6 | lv3 | AX6 | AX^3 | | | R10 | 1 | 18 | I^4 | AX8 | AX^4 | | | M9 | 1 | I10 | I^5 | AX10 | AX^5 | | | P10 | 1 | l12 | I^6 | AX12 | AX^6 | | | L9 | 1 | l14 | I^7 | AX14 | AX^7 | | | N10 | 1 | NC | - | DX0 | DX^0 | | | T11 | 1 | NC | - | DX4 | DX^2 | | | R11 | 1 | NC | - | EX0 | EX^0 | | | T12 | 1 | NC | - | EX4 | EX^2 | | | N12 | 1 | NC | - | EX8 | EX^4 | | | VCCO (Bank 1) | 1 | - | - | - | - | | | GND | - | - | - | - | - | | | R12 | 1 | NC | - | EX12 | EX^6 | | | T13 | 1 | NC | - | DX8 | DX^4 | | | P12 | 1 | NC | - | DX12 | DX^6 | | | M10 | 1 | J0 | J^0 | BX0 | BX^0 | | | R13 | 1 | J2 | J^1 | BX2 | BX^1 | | | L10 | 1 | J4 | J^2 | BX4 | BX^2 | | | T14 | 1 | J6 | J^3 | BX6 | BX^3 | | | M11 | 1 | J8 | J^4 | BX8 | BX^4 | | | R14 | 1 | J10 | J^5 | BX10 | BX^5 | | | P13 | 1 | J12 | J^6 | BX12 | BX^6 | | | N13 | 1 | J14 | J^7 | BX14 | BX^7 | | | M12 | 1 | NC | - | FX0 | FX^0 | | | T15 | 1 | NC | - | FX2 | FX^1 | | | VCC | - | - | - | - | - | | | GND | - | - | - | - | - | | | BGA Ball | | ispMAC | H 4256B/C | ispMACH | 4512B/C | |---------------|-------------|--------|-----------|---------|---------| | Number | Bank Number | GLB | ORP | GLB | ORP | | GND | - | - | - | - | - | | P14 | 1 | TMS | - | TMS | - | | VCCO (Bank 1) | 1 | - | - | - | - | | L12 | 1 | NC | - | FX4 | FX^2 | | R16 | 1 | NC | - | FX6 | FX^3 | | N14 | 1 | NC | - | FX8 | FX^4 | | P15 | 1 | K14 | K^7 | CX14 | CX^7 | | L11 | 1 | K12 | K^6 | CX12 | CX^6 | | P16 | 1 | K10 | K^5 | CX10 | CX^5 | | K11 | 1 | K8 | K^4 | CX8 | CX^4 | | M14 | 1 | K6 | K^3 | CX6 | CX^3 | | K12 | 1 | K4 | K^2 | CX4 | CX^2 | | N15 | 1 | K2 | K^1 | CX2 | CX^1 | | N16 | 1 | K0 | K^0 | CX0 | CX^0 | | M15 | 1 | NC | - | HX0 | HX^0 | | M13 | 1 | NC | - | HX4 | HX^2 | | VCCO (Bank 1) | 1 | - | - | - | - | | GND | - | - | - | - | - | | M16 | 1 | NC | - | FX10 | FX^5 | | L15 | 1 | NC | - | FX12 | FX^6 | | L16 | 1 | NC | - | FX14 | FX^7 | | J11 | 1 | NC | - | HX8 | HX^4 | | K15 | 1 | NC | - | HX12 | HX^6 | | J12 | 1 | L14 | L^7 | GX14 | GX^7 | | K13 | 1 | L12 | L^6 | GX12 | GX^6 | | K14 | 1 | L10 | L^5 | GX10 | GX^5 | | K16 | 1 | L8 | L^4 | GX8 | GX^4 | | J16 | 1 | L6 | L^3 | GX6 | GX^3 | | J15 | 1 | L4 | L^2 | GX4 | GX^2 | | H16 | 1 | L2 | L^1 | GX2 | GX^1 | | J13 | 1 | L0 | L^0 | GX0 | GX^0 | | VCCO (Bank 1) | 1 | - | - | - | - | | GND | 1 | - | - | - | - | | J14 | 1 | MO | M^0 | JX0 | JX^0 | | H15 | 1 | M2 | M^1 | JX2 | JX^1 | | H14 | 1 | M4 | M^2 | JX4 | JX^2 | | H13 | 1 | M6 | M^3 | JX6 | JX^3 | | G16 | 1 | M8 | M^4 | JX8 | JX^4 | | H12 | 1 | M10 | M^5 | JX10 | JX^5 | | G15 | 1 | M12 | M^6 | JX12 | JX^6 | | H11 | 1 | M14 | M^7 | JX14 | JX^7 | | F16 | 1 | NC | - | IX0 | IX^0 | | G13 | 1 | NC | - | IX4 | IX^2 | | BGA Ball | | ispMACH | I 4256B/C | ispMACH 4512B/C | | | |---------------|-------------|---------|-----------|-----------------|------|--| | Number | Bank Number | GLB | ORP | GLB | ORP | | | G14 | 1 | NC | - | KX0 | KX^0 | | | F15 | 1 | NC | - | KX2 | KX^1 | | | E16 | 1 | NC | - | KX4 | KX^2 | | | GND | - | - | - | - | - | | | VCCO (Bank 1) | 1 | - | - | - | - | | | E15 | 1 | NC | - | KX6 | KX^3 | | | G12 | 1 | NC | - | KX8 | KX^4 | | | E13 | 1 | NC | - | KX10 | KX^5 | | | D16 | 1 | NC | - | IX8 | IX^4 | | | E14 | 1 | NC | - | IX12 | IX^6 | | | G11 | 1 | N0 | N^0 | NX0 | NX^0 | | | D15 | 1 | N2 | N^1 | NX2 | NX^1 | | | F11 | 1 | N4 | N^2 | NX4 | NX^2 | | | C16 | 1 | N6 | N^3 | NX6 | NX^3 | | | F12 | 1 | N8 | N^4 | NX8 | NX^4 | | | D14 | 1 | N10 | N^5 | NX10 | NX^5 | | | C15 | 1 | N12 | N^6 | NX12 | NX^6 | | | B16 | 1 | N14 | N^7 | NX14 | NX^7 | | | VCCO (Bank 1) | 1 | - | - | - | - | | | C14 | 1 | TDO | - | TDO | - | | | VCC | - | - | - | - | - | | | VCC | - | - | - | - | - | | | GND | - | - | - | - | - | | | A15 | 1 | NC | - | KX12 | KX^6 | | | B14 | 1 | NC | - | KX14 | KX^7 | | | E12 | 1 | O14 | O^7 | OX14 | OX^7 | | | A14 | 1 | O12 | O^6 | OX12 | OX^6 | | | C13 | 1 | O10 | O^5 | OX10 | OX^5 | | | D13 | 1 | O8 | 0^4 | OX8 | OX^4 | | | E11 | 1 | O6 | O^3 | OX6 | OX^3 | | | B13 | 1 | O4 | O^2 | OX4 | OX^2 | | | F10 | 1 | O2 | O^1 | OX2 | OX^1 | | | C12 | 1 | 00 | O^0 | OX0 | OX^0 | | | E10 | 1 | NC | - | MX0 | MX^0 | | | A13 | 1 | NC | - | MX4 | MX^2 | | | D12 | 1 | NC | - | LX0 | LX^0 | | | GND | - | - | - | - | - | | | VCCO (Bank 1) | 1 | - | - | - | - | | | B12 | 1 | NC | - | LX4 | LX^2 | | | A12 | 1 | NC | - | LX8 | LX^4 | | | B11 | 1 | NC | - | LX12 | LX^6 | | | A11 | 1 | NC | - | MX8 | MX^4 | | | D10 | 1 | NC | - | MX12 | MX^6 | | | BGA Ball | | ispMACH | 4256B/C | ispMACH 4512B/C | | | |---------------|-------------|---------|----------|-----------------|------|--| | Number | Bank Number | GLB | ORP | GLB | ORP | | | C10 | 1 | P14 | P^7 | PX14 | PX^7 | | | B10 | 1 | P12 | P^6 | PX12 | PX^6 | | | A10 | 1 | P10 | P^5 | PX10 | PX^5 | | | A9 | 1 | P8 | P^4 | PX8 | PX^4 | | | F9 | 1 | P6 | P^3 | PX6 | PX^3 | | | В9 | 1 | P4 | P^2 | PX4 | PX^2 | | | E9 | 1 | P2/GOE1 | P^1 | PX2/GOE1 | PX^1 | | | C9 | 1 | P0 | P^0 | PX0 | PX^0 | | | GND | - | - | - | - | - | | | D9 | 0 | CLK3/I | - | CLK3/I | - | | | GND | - | - | - | - | - | | | B8 | 0 | CLK0/I | - | CLK0/I | - | | | VCC | - | - | - | - | - | | | D8 | 0 | A0 | A^0 | A0 | A^0 | | | C8 | 0 | A2/GOE0 | A^1 | A2/GOE0 | A^1 | | | A8 | 0 | A4 | A^2 | A4 | A^2 | | | A7 | 0 | A6 | A^3 | A6 | A^3 | | | B7 | 0 | A8 | A^4 | A8 | A^4 | | | E8 | 0 | A10 | A^5 | A10 | A^5 | | | D7 | 0 | A12 | A^6 | A12 | A^6 | | | F8 | 0 | A14 | A^7 | A14 | A^7 | | | C7 | 0 | NC | - | D0 | D^0 | | | A6 | 0 | NC | - | D4 | D^2 | | | B6 | 0 | NC | - | E0 | E^0 | | | A5 | 0 | NC | - | E4 | E^2 | | | B5 | 0 | NC | - | E8 | E^4 | | | VCCO (Bank 0) | 0 | - | - | - | - | | | GND | - | - | - | - | - | | | D5 | 0 | NC | - | E12 | E^6 | | | A4 | 0 | NC | - | D8 | D^4 | | | E7 | 0 | NC | - | D12 | D^6 | | | A3 | 0 | B0 | B^0 | B0 | B^0 | | | F7 | 0 | B2 | B^1 | B2 | B^1 | | | B4 | 0 | B4 | B^2 | B4 | B^2 | | | C5 | 0 | B6 | B^3 | B6 | B^3 | | | A2 | 0 | B8 | B^4 | B8 | B^4 | | | E6 | 0 | B10 | B^5 | B10 | B^5 | | | B3 | 0 | B12 | B^6 | B12 | B^6 | | | C4 | 0 | B14 | B^7 | B14 | B^7 | | | D4 | 0 | NC | - | F0 | F^0 | | | E5 | 0 | NC NC | | F2 | F^1 | | | VCC | - | - | - | - | - | | | GND | - | - | <u> </u> | - | - | | ## **Part Number Description** ## **Ordering Information** ### Commercial | Part Number | Macrocells | Voltage | t <sub>PD</sub> | Package | Pin/Ball<br>Count | I/O | Grade | |------------------|------------|---------|-----------------|---------|-------------------|-----|-------| | LC4256B-3T100C | 256 | 2.5 | 3.0 | TQFP | 100 | 64 | С | | LC4256B-5T100C | 256 | 2.5 | 5.0 | TQFP | 100 | 64 | С | | LC4256B-75T100C | 256 | 2.5 | 7.5 | TQFP | 100 | 64 | С | | LC4256B-3T176C | 256 | 2.5 | 3.0 | TQFP | 176 | 128 | С | | LC4256B-5T176C | 256 | 2.5 | 5.0 | TQFP | 176 | 128 | С | | LC4256B-75T176C | 256 | 2.5 | 7.5 | TQFP | 176 | 128 | С | | LC4256B-3F256AC | 256 | 2.5 | 3.0 | fpBGA | 256 | 128 | С | | LC4256B-5F256AC | 256 | 2.5 | 5.0 | fpBGA | 256 | 128 | С | | LC4256B-75F256AC | 256 | 2.5 | 7.5 | fpBGA | 256 | 128 | С | | LC4256C-3T100C | 256 | 1.8 | 3.0 | TQFP | 100 | 64 | С | | LC4256C-5T100C | 256 | 1.8 | 5.0 | TQFP | 100 | 64 | С | | LC4256C-75T100C | 256 | 1.8 | 7.5 | TQFP | 100 | 64 | С | | LC4256C-3T176C | 256 | 1.8 | 3.0 | TQFP | 176 | 128 | С | | LC4256C-5T176C | 256 | 1.8 | 5.0 | TQFP | 176 | 128 | С | | LC4256C-75T176C | 256 | 1.8 | 7.5 | TQFP | 176 | 128 | С | | LC4256C-3F256AC | 256 | 1.8 | 3.0 | fpBGA | 256 | 128 | С | | LC4256C-5F256AC | 256 | 1.8 | 5.0 | fpBGA | 256 | 128 | С | | LC4256C-75F256AC | 256 | 1.8 | 7.5 | fpBGA | 256 | 128 | С | ## Commercial (Cont.) | Part Number | Macrocells | Voltage | t <sub>PD</sub> | Package | Pin/Ball<br>Count | I/O | Grade | |-----------------|------------|---------|-----------------|---------|-------------------|-----|-------| | LC4512B-35T176C | 512 | 2.5 | 3.5 | TQFP | 176 | 128 | С | | LC4512B-5T176C | 512 | 2.5 | 5.0 | TQFP | 176 | 128 | С | | LC4512B-75T176C | 512 | 2.5 | 7.5 | TQFP | 176 | 128 | С | | LC4512B-35F256C | 512 | 2.5 | 3.5 | fpBGA | 256 | 208 | С | | LC4512B-5F256C | 512 | 2.5 | 5.0 | fpBGA | 256 | 208 | С | | LC4512B-75F256C | 512 | 2.5 | 7.5 | fpBGA | 256 | 208 | С | | LC4512C-35T176C | 512 | 1.8 | 3.5 | TQFP | 176 | 128 | С | | LC4512C-5T176C | 512 | 1.8 | 5.0 | TQFP | 176 | 128 | С | | LC4512C-75T176C | 512 | 1.8 | 7.5 | TQFP | 176 | 128 | С | | LC4512C-35F256C | 512 | 1.8 | 3.5 | fpBGA | 256 | 208 | С | | LC4512C-5F256C | 512 | 1.8 | 5.0 | fpBGA | 256 | 208 | С | | LC4512C-75F256C | 512 | 1.8 | 7.5 | fpBGA | 256 | 208 | С | Note: The speed grades for these devices are dual marked. For example, the commercial grade -3xxxxC is also marked with the industrial grade -5xxxxI. The commercial grade is always one speed grade faster than the associated dual mark industrial grade. ### Industrial | Part Number | Macrocells | Voltage | T <sub>PD</sub> | Package | Pin/Ball<br>Count | I/O | Grade | |------------------|------------|---------|-----------------|---------|-------------------|-----|-------| | LC4256B-5T100I | 256 | 2.5 | 5.0 | TQFP | 100 | 64 | I | | LC4256B-75T100I | 256 | 2.5 | 7.5 | TQFP | 100 | 64 | I | | LC4256B-10T100I | 256 | 2.5 | 10.0 | TQFP | 100 | 64 | I | | LC4256B-5T176I | 256 | 2.5 | 5.0 | TQFP | 176 | 128 | I | | LC4256B-75T176I | 256 | 2.5 | 7.5 | TQFP | 176 | 128 | I | | LC4256B-10T176I | 256 | 2.5 | 10.0 | TQFP | 176 | 128 | I | | LC4256B-5F256AI | 256 | 2.5 | 5.0 | fpBGA | 256 | 128 | I | | LC4256B-75F256AI | 256 | 2.5 | 7.5 | fpBGA | 256 | 128 | I | | LC4256B-10F256AI | 256 | 2.5 | 10.0 | fpBGA | 256 | 128 | I | | LC4256C-5T100I | 256 | 1.8 | 5.0 | TQFP | 100 | 64 | I | | LC4256C-75T100I | 256 | 1.8 | 7.5 | TQFP | 100 | 64 | Ĺ | | LC4256C-10T100I | 256 | 1.8 | 10.0 | TQFP | 100 | 64 | I | | LC4256C-5T176I | 256 | 1.8 | 5.0 | TQFP | 176 | 128 | Į | | LC4256C-75T176I | 256 | 1.8 | 7.5 | TQFP | 176 | 128 | Ĺ | | LC4256C-10T176I | 256 | 1.8 | 10.0 | TQFP | 176 | 128 | I | | LC4256C-5F256AI | 256 | 1.8 | 5.0 | fpBGA | 256 | 128 | I | | LC4256C-75F256AI | 256 | 1.8 | 7.5 | fpBGA | 256 | 128 | I | | LC4256C-10F256AI | 256 | 1.8 | 10.0 | fpBGA | 256 | 128 | I | ### Industrial (Cont.) | Part Number | Macrocells | Voltage | T <sub>PD</sub> | Package | Pin/Ball<br>Count | I/O | Grade | |-----------------|------------|---------|-----------------|---------|-------------------|-----|-------| | LC4512B-5T176I | 512 | 2.5 | 5.0 | TQFP | 176 | 128 | I | | LC4512B-75T176I | 512 | 2.5 | 7.5 | TQFP | 176 | 128 | I | | LC4512B-10T176I | 512 | 2.5 | 10.0 | TQFP | 176 | 128 | I | | LC4512B-5F256I | 512 | 2.5 | 5.0 | fpBGA | 256 | 208 | I | | LC4512B-75F256I | 512 | 2.5 | 7.5 | fpBGA | 256 | 208 | I | | LC4512B-10F256I | 512 | 2.5 | 10.0 | fpBGA | 256 | 208 | I | | LC4512C-5T176I | 512 | 1.8 | 5.0 | TQFP | 176 | 128 | I | | LC4512C-75T176I | 512 | 1.8 | 7.5 | TQFP | 176 | 128 | I | | LC4512C-10T176I | 512 | 1.8 | 10.0 | TQFP | 176 | 128 | I | | LC4512C-5F256I | 512 | 1.8 | 5.0 | fpBGA | 256 | 208 | I | | LC4512C-75F256I | 512 | 1.8 | 7.5 | fpBGA | 256 | 208 | I | | LC4512C-10F256I | 512 | 1.8 | 10.0 | fpBGA | 256 | 208 | I | Note: The speed grades for these devices are dual marked. For example, the commercial grade -3xxxxC is also marked with the industrial grade -5xxxxI. The commercial grade is always one speed grade faster than the associated dual mark industrial grade. ### For Further Information In addition to this data sheet, the following technical notes may be helpful when designing with the ispMACH 4000B/C family: - ispMACH 4000 Timing Model Design and Usage Guidelines (TN1004) - ispMACH 4000B/C Power Consumption (TN1005)