

LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747 (516) 271-0400 FAX (516) 271-0405

# KEYPAD CONTROLLED DIGITAL LOCK FOR AUTOMOTIVE IGNITIONS

## **FEATURES:**

- 5040 Four-Digit Combinations (for a 10 digit Keypad)
- Combinations are Hard-Wire Programmed
- Sense Input Enables Operation
- Save Memory Feature for Valet Parking
- Convenience Delay Controlled by External Capacitor
- Static or Momentary Lock Control Output
- Save Memory and Lock Status Outputs
- +5V to +18V Operation (Vss-VDD)
- 14 Pin Plastic DIP (See Figure 1)

## **DESCRIPTION:**

The LS7220 is a monolithic, ion-implanted MOS digital lock circuit. When wired to a ten-digit keypad, the circuit will recognize one four-digit combination out of a possible 5040 combinations.

The LS7220 is configured with the features required for an Automotive Ignition Anti-Theft Digital Lock (See Figure 5). These features include Sense input which enables the IC, Save Memory for Valet Parking, Convenience Delay to maintain Unlock condition for short term interruptions of the Sense input and Save Status and Lock Status outputs which can be used for direct drive of LED indicators.

#### **OPERATING DESCRIPTION:**

(Refer to Figures 2, 3, 4 and 5.)

When the Sense input goes high, the LS7220 is enabled. The Lock Status output turns on and Save Status and Lock outputs remain off. When the programmed four-digit combination is entered from the keypad, in proper sequence, Lock turns on and Lock Status turns off. If the Sense input is interrupted for a period of time greater than the Convenience Delay, the operating sequence must start over. If the Sense input is interrupted for a period of time less than the Convenience Delay, the operation of the LS7220 is unaffected.

A momentary high at the Save input sets the Save Memory and causes the LS7220 to save an Unlock condition (Sequential Memory is set) for any time duration interruption of the Sense input (i.e., valet parking). The Save Status output turns on when Save Memory is set. The Lock input is used to reset the Save Memory and return the LS7220 to normal operation.

**NOTE:** Using a 3 x 4 keypad, the \* key can be connected to the Lock input and the # key to the Save input. Lock Status and Save Status outputs can be used to drive red and green LED indicators, respectively.

#### PIN ASSIGNMENT - TOP VIEV STANDARD 14 PIN DIP

F



## **INPUT/OUTPUT DESCRIPTION:**

(Refer to Figure 4)

## **SENSE INPUT (Pin 1)**

A high at this input causes CONVENIENCE DELAY to transition high and enables recognition of the SELECTED KEYS when they are inputted in proper sequence. Control logic for LOCK, LOCK STATUS and SAVE STATUS outputs is also enabled. A low at this input keeps all outputs off and resets the Sequential Memory if Save Memory is not set.

## **UNSELECTED KEYS (RESET) INPUT (Pin 2)**

A high at this input resets the Sequential Detector for the SE-LECTED KEYS inputs. This input must be wired to all digit keys which are not part of the Four-Digit Combination.

## SELECTED KEYS INPUTS (Pins 3, 4, 5, 6)

When these inputs are brought high in correct sequence, (i.e.,I1, I2, I3, I4) the Sequential Memory is set if SENSE input is high. LOCK output turns on and LOCK STATUS output turns off when the Sequential Memory is set.

#### LOCK INPUT (Pin 7)

A high at this input resets the Save Memory. The SAVE STATUS output turns off when this occurs.

#### **LOCK STATUS OUTPUT (Pin 8)**

This output is the complement of LOCK output when the SENSE input is high. See NOTE.

**VDD** (**Pin 9**) Supply voltage negative terminal.

#### **SAVE STATUS OUTPUT (Pin 10)**

This output turns on when Save Memory is set and SENSE input is high. See NOTE.

## **SAVE INPUT (Pin 11)**

A high at this input sets the Save Memory. If Save Memory is set and Sequential Memory is set, the Save Memory will prevent the Sequential Memory from being reset as a result of a change at the SENSE Input. (See SAVE STATUS OUTPUT.)

## **CONVENIENCE DELAY I/O (Pin 12**

An external capacitor placed on this pin will delay the effect of changes at the SENSE Input from affecting the outputs and the condition of the Sequential Detector and Sequential Memory. (See Figure 2)

## **LOCK OUTPUT (Pin 13)**

This output turns on when the Sequential Memory is set and SENSE input is high. See NOTE.

Vss (Pin 14) Supply voltage positive terminal.

NOTE: Outputs are off when SENSE input is low.

| ABSOLUTE MAXIMUM RATINGS: |         |                   |       |  |  |  |  |
|---------------------------|---------|-------------------|-------|--|--|--|--|
| PARAMETER                 | SYMBOL  | VALUE             | UNIT  |  |  |  |  |
| DC Supply Voltage         | Vss-Vdd | +20               | Volts |  |  |  |  |
| Any Input Voltage         | VIN     | Vss-20 to Vss +.5 | Volts |  |  |  |  |
| Operating Temperature     | TA      | -25 to +85        | °C    |  |  |  |  |
| Storage Temperature       | Tstg    | -65 to +150       | °C    |  |  |  |  |

## TRANSIENT CHARACTERISTICS: (See Figure 3)

 $(TA = -25^{\circ}C \text{ to } +85^{\circ}C, VSS = +5V \text{ to } +18V)$ 

| PARAMETER SENSE High Delay to Outputs Enabled  | SYMBOL<br>Tse | MIN<br>- | <b>MAX</b><br>1 | <b>UNIT</b><br>µs | CONDITION No external capacitor, Pin 12 |
|------------------------------------------------|---------------|----------|-----------------|-------------------|-----------------------------------------|
| SENSE Low Delay to<br>Outputs Disabled         | TsD           | -        | 10              | μs                | No external capacitor, Pin 12           |
| Input Pulse Widths (except SENSE)              | TpW           | 25       | -               | μs                | -                                       |
| Valid Combination Entry to LOCK Output Enabled | TCE           | -        | 10              | μs                | SENSE High                              |

FIGURE 2. CONVENIENCE DELAY TIME vs POWER SUPPLY (with External Capacitor C, Pin 12)



## DC ELECTRICAL CHARACTERISTICS:

(All voltages referenced to VDD; TA = -25°C to +85°C unless otherwise specified.)

| PARAMETER Supply Voltage                   | SYMBOL<br>Vss | MIN<br>+5        | <b>MAX</b><br>+18 | UNIT<br>V        | CONDITION                |
|--------------------------------------------|---------------|------------------|-------------------|------------------|--------------------------|
| Supply Current                             | Iss           | -                | 20                | μA               | Vss = +5V                |
| (All I/O open)                             | 100           | _                | 30                | μA               | Vss = +9V                |
| (All I/O open)                             |               | _                | 40                | μA               | VSS = +12V               |
|                                            |               | <u>-</u>         | 50                | μA<br>μA         | VSS = +12V<br>VSS = +15V |
|                                            |               | -                |                   | •                |                          |
|                                            |               | -                | 70                | μΑ               | Vss = +18V               |
| *INPUT VOLTAGES:                           |               |                  |                   |                  |                          |
| SENSE Low                                  | VIL           | 0                | +2.0              | V                | Vss = +5V                |
| SEINSE LOW                                 | VIL           | 0                |                   |                  |                          |
|                                            |               | 0                | +3.0              | V                | Vss = +9V                |
|                                            |               | 0                | +4.0              | V                | Vss = +12V               |
|                                            |               | 0                | +6.0              | V                | Vss = +15V               |
|                                            |               | 0                | +8.5              | V                | Vss = +18V               |
| SENSE High                                 | VIH           | +3.5             | Vss               | V                | Vss = +5V                |
| SENSE High                                 | VIII          |                  |                   |                  |                          |
|                                            |               | +5.5             | Vss               | V<br>V           | Vss = +9V                |
|                                            |               | +6.5             | Vss               |                  | Vss = +12V               |
|                                            |               | +9.0             | Vss               | V                | Vss = +15V               |
|                                            |               | +11.5            | Vss               | V                | Vss = +18V               |
| CONVENIENCE DELAY Low                      | VIL           |                  | .3Vss             | _                | Typical                  |
|                                            |               | -<br>7\/00       | .3 V 33           | -                |                          |
| CONVENIENCE DELAY High                     | VIH           | .7Vss            | -                 | -                | Typical                  |
| All Other Inputs:                          |               |                  |                   |                  |                          |
| Low                                        | VIL           | 0                | Vss-3             | V                | -                        |
| High                                       | VIH           | Vss-1            | Vss               | V                | -                        |
| *NOTE 1: All inputs have pull down         |               |                  |                   |                  | at Vss (Vss = +12V)      |
| TTO TE T. 7 III III paid Have pair do III. |               | 55. Typioai ii.p |                   | .p. c with input | at 100 (100 ·1).         |
| OUTPUT CURRENT:                            |               |                  |                   |                  |                          |
| ***LOCK STATUS                             | lo            | 0.4              | 1.3               | mΑ               | Vss = +5V                |
| Source Current                             |               | 2.5              | 6.0               | mA               | Vss = +9V                |
| Vo = +1.7V                                 |               | 5.0              | 12.0              | mA               | Vss = +12V               |
|                                            |               | 9.0              | 20.0              | mA               | Vss = +15V               |
|                                            |               | 14.0             | **30.0            | mA               | Vss = +18V               |
|                                            |               |                  |                   |                  |                          |
| ***SAVE STATUS                             | lo            | 0.8              | 2.6               | mA               | Vss = +5V                |
| Source Current                             |               | 5.0              | 12.0              | mA               | Vss = +9V                |
| Vo = +1.7V                                 |               | 10.0             | 24.0              | mA               | Vss = +12V               |
|                                            |               | 18.0             | **30.0            | mA               | Vss = +15V               |
|                                            |               | 28.0             | **30.0            | mA               | Vss = +18V               |
|                                            |               |                  |                   |                  |                          |
| CONVENIENCE DELAY                          | lo            | 0.1              | 0.5               | mA               | Vss = +5V                |
| Source Current                             |               | 0.5              | 1.1               | mA               | Vss = +9V                |
| Vo = Vss-2V                                |               | 0.7              | 1.6               | mA               | Vss = +12V               |
|                                            |               | 1.0              | 2.1               | mA               | Vss = +15V               |
|                                            |               | 1.2              | 2.4               | mA               | Vss = +18V               |
|                                            |               |                  |                   | _                |                          |
| LOCK                                       | lo            | 1.3              | 6.5               | mA               | Vss = +5V                |
| Source Current                             |               | 6.5              | 14.7              | mA               | Vss = +9V                |
| Vo = Vss-2V                                |               | 9.1              | 21.0              | mA               | Vss = +12V               |
|                                            |               | 13.0             | 27.3              | mA               | Vss = +15V               |
|                                            |               | 15.6             | **30.0            | mA               | Vss = +18V               |
|                                            | 0             |                  | 4.0               | _                |                          |
| Input Capacitance                          | CIN           | -                | 10                | pF               | -                        |

<sup>\*\*</sup>NOTE 2: Limit current to 30.0 mA maximum.

<sup>\*\*\*</sup>NOTE 3: LOCK and SAVE STATUS output currents are balanced to achieve equal brightness for red and green LEDs.



FIGURE 3. LS7220 TIMING DIAGRA





A typical automotive anti-theft digital lock circuit is shown in Figure 5. switch is turned OFF (i.e., when the SENSE input becomes low) the key as-When the Ignition Switch is turned on the SENSE input (Pin 1) goes high sociated with the SAVE input (Pin 11) will have to be depressed. The "SAVE and the circuit is ready to accept the unlocking input sequence at I1, I2, I3 status will be indicated by a high at the SAVE STATUS output (Pin 10), which is and I4 (Pins 3,4, 5 and 6, respectively). If the keys associated with these in- turn will turn the green LED on. If the ignition switch is turned OFF when the puts are depressed exactly in sequence, the LOCK output (Pin 13) will turn green LED is ON, all the output status will be preserved in the internal memory ON and the Unlock Relay will be energized. This state will be indicated by so that when the ignition switch is turned on again there will be no need to go the OFF condition of the LOCK STATUS output (Pin 8) which will turn the through the input sequence again. This feature could be used for valet parking red LED OFF (indicates unlock condition). If the keys are depressed in any and garage service.

sequence other than as described above, the internal sequential detector Status saving may be cancelled by depressing the LOCK input key followed by

turning the ignition switch OFF for a time greater than the CONVENIENCE

will be reset and the entire sequence must be repeated (See Figure 4).

+12V .05 µ F **KEYPAD** 1 14 V ss See Note 1 TO LOCK CONTROL 2 UNSELECTED 13 LOCK **KEYS** CIRCUIT C1 (See Note 1) 3 CONVENIENCE DFI AY +12V 4 11 12 See Note 1 NOTE 1: 5 10 13 C1 value determines the Combination Entry Time and 9 duration of Momentary LOCK 6 VDD 14 Output (See Figure 4). Select C1 value from Figure 2. Code LS7220 8 7 shown is 4179. FIGURE 6. DIGITAL LOCK WITH MOMENTARY OUTPUT