SLCS004A - OCTOBER 1987 - REVISED MAY 1988 - Ultralow Power Supply Current Drain . . . 60 μA Typ - Low Input Biasing Current . . . 3 nA - Low Input Offset Current . . . ±0.5 nA - Low Input Offset Voltage . . . ±2 mV - Common-Mode Input Voltage Includes Ground - Output Voltage Compatible With MOS and CMOS Logic - High Output Sink-Current Capability (30 mA at V<sub>O</sub> = 2V) - Power Supply Input Reverse-Voltage Protected - Single-Power-Supply Operation - Pin-for-Pin Compatible With LM239, LM339, LM2901 #### 10UT 20UT 🛮 2 13 40UT V<sub>CC</sub> [] 3 GND 2IN -[] 4 4IN + 2IN +∏ 5 │ 4IN – 10 1IN - [ 3IN + 6 9 1IN + 3IN - D, J, OR N PACKAGE (TOP VIEW) ## description The LP239, LP339, LP2901 are low-power quadruple differential comparators. Each device consists of four independent voltage comparators designed specifically to operate from a single power supply and typically to draw 60-μA drain current over a wide range of voltages. Operation from split power supplies is also possible and the ultralow power supply drain current is independent of the power supply voltage. Applications include limit comparators, simple analog-to-digital converters, pulse generators, squarewave generators, time delay generators, voltage controlled oscillators, multivibrators, and high-voltage logic gates. The LP239, LP339, LP2901 were specifically designed to interface with the CMOS logic family. The ultralow power supply current makes these products desirable in battery-powered applications. The LP239 is characterized for operation from $-25^{\circ}$ C to $85^{\circ}$ C. The LP339 is characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. The LP2901 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. ### **AVAILABLE OPTIONS** | TA | | PACKAGE | | | | | | |------------------|-----------------------------|----------------------|--------------------|--------------------|--|--|--| | | V <sub>IO</sub> max AT 25°C | SMALL OUTLINE<br>(D) | PLASTIC DIP<br>(N) | CERAMIC DIP<br>(J) | | | | | 0 °C to 70 °C | ±5 mV | LP339D | LP339N | LP339J | | | | | – 25 °C to 85 °C | ±5 mV | LP239D | LP239N | LP239J | | | | | – 40 °C to 85 °C | ±5 mV | LP2901D | LP2901N | LP2901J | | | | The D package is available taped-and-reeled. Add R suffix to device type when ordering (e.g., LP339DR). SLCS004A - OCTOBER 1987 - REVISED MAY 1988 ### schematic diagram (each comparator) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, V <sub>CC</sub> (see Note 1) | | |---------------------------------------------------------------------------|------------------------------| | Differential input voltage, V <sub>ID</sub> (see Note 2) | | | Input voltage range, V <sub>I</sub> (either input) | – 0.3 V to 36 V | | Input current, $V_1 \le -0.3 \text{ V (see Note 3)}$ | | | Duration of output short-circuit to ground (see Note 4) | Unlimited | | Continuous total dissipation (see Note 5) | See Dissipation Rating Table | | Operating free-air temperature range, T <sub>A</sub> : LP239 | – 25°C to 85°C | | LP339 | 0°C to 70°C | | LP2901 | – 40°C to 85°C | | Storage temperature range | – 65°C to 150°C | | Lead temperature range 1,6 mm (1/16 inch) from case for 10 seconds: D or | N package 260°C | | Lead temperature range 1,6 mm (1/16 inch) from case for 60 seconds: J pac | kage 300°C | <sup>†</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values, except differential voltages, are with respect to the network ground. - 2. Differential voltages are at IN+ with respect to IN -. - 3. This input current only exists when the voltage at any of the inputs is driven negative. The current flows through the collector-base junction of the input clamping device. In addition to the clamping device action, there is lateral n-p-n parasitic transistor action. This action is not destructive and normal output states are re-established when the input voltage returns to a value more positive than $-0.3 \text{ V at T}_{A} = 25^{\circ}\text{C}.$ - 4. Short circuits between outputs to V<sub>CC</sub> can cause excessive heating and eventual destruction. - 5. If the output transistors are allowed to saturate, the low bias dissipation and the on-off characteristics of the outputs keep the dissipation very small (usually less than 100 mW). ### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|----------------------------------------------------|------------------------------------------------|---------------------------------------|---------------------------------------| | D | 950 mW | 7.6 mW/°C | 608 mW | 494 mW | | J | 1025 mW | 8.2 mW/°C | 656 mW | 533 mW | | N | 1150 mW | 9.2 mW/°C | 736 mW | 598 mW | SLCS004A - OCTOBER 1987 - REVISED MAY 1988 ### recommended operating conditions | | | LP239 | | LP339 | | LP2901 | | UNIT | | |-----------------------------------------------|---------------------------|------------------------|-----|-------|-----|--------|-----|------|---| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | V <sub>CC</sub> Supply voltage | | 5 | 30 | 5 | 30 | 5 | 30 | V | | | VIC | Common-mode input voltage | V <sub>CC</sub> = 5 V | 0 | 3 | 0 | 3 | 0 | 3 | V | | | | V <sub>CC</sub> = 30 V | 0 | 28 | 0 | 28 | 0 | 28 | V | | V <sub>I</sub> In | Input voltage | V <sub>CC</sub> = 5 V | 0 | 3 | 0 | 3 | 0 | 3 | V | | | | V <sub>CC</sub> = 30 V | 0 | 28 | 0 | 28 | 0 | 28 | V | | T <sub>A</sub> Operating free-air temperature | | - 25 | 85 | 0 | 70 | - 40 | 85 | °C | | # electrical characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | T <sub>A</sub> † | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------|---------------------------------------------|-------------------------------------|------------------|-------------------------------|-------|------|------| | \/10 | Input offset voltage | $V_{CC} = 5 \text{ V to } 30 \text{ V},$ | V <sub>O</sub> = 2 V,<br>See Note 6 | 25°C | | ±2 | ±5 | mV | | VIO | | RS = 0, | | Full range | | | ±9 | | | 1 | Input offset current | | | 25°C | | ±0.5 | ±5 | n^ | | lio | input onset current | | | Full range | | ±1 | ±15 | nA | | 1.5 | Input bigg ourrent | See Note 7 | | 25°C | | - 2.5 | - 25 | nA | | ΙΒ | Input bias current | | | Full range | | - 4 | - 40 | | | VICR common-mo | Common-mode input voltage | Single supply | | 25°C | 0 to<br>V <sub>CC</sub> – 1.5 | | | V | | | range | | | Full range | 0 to<br>V <sub>CC</sub> - 2 | | | | | AVD | Large-signal differential voltage amplification | V <sub>CC</sub> = 15 V, | RL = 15 kΩ | | | 500 | | V/mV | | | Output sink current | rrent $V_{I-}=1 V$ , See I | V <sub>O</sub> = 2 V, | 25°C | 20 | 30 | | | | | | | See Note 8 | Full range | 15 | | | mA | | | | | V <sub>O</sub> = 0.4 V | 25°C | 0.2 | 0.7 | | | | | Outside land and account | V <sub>I +</sub> = 1 V, | V <sub>O</sub> = 5 V | 25°C | | 0.1 | | nA | | | Output leakage current | V <sub>I</sub> _ = 0 | | Full range | | | 1 | μА | | $V_{\text{ID}}$ | Differential input voltage | $V_I \le 0$ (or $V_{CC}$ on split supplies) | | | | | 36 | V | | Icc | Supply current | R <sub>L</sub> = ∞ all comparato | | | 60 | 100 | μΑ | | <sup>†</sup> Full range is -25°C to 85°C for the LP239, 0°C to 70°C for the LP339, and -40°C to 85°C for the LP2901. - NOTES: 6. V<sub>IO</sub> is measured over the full common-mode input voltage range. - 7. Because of the p-n-p input stage, the direction of the current is out of the device. This current is essentially constant (i.e., independent of the output state). No loading change exists on the reference or input lines as long as the common-mode input voltage range is not exceeded. - 8. The output sink current is a function of the output voltage. These devices have a bimodal output section that allows them to sink (via a Darlington connection) large currents at output voltages greater than 1.5 V, and smaller currents at output voltages less than 1.5 V. # switching characteristics, V<sub>CC</sub> = 5 V, $T_A$ = 25°C, $R_L$ connected to 5 V through 5.1 k $\Omega$ | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-------------------------------------------|-----|-----|-----|------| | Large-signal response time | TTL logic swing, V <sub>ref</sub> = 1.4 V | | 1.3 | | | | Response time | | | 8 | | μs | #### APPLICATION INFORMATION Figure 1 shows the basic configuration for using the LP239, LP339, or LP2901 comparator. Figure 2 shows the diagram for using one of these comparators as a CMOS driver. Figure 2. CMOS Driver All pins of any unused comparators should be grounded. The bias network of the LP239, LP339, and LP2901 establishes a drain current that is independent of the magnitude of the power supply voltage over the range of 2 V to 30 V. It is usually necessary to use a bypass capacitor across the power supply line. The differential input voltage may be larger than $V_{CC}$ without damaging the device. Protection should be provided to prevent the input voltages from going negative by more than -0.3 V. The output section has two distinct modes of operation: a Darlington mode and a ground-emitter mode. This unique drive circuit permits the device to sink 30 mA at $V_O = 2$ V in the Darlington mode and $700 \,\mu\text{A}$ at $V_O = 0.4$ V in the ground-emitter mode. Figure 3 is a simplified schematic diagram of the output section. The output section is configured in a Darlington connection (ignoring Q3). If the output voltage is held high enough (above 1 V), Q1 is not saturated and the output current is limited only by the product of the hFE of Q1, the hFE of Q2, and I1 and the $60-\Omega$ saturation resistance of Q2. The devices are capable of driving LEDs, relays, etc. in this mode while maintaining an ultralow power supply current of $60 \,\mu\text{A}$ typically. Figure 3. Output-Section Schematic Diagram # LP239, LP339, LP2901 LOW-POWER QUAD DIFFERENTIAL COMPARATORS SLCS004A - OCTOBER 1987 - REVISED MAY 1988 ### APPLICATION INFORMATION Without transistor Q3, if the output voltage were allowed to drop below 0.8 V, transistor Q1 would saturate and the output current would drop to zero. The circuit would be unable to pull low current loads down to ground or the negative supply, if used. Transistor Q3 has been included to bypass transistor Q1 under these conditions and apply the current I1 directly to the base of Q2. The output sink current is now approximately I1 times the hFE of Q2 (700 $\mu$ A at V<sub>O</sub> = 0.4 V). The output of the devices exhibit a bimodal characteristic with a smooth transition between modes. In both cases, the output is an uncommitted collector. Several outputs can be tied together to provide a dot logic function. An output pullup resistor can be connected to any available power supply voltage within the permitted power supply range, and there is no restriction on this voltage based on the magnitude of the voltage that is supplied to $V_{CC}$ of the package. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated