# LRS1331 Stacked Chip 16M Flash Memory and 4M SRAM #### **FEATURES** - · Flash Memory and SRAM - · Stacked Die Chip Scale Package - 72-ball 8 mm × 11 mm CSP plastic package - Power supply: 2.7 V to 3.6 V - Operating temperature: -25°C to +85°C - · Flash Memory - Access time (MAX.): 90 ns - Operating current (MAX.) (The current for F-V<sub>CC</sub> pin and F-V<sub>CCW</sub> pin): - Read: 25 mA (t<sub>CYCLE</sub> = 200 ns) - Word write: 57 mA - Block erase: 42 mA - Standby current (the current for F-V<sub>CC</sub> pin): 15 μA (MAX. F- $\overline{RP}$ ≤ GND ± 0.2 V) - Optimized array blocking architecture - Two 4K-word boot blocks - Six 4K-word parameter blocks - Thirty-one 32K-word main blocks - Bottom boot location - Extended cycling capability - 100,000 block erase cycles - Enhanced automated suspend options - Word write suspend to read - Block erase suspend to word write - Block erase suspend to read - SRAM - Access time (MAX.): 85 ns - Operating current: 45 mA (MAX.) - Standby current: 15 μA (MAX.) - Data retention current: 2 μA (MAX.) #### **DESCRIPTION** The LRS1331 is a combination memory organized as 1,048,576 $\times$ 16-bit flash memory and 262,144 $\times$ 16-bit static RAM in one package. #### **PIN CONFIGURATION** Figure 1. LRS1331 Pin Configuration Figure 2. LRS1331 Block Diagram **Table 1. Pin Descriptions** | PIN | DESCRIPTION | TYPE | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | A <sub>0</sub> to A <sub>16</sub> | Address Inputs (Common) | Input | | F-A <sub>17</sub> to F-A <sub>19</sub> | Address Inputs (Flash) | Input | | S-A <sub>17</sub> | Address Input (SRAM) | Input | | F-CE | Chip Enable Input (Flash) | Input | | S-CE <sub>1</sub> , S-CE <sub>2</sub> | Chip Enable Inputs (SRAM) | Input | | F-WE | Write Enable Input (Flash) | Input | | S-WE | Write Enable Input (SRAM) | Input | | F-OE | Output Enable Input (Flash) | Input | | S-OE | Output Enable Input (SRAM) | Input | | S- <del>LB</del> | SRAM Byte Enable Input (DQ <sub>0</sub> to DQ <sub>7</sub> ) | Input | | S- <del>UB</del> | SRAM Byte Enable Input (DQ <sub>8</sub> to DQ <sub>15</sub> ) | Input | | F-RP | Deep Power Down Input (Flash) Block erase and Word Write: V <sub>IH</sub> Read: V <sub>IH</sub> Deep Power Down: V <sub>IL</sub> | Input | | F-WP | Write Protect Input (Flash)<br>Two Boot Blocks Locked: V <sub>IL</sub> | Input | | F-RY/BY | Ready/Busy Output(Flash) During an Erase or Write operation: V <sub>OL</sub> Block Erase and Word Write Suspend: HIGH-Z Deep Power Down: V <sub>OH</sub> | Output | | DQ <sub>0</sub> to DQ <sub>15</sub> | Data Input and Outputs (Common) | Input/Output | | F-V <sub>CC</sub> | Power Supply (Flash) | Power | | S-V <sub>CC</sub> | Power Supply (SRAM) | Power | | F-V <sub>PP</sub> | Write, Erase Power Supply (Flash) Block Erase and Word Write: F-V <sub>PP</sub> = V <sub>PPLK</sub> All Blocks Locked: F-V <sub>PP</sub> < V <sub>PPLK</sub> | Power | | F-GND | Ground (Flash) | Power | | S-GND | Ground (SRAM) | Power | | NC | No Connection | _ | | T <sub>1</sub> to T <sub>5</sub> | Test Pins (Should be Open) | _ | ## Table 2. Truth Table<sup>1</sup> | FLASH | SRAM | F-CE | F-RP | F-OE | F-WE | S-CE <sub>1</sub> | S-CE <sub>2</sub> | S-OE | S-WE | S-LB | S-UB | DQ <sub>0</sub> -<br>DQ <sub>7</sub> | DQ <sub>8</sub> -<br>DQ <sub>15</sub> | NOTES | |----------------|---------|------|------|------|------|-------------------|-------------------|------|------|------------|--------|--------------------------------------|---------------------------------------|------------| | Read | Standby | L | Н | L | Н | X X | | | | | | D <sub>C</sub> | UT | 2, 3 | | Output Disable | Standby | L | Н | Н | Н | See N | Note 4 | Х | Х | See Note 4 | | HIG | H-Z | 3 | | Write | Standby | L | Н | Н | L | | | Х | Х | | | D | IN | 2, 3, 5, 6 | | | Read | Н | Н | Х | Х | L | Н | L | Н | See Note 7 | | | | | | Standby | Output | Н | Н | Х | Х | L | Н | Н | Н | Х | Х Х | HIGH-Z | | | | Startuby | Disable | Н | Н | Х | Х | L | Н | Х | Х | Н | Н | HIG | H-Z | | | | Write | Н | Н | Х | Х | L | Н | L | L | See Note 7 | | | | | | | Read | Х | L | Х | Х | L | Н | L | Н | | See i | vote / | | | | Reset | Output | Х | L | Х | Х | L | Н | Н | Н | Х | Χ | HIG | H-Z | | | Reset | Disable | Х | L | Х | Х | L | Н | Х | Х | Н | Н | HIG | H-Z | | | | Write | Х | L | Х | Х | L | Н | L | L | | See N | lote 7 | | | | Standby | Standby | Н | Н | Х | Х | Soo N | loto 4 | Х | Х | Soo N | Note 4 | HIG | H-Z | 3 | | Reset | Standby | Х | L | Х | Х | See i | Note 4 | Х | Х | See I | NOIE 4 | HIG | H-Z | 3 | - 1. $L=V_{IL}$ , $H=V_{IH}$ , X=H or L. Refer to DC Characteristics. 2. Refer to the 'Flash Memory Command Definition' section for valid address input and $D_{\text{IN}}$ during a write operation. - 3. F- $\overline{\text{WP}}$ set to $V_{\text{IL}}$ or $V_{\text{IH}}$ . - 4. SRAM standby data. See Table 2a. Table 2a. | MODE | PINS | | | | | | | | |-------------------|-------------------|-------------------|------|------|--|--|--|--| | WODE | S-CE <sub>1</sub> | S-CE <sub>2</sub> | S-LB | S-UB | | | | | | Oteralle | Н | Х | Х | Х | | | | | | Standby<br>(SRAM) | Х | L | Х | Х | | | | | | (0) | Х | Х | Н | Н | | | | | - 5. Command writes involving block erase or word write are reliably executed when V<sub>CCWH</sub> (2.7 V to 3.6 V) and F-V<sub>CC</sub> = 2.7 V to 3.6 V. Block erase or word write with F-V<sub>CCW</sub> < V<sub>CCWH</sub> (MIN.) produce spurious results and should not be attempted. - 6. Never hold F-OE LOW and F-WE LOW at the same timing. - 7. S-\overline{LB}, S-\overline{UB} Control Mode. See Table 2b. Table 2b. | MODE | PINS | | | | | | | | |------------|---------------------------------------------|---|------------------------------------|-----------------------------------|--|--|--|--| | (SRAM) | S-LB S-UB DQ <sub>0</sub> - DQ <sub>7</sub> | | DQ <sub>8</sub> - DQ <sub>15</sub> | | | | | | | | L | L | D <sub>OUT</sub> /D <sub>IN</sub> | D <sub>OUT</sub> /D <sub>IN</sub> | | | | | | Read/Write | L | Н | D <sub>OUT</sub> /D <sub>IN</sub> | HIGH-Z | | | | | | | Н | L | HIGH-Z | D <sub>OUT</sub> /D <sub>IN</sub> | | | | | Table 3. Command Definition for Flash Memory<sup>1</sup> | COMMAND | BUS CYCLES | FIR | ST BUS CYCL | E | SECON | ID BUS CYCLI | E | NOTES | |---------------------------------------|------------|------------------------|----------------------|-------------------|------------------------|----------------------|-------------------|-------| | COMMAND | REQUIRED | OPERATION <sup>2</sup> | ADDRESS <sup>3</sup> | DATA <sup>3</sup> | OPERATION <sup>2</sup> | ADDRESS <sup>3</sup> | DATA <sup>3</sup> | NOTES | | Read Array/Reset | 1 | Write | XA | FFH | | | | | | Read Identifier Codes | ≥2 | Write | XA | 90H | Read | IA | ID | 4 | | Read Status Register | 2 | Write | XA | 70H | Read | XA | SRD | | | Clear Status Register | 1 | Write | XA | 50H | | | | | | Block Erase | 2 | Write | ВА | 20H | Write | ВА | D0H | 5 | | Full Chip Erase | 2 | Write | XA | 30H | Write | XA | D0H | | | Word Write | 2 | Write | WA | 40H or 10H | Write | WA | WD | 5 | | Block Erase and Word<br>Write Suspend | 1 | Write | XA | ВОН | | | | 5 | | Block Erase and<br>Write Resume | 1 | Write | XA | D0H | | | | 5 | | Set Block Lock-Bits | 2 | Write | ВА | 60H | Write | BA | 01H | 6 | | Clear Block Lock-Bits | 2 | Write | XA | 60H | Write | XA | D0H | 6, 7 | | Set Permanent Lock-Bits | 2 | Write | XA | 60H | Write | XA | F1H | | #### NOTES: - Commands other than those shown in table are reserved by SHARP for future device implementations and should not be used. - 2. BUS operations are defined in Table 2. - 3. XA = Any valid address within the device; - IA = Identifier code address; - BA = Address within the block being erased; - WA = Address of memory location to be written; - SRD = Data read from status register; - WD = Data to be written at location WA. Data is latched on the - rising edge of F-WE or F-CE (whichever goes HIGH first); - ID = Data read from identifier codes. - 4. See Table 4 for Identifier Codes. - 5. See Table 5 for Write Protection Alternatives. - 6. If the permanent lock-bit is set, Set Block Lock-Bit and Clear Block Lock-Bits commands cannot be done. - 7. The clear block lock-bits operation simultaneously clears all block lock-bits. **Table 4. Identifier Codes** | CC | DDES | ADDRESS (A <sub>0</sub> - A <sub>19</sub> ) | DATA $(DQ_0 - DQ_7)^1$ | NOTES | |------------------|--------------------|---------------------------------------------|------------------------|-------| | Manufacture Code | ) | 00000H | В0Н | | | Device Code | | 00001H | E9H | | | Block Lock | Block is Unlocked | BA + 2 | $DQ_0 = 0$ | 2 | | Configuration | Block is Locked | BA + 2 | DQ <sub>0</sub> = 1 | 2 | | Permanent Lock | Device is Unlocked | 00003H | $DQ_0 = 0$ | | | Configuration | Device is Locked | 00003H | DQ <sub>0</sub> = 1 | | #### NOTES: - 1. $DQ_8$ $DQ_{15}$ outputs 00H in word mode. $DQ_1$ $DQ_7$ are reserved for future use. - 2. BA selects the specific block lock configuration code to be read. See Figure 3 for the device identifier code memory map. **Table 5. Write Protection Alternatives** | OPERATION | F-V <sub>CCW</sub> | F-RP | PERMANENT<br>LOCK-BIT | BLOCK<br>LOCK-BIT | F-WP | EFFECT | |---------------------------|----------------------|-----------------|-----------------------|-------------------|-----------------|----------------------------------------------------------------------------------| | | ≤ V <sub>CCWLK</sub> | Χ | Х | Х | Χ | All blocks locked | | | | $V_{IL}$ | Х | Х | Χ | All blocks locked | | Block Erase or | | | | 0 | $V_{IL}$ | Two boot blocks locked | | Word Write | > V <sub>CCWLK</sub> | $V_{IH}$ | X | 0 | V <sub>IH</sub> | Block Erase and Word Write enabled | | | | ۷IH | ^ | 1 | $V_{IL}$ | Block Erase and Word Write disabled | | | | | | - | $V_{IH}$ | Block Erase and Word Write disabled | | | $\leq V_{CCWLK}$ | Χ | Х | Х | Χ | All blocks locked | | | | $V_{IL}$ | X | Х | Χ | All blocks locked | | Full Chip Erase | > V <sub>CCWLK</sub> | V | × | X | $V_{IL}$ | All unlocked blocks are erased. Two boot blocks and locked blocks are not erased | | | | V <sub>IH</sub> | ^ | ^ | V <sub>IH</sub> | All unlocked blocks are erased. Locked blocks are not erased | | | ≤ V <sub>CCWLK</sub> | Χ | Х | Х | Χ | Set block lock-bit disabled | | Set Block | | $V_{IL}$ | Х | Х | Χ | Set block lock-bit disabled | | Lock-Bit | > V <sub>CCWLK</sub> | V | 0 | Х | Χ | Set block lock-bit enabled | | | | $V_{IH}$ | 1 | Х | Χ | Set block lock-bit disabled | | | ≤ V <sub>CCWLK</sub> | Х | Х | Х | Х | Clear block lock-bits disabled | | Clear Block | | V <sub>IL</sub> | Х | Х | Χ | Clear block lock-bits disabled | | Lock-Bit | > V <sub>CCWLK</sub> | V | 0 | Х | Χ | Clear block lock-bits enabled | | | | $V_{IH}$ | 1 | Х | Х | Clear block lock-bits disabled | | | ≤ V <sub>CCWLK</sub> | Χ | Х | Х | Х | Set permanent lock-bit disabled | | Set Permanent<br>Lock-Bit | | $V_{IL}$ | Х | Х | Χ | Set permanent lock-bit disabled | | | > V <sub>CCWLK</sub> | V <sub>IH</sub> | Х | Х | Χ | Set permanent lock-bit enabled | ### **Table 6. Status Register Definition** | WSMS | BESS | ECBLBS | WBWSLBS | vccws | WBWSS | DPS | R | |------|------|--------|---------|-------|-------|-----|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | SR.7 = Write State Machine Status (WSMS) 1 = Ready 0 = Busy SR.6 = Erase Suspend Status (BESS) 1 = Block Erase Suspended 0 = Block Erase in Progress/Completed SR.5 = Erase and Clear Block Lock-Bits Status (ECBLBS) 1 = Frror in Block Frase Bank 1 = Error in Block Erase, Bank Erase or Clear Block Lock-Bits 0 = Successful Block Erase, Bank Erase or Clear Block Lock-Bits SR.4 = Word/Byte Write and Set Lock-Bit Status (WBWSLBS) 1 = Error in Word/Byte Write or Set Block/Permanent Lock-Bit 0 = Successful Word/Byte Write or Set Block/Permanent Lock-Bit $SR.3 = V_{CCW} Status (VCCWS)$ 1 = V<sub>CCW</sub> LOW Detect, Operation Abort $0 = V_{CCW} Okay$ SR.2 = Word/Byte Write Suspend Status (WBWSS) 1 = Word/Byte Write Suspended 0 = Word/Byte Write in Progress/Completed SR.1 = Device Protect Status (DPS) 1 = Block Lock-Bits, Permanent Lock-Bits and/or F-WP Lock Detected, Operation Abort 0 = Unlock SR.0 = Reserved for future enhancements (R) #### NOTES: - Check SR.7 to determine block erase, bank erase, word/byte write or lock-bit configuration completion. SR.6 - SR.0 are invalid while SR.7 = 0. - If both SR.5 and SR.4 are '1's after a block erase, bank erase or lock-bit configuration attempt, an improper command sequence was entered. - SR.3 does not provide a continuous indication of F-V<sub>CCW</sub> level. The WSM interrogates and indicates the F-V<sub>CCW</sub> level only after block erase, bank erase, word/byte write or lock-bit configuration command sequences. SR.3 is not guaranteed to report accurate feedback only when F-V<sub>CCW</sub> ≠ F-V<sub>CCWH</sub>. - 4. SR.1 does not provide a continuous indication of permanent and block lock-bit and F-WP values. The WSM interrogates the permanent lock-bit, block lock-bit and F-WP only after block erase, bank erase, word/byte write or lock-bit configuration command sequences. It informs the system, depending on the attempted operation, if the block lock-bit is set, permanent lock-bit is set and/or F-WP is V<sub>IL</sub>. Reading the block lock and permanent lock configuration codes after writing the Read Identifier codes command indicates permanent and block lock-bit status.. - SR.0 is reserved for future use and should be masked out when polling the status register. #### **MEMORY MAP** Figure 3. Memory Map for Flash Memory #### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | RATINGS | UNIT | NOTES | |----------------------------|--------------------|------------------------------|------|---------| | Supply voltage | V <sub>CC</sub> | -0.2 to +4.6 | V | 1 | | Input voltage | V <sub>IN</sub> | -0.2 to V <sub>CC</sub> +0.3 | V | 1, 2, 3 | | Operating temperature | T <sub>OPR</sub> | -25 to +85 | °C | | | Storage temperature | T <sub>STG</sub> | -65 to +125 | °C | | | F-V <sub>CCW</sub> voltage | F-V <sub>CCW</sub> | -0.5 to +4.6 | V | 1, 3 | #### NOTES: - 1. The maximum applicable voltage on any pins with respect to GND. - 2. Except F-V<sub>CC</sub>, F-V<sub>CCW</sub>. - 3. -2.0 V undershoot is allowed when the pulse width is less than 20 ns. ## RECOMMENDED DC OPERATING CONDITIONS $$T_A = -25^{\circ}C$$ to $+85^{\circ}C$ | PARAMETER | SYMBOL | MIN. TYP. MA | | MAX. | UNIT | NOTES | |----------------|-----------------|--------------|-----|-----------------------|------|-------| | Supply voltage | V <sub>CC</sub> | 2.7 | 3.0 | 3.6 | V | | | Input voltage | V <sub>IH</sub> | 2.2 | | V <sub>CC</sub> + 0.2 | V | 1 | | Input voltage | V <sub>IL</sub> | -0.3 | | 0.6 | V | 2 | #### NOTES: - 1. $V_{CC}$ is the lower one of S- $V_{CC}$ and F- $V_{CC}$ . 2. -2.0 V undershoot is allowed when the pulse width is less than 20 ns. #### PIN CAPACITANCE $T_A = 25$ °C, f = 1 MHz | PARAMETER | SYMBOL | CONDITION | MIN. | TYP. | MAX. | UNIT | |--------------------|------------------|------------------------|------|------|------|------| | Input capacitance* | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | | | 20 | pF | | I/O capacitance* | C <sub>I/O</sub> | V <sub>I/O</sub> = 0 V | | | 22 | pF | NOTE: \*Sampled by not 100% tested. ## DC CHARACTERISTICS $T_A$ = -25°C to + 85°C, $V_{CC}$ = 2.7 V to 3.6 V | | PARAMETER | SYMBOL | CONDITION | MIN. | TYP. <sup>1</sup> | MAX. | UNIT | NOTES | |----------------------|---------------------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|-----------------------|------|-------| | Input lea | kage current | ILI | V <sub>IN</sub> = V <sub>CC</sub> or GND | -1.5 | | +1.5 | μΑ | | | Output le | eakage current | $I_{LO}$ | $V_{OUT} = V_{CC}$ or GND | -1.5 | | +1.5 | μΑ | | | | Standby Current | I <sub>CCS</sub> | $F-\overline{CE} = F-\overline{RP} = F-V_{CC} \pm 0.2 \text{ V}$<br>$F-\overline{WP} = F-V_{CC} \pm 0.2 \text{ V}$<br>or $F-GND \pm 0.2 \text{ V}$ | | 2 | 15 | μΑ | 2 | | | | | $F-\overline{CE} = F-\overline{RP} = V_{IH}, F-\overline{WP} = V_{IH} \text{ or } V_{IL}$ | | 0.2 | 2 | mA | | | | Auto Power-Save Current | I <sub>CCAS</sub> | F-CE = GND ± 0.2 V | | 2 | 15 | μΑ | 2, 3 | | | Reset/Power-Down Current | I <sub>CCD</sub> | $F-\overline{RP} = F-GND \pm 0.2 \text{ V},$<br>$I_{OUT} (F-RY/\overline{BY}) = 0 \text{ mA}$ | | 2 | 15 | μΑ | 2 | | F-V <sub>CC</sub> | Read Current | I <sub>CCR</sub> | CMOS input, $F-\overline{CE} = F-GND$ ,<br>$f = 5 \text{ MHz}$ , $I_{OUT} = 0 \text{ mA}$ | | 15 | 25 | mA | 2 | | | ricad Guirent | ICCH | TTL input, $F - \overline{CE} = F - GND$ ,<br>$f = 5 \text{ MHz}$ , $I_{OUT} = 0 \text{ mA}$ | | | 30 | mA | 2 | | | Word Write or Set Lock-Bit Current | I <sub>CCW</sub> | F-V <sub>CCW</sub> = V <sub>CCWH</sub> | | 5 | 17 | mA | | | | Block Erase, Full Chip Erase or<br>Clear Block Lock-Blts Current | I <sub>CCE</sub> | F-V <sub>CCW</sub> = V <sub>CCWH</sub> | | 4 | 17 | mA | | | | Word Write Block Erase<br>Suspend Current | I <sub>CCWS</sub> | F-CE = V <sub>IH</sub> | | 1 | 6 | mA | | | | Standby or Read Current | I <sub>ccws</sub> | F-V <sub>PP</sub> ≤ F-V <sub>CC</sub> | | ±2 | ±15 | μΑ | 2 | | | Standby of Head Current | I <sub>CCWR</sub> | F-V <sub>PP</sub> > F-V <sub>CC</sub> | | 10 | 200 | μΑ | | | | Auto Power-Save Current | I <sub>CCWAS</sub> | $F-\overline{CE} = GND \pm 0.2 V$ | | 0.1 | 5 | μΑ | 2, 3 | | | Reset/Power-Down Current | I <sub>CCWD</sub> | $F-\overline{RP} = F-GND \pm 0.2 V$ | | 0.1 | 5 | μΑ | 2 | | F-V <sub>CCW</sub> | Word Write or Set Lock-Bit Current | I <sub>CCWW</sub> | F-V <sub>CCW</sub> = V <sub>CCWH</sub> | | 12 | 40 | mA | | | | Block Erase, Full Chip Erase or<br>Clear Block Lock-Bits Current | I <sub>CCWE</sub> | F-V <sub>CCW</sub> = V <sub>CCWH</sub> | | 8 | 25 | mA | | | | Word Write or Block Erase<br>Suspend Current | I <sub>CCWWS</sub><br>I <sub>CCWES</sub> | F-V <sub>CCW</sub> = V <sub>CCWH</sub> | | 10 | 200 | μA | | | | Standby Current | I <sub>SB</sub> | $S-\overline{CE}_1$ , $S-CE_2 \ge S-V_{CC} - 0.2 V$<br>or $S-CE_2 \le 0.2 V$ | | | 15 | μΑ | | | | | I <sub>SB1</sub> | $S-\overline{CE}_1 = V_{IH}$ or $S-CE_2 = V_{IL}$ | | | 3 | mA | | | s-v <sub>cc</sub> | | I <sub>CC1</sub> | $S-\overline{CE}_1 = V_{IL}$ , $S-CE_2 = V_{IH}$ , $V_{IN} = V_{IL}$ or $V_{IH}$ , $t_{CYCLE} = MIN.$ , $t_{I/O} = 0$ mA | | | 45 | mA | | | | Operation Current | I <sub>CC2</sub> | $S-\overline{CE}_1 = 0.2 \text{ V}, S-CE_2 = S-V_{CC} - 0.2 \text{ V}, V_{IN} = S-V_{CC} - 0.2 \text{ V}, \text{ or } 0.2 \text{ V} $<br>$t_{CYCLE} = 1 \mu \text{s}, t_{I/O} = 0 \text{ mA}$ | | | 8 | mA | | | Input LO | W Voltage | V <sub>IL</sub> | | -0.3 | | 0.6 | V | | | Input HIC | GH Voltage | V <sub>IH</sub> | | 2.2 | | V <sub>CC</sub> + 0.2 | V | | | Output L | OW Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 0.5 mA | | | 0.4 | V | 4 | | Output H | Output HIGH Voltage (CMOS) | | I <sub>OH</sub> = -0.5 mA | 2.2 | | | V | 4 | | F-V <sub>CCW</sub> | Lockout during Normal Operations | V <sub>CCWLK</sub> | | | | 1.5 | V | 5 | | | during Block Erase, Bank Erase, Word<br>Lock-Bit Configuration Operations | V <sub>CCWH</sub> | | 2.7 | | 3.6 | V | | | F-V <sub>CC</sub> Lo | ockout Voltage | $V_{LKO}$ | | 2.0 | | | V | | - 1. Reference values at $V_{CC}$ = 3.0 V and $T_A$ = +25°C. 2. CMOS inputs are either $V_{CC}$ ± 0.2 V or GND ± 0.2 V. TTL inputs are either $V_{\text{IL}}$ or $V_{\text{IH}}.$ - 3. Automatic Power Savings (APS) feature is placed automatically power save mode that addresses not switching more than 300 ns while read mode. - 4. Includes F-RY/BY. - 5. Block erases and word writes are inhibited when F-V<sub>CCW</sub> $\leq$ V<sub>CCWLK</sub> and not guaranteed in the range between V<sub>CCWLK</sub> (MAX.) and $\rm V_{CCWH}$ (MIN.), and above $\rm V_{CCWH}$ (MAX.). ## FLASH MEMORY AC CHARACTERISTICS ## **AC Test Conditions** | PARAMETER | CONDITION | |-----------------------------------------|-------------------------------| | Input pulse level | 0 V to 2.7 V | | Input rise and fall time | 10 ns | | Input and Output timing reference level | 1.35 V | | Output load | 1TTL + C <sub>L</sub> (50 pF) | ## **Read Cycle** $T_A = -25^{\circ}C$ to $+85^{\circ}C$ , $V_{CC} = 2.7$ V to 3.6 V | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | |-----------------------------------------------------------------------|-------------------|------|------|------| | Read Cycle Time | t <sub>AVAV</sub> | 90 | | ns | | Address to Output Delay | t <sub>AVQV</sub> | | 90 | ns | | F-CE to Output Delay* | t <sub>ELQV</sub> | | 90 | ns | | F-RP HIGH to Output Delay | t <sub>PHQV</sub> | | 600 | ns | | F-OE to Output Delay* | t <sub>GLQV</sub> | | 40 | ns | | F-CE to Output in LOW Z | t <sub>ELQX</sub> | 0 | | ns | | F-CE HIGH to Output in HIGH-Z | t <sub>EHQZ</sub> | | 40 | ns | | F-OE to Output in LOW Z | t <sub>GLQX</sub> | 0 | | ns | | F-OE HIGH to Output in HIGH-Z | t <sub>GHQZ</sub> | | 15 | ns | | Output Hold from Address, F-CE or F-OE change, whichever occurs first | t <sub>ОН</sub> | 0 | | ns | **NOTE:** \*F- $\overline{OE}$ may be delayed up to $t_{ELQV}$ - $t_{GLQV}$ after the falling edge of F- $\overline{OE}$ without impact on $t_{ELQV}$ . ## Write Cycle (F- $\overline{WE}$ Controlled)<sup>1</sup> T<sub>A</sub> = -25°C to +85°C, V<sub>CC</sub> = 2.7 V to 3.6 V | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | NOTES | |--------------------------------------------------------|-------------------|------|------|------|-------| | Write Cycle Time | t <sub>AVAV</sub> | 90 | | ns | | | F-RP HIGH Recovery to F-WE going to LOW | t <sub>PHWL</sub> | 1 | | μs | | | F-CE Setup to F-WE going LOW | t <sub>ELWL</sub> | 10 | | ns | | | F-WE Pulse Width | t <sub>WLWH</sub> | 50 | | ns | | | F-WP V <sub>IH</sub> Setup to F-WE going HIGH | t <sub>SHWH</sub> | 100 | | ns | | | F-V <sub>CCW</sub> Setup to F-WE going HIGH | t <sub>VPWH</sub> | 100 | | ns | | | Address Setup to F-WE going HIGH | t <sub>AVWH</sub> | 50 | | ns | | | Data Setup to F-WE going HIGH | t <sub>DVWH</sub> | 50 | | ns | 2 | | Data Hold from F-WE HIGH | t <sub>WHDX</sub> | 0 | | ns | 2 | | Address Hold from F-WE HIGH | t <sub>WHAX</sub> | 0 | | ns | | | F-CE Hold from F-WE HIGH | t <sub>WHEH</sub> | 10 | | ns | | | F-WE Pulse Width HIGH | t <sub>WHWL</sub> | 30 | | ns | | | F-WE HIGH to F-RY/BY going LOW | t <sub>WHRL</sub> | | 100 | ns | | | Write Recovery before Read | t <sub>WHGL</sub> | 0 | | ns | | | F-V <sub>CCW</sub> Hold from Valid SRD, F-RY/BY HIGH Z | t <sub>QVVL</sub> | 0 | | ns | | | F-WP V <sub>IH</sub> Hold from Valid SRD, F-RY/BY HIGH | t <sub>QVSL</sub> | 0 | | ns | | #### NOTES: <sup>1.</sup> Read timing characteristics during block erase and word write operations are the same as during read-only operations. Refer to AC Characteristics for Read Cycle. <sup>2.</sup> Refer to the 'Flash Memory Command Definition' section for valid $A_{IN}$ and $D_{IN}$ for block erase or word write. ## Write Cycle (F-CE Controlled)<sup>1</sup> $T_A = -25^{\circ}C \text{ to } +85^{\circ}C, V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | NOTES | |--------------------------------------------------------|-------------------|------|------|------|-------| | Write Cycle Time | t <sub>AVAV</sub> | 90 | | ns | | | F-RP HIGH Recovery to F-CE going to LOW | t <sub>PHEL</sub> | 1 | | μs | | | F-WE Setup to F-CE going LOW | t <sub>WLEL</sub> | 0 | | ns | | | F-CE Pulse Width | t <sub>ELEH</sub> | 60 | | ns | | | F-WP V <sub>IH</sub> Setup to F-CE going HIGH | t <sub>SHEH</sub> | 100 | | ns | | | F-V <sub>CCW</sub> Setup to F-CE going HIGH | t <sub>VPEH</sub> | 100 | | ns | | | Address Setup to F-CE going HIGH | t <sub>AVEH</sub> | 50 | | ns | | | Data Setup to F-CE going HIGH | t <sub>DVEH</sub> | 50 | | ns | 2 | | Data Hold from F-CE HIGH | t <sub>EHDX</sub> | 0 | | ns | 2 | | Address Hold from F-CE HIGH | t <sub>EHAX</sub> | 0 | | ns | | | F-WE Hold from F-CE HIGH | t <sub>EHWH</sub> | 0 | | ns | | | F-CE Pulse Width HIGH | t <sub>EHEL</sub> | 20 | | ns | | | F-CE HIGH to F-RY/BY going LOW | t <sub>EHRL</sub> | | 100 | ns | | | Write Recovery before Read | t <sub>EHGL</sub> | 0 | | ns | | | F-V <sub>CCW</sub> Hold from Valid SRD, F-RY/BY HIGH Z | t <sub>QVVL</sub> | 0 | | ns | | | F-WP V <sub>IH</sub> Hold from Valid SRD, F-RY/BY HIGH | t <sub>QVSL</sub> | 0 | | ns | | #### NOTES: - In system where F-\overline{CE} defines the pulse width (within a F-\overline{WE} timing waveform), all setup, hold, and inactive F-\overline{WE} times should be measured relative to the F-\overline{CE} waveform. - 2. Refer to the 'Flash Memory Command Definition' section for valid $A_{\text{IN}}$ and $D_{\text{IN}}$ for block erase or word write. ### **Block Erase and Word Write Performance** $T_A = -25$ °C to +85°C, $V_{CC} = 2.7$ V to 3.6 V | SYMBOL | PARAMETER | | = 2.7 V to | 3.6 V | UNIT | NOTES | |------------------------------------------|-----------------------------------------|------------------------------------------|------------|--------|-------|-------| | STWIDOL | FANAWLILI | MIN. TYP. <sup>1</sup> MAX. <sup>2</sup> | | Olviii | NOTES | | | | Word Write Time 32K-word Block | | 33 | 200 | μs | 3 | | t <sub>WHQV1</sub> | Word Write Time 4K-word Block | | 36 | 200 | μs | 3 | | t <sub>EHQV1</sub> | Block Write Time 32K-word Block | | 1.1 | 2.4 | S | 3 | | | Block Write Time 4K-word Block | | 0.15 | 0.3 | S | 3 | | t <sub>WHOV2</sub> | Block Erase Time 32K-word Block | | 1.2 | 6 | S | 3 | | t <sub>EHQV2</sub> | Block Erase Time 4K-word Bock | | 0.6 | 5 | s | 3 | | | Full Chip Erase Time | | 42 | 210 | s | 3 | | t <sub>WHQV3</sub><br>t <sub>EHQV3</sub> | Set Lock-Bit Time | | 27.6 | 200 | μs | 3 | | t <sub>WHQV4</sub><br>t <sub>EHQV4</sub> | Clear Block Lock-Bits Time | | 0.64 | 5 | S | 3 | | t <sub>WHRZ1</sub><br>t <sub>EHRZ1</sub> | Word Write Suspend Latency Time to Read | | 6.0 | 15 | μs | | | t <sub>WHRZ2</sub><br>t <sub>EHRZ2</sub> | Erase Suspend Latency Time to Read | | 16.0 | 30 | μs | | #### NOTES: - 1. Reference values at $T_A$ = +25°C and $V_{CC}$ = 3.0 V, $V_{PP}$ = 3.0 V. - 2. Sampled, but not 100% tested. - 3. Excludes system-level overhead. ## FLASH MEMORY AC CHARACTERISTICS TIMING DIAGRAMS Figure 4. Read Cycle Timing Diagram Figure 5. Write Cycle Timing Diagram (F-WE Controlled) Figure 6. Write Cycle Timing Diagram (F-CE Controlled) #### **RESET OPERATIONS** $T_A = -25$ °C to +85°C, $V_{CC} = 2.7$ V to 3.6 V | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | NOTES | |-----------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------|------|-------| | $\overline{\text{F-RP}}$ Pulse LOW Time (if $\overline{\text{F-RP}}$ is tied to $V_{CC}$ , this specification is not applicable). | t <sub>PLPH</sub> | 100 | | ns | | | F-RP LOW to Reset during Block Erase or Word Write | t <sub>PLRZ</sub> | | 20 | μs | 1, 2 | | F-V <sub>CC</sub> 2.7 V to F-RP HIGH | t <sub>VPH</sub> | 100 | | ns | 3 | #### NOTES: - If F-RP is asserted while a block erase or word write operation is not executing, the reset will complete with 100 ns. - 2. A reset time $t_{PHQV}$ is required from F-RY/ $\overline{BY}$ going HIGH Z, or F- $\overline{RP}$ going HIGH until outputs are valid. - When the device power-up, holding F-RP LOW minimum 100 ns is required after V<sub>CC</sub> has been in predefined range and also has been stable there. Figure 7. AC Waveform for Reset Operation ## SRAM AC ELECTRICAL CHARACTERISTICS AC Test Conditions | PARAMETER | CONDITION | |-----------------------------------------|-------------------------------| | Input pulse level | 0.6 V to 2.2 V | | Input rise and fall time | 5 ns | | Input and Output timing reference level | 1.5 V | | Output load* | 1TTL + C <sub>L</sub> (30 pF) | NOTE: \*Including scope and jig capacitance. ## **Read Cycle** $T_A = -25^{\circ}C$ to +85°C, $V_{CC} = 2.7$ V to 3.6 V | PARAMETER | | SYMBOL | MIN. | MAX. | UNIT | |-----------------------------------------------------------------------|---------------------------------|-------------------|------|------|------| | Read Cycle Time | | t <sub>RC</sub> | 85 | | ns | | Address Access Time | | t <sub>AA</sub> | | 85 | ns | | Chip Enable Access Time | S-CE <sub>1</sub> | t <sub>ACE1</sub> | | 85 | ns | | Chip Enable Access Time | S-CE <sub>2</sub> | t <sub>ACE2</sub> | | 85 | ns | | Output Enable to Output Valid | | t <sub>OE</sub> | | 45 | ns | | Output hold from address change | Output hold from address change | | 10 | | ns | | 0 <del>0 0 0 0 0 0 0 0 0 0</del> | S-CE <sub>1</sub> | t <sub>LZ1</sub> | 10 | | ns | | S- $\overline{\text{CE}}_1$ , S-CE <sub>2</sub> LOW to Output Active* | S-CE <sub>2</sub> | t <sub>LZ2</sub> | 10 | | ns | | S-OE LOW to Output Active* | | t <sub>OLZ</sub> | 5 | | ns | | S-UB or S-LB LOW to Output in HIGH Impedance | e* | t <sub>BLZ</sub> | 5 | | ns | | S-CE <sub>1</sub> , S-CE <sub>2</sub> HIGH to Output in | S-CE <sub>1</sub> | t <sub>HZ1</sub> | 0 | 25 | ns | | HIGH Impedance* | S-CE <sub>2</sub> | H <sub>HZ2</sub> | 0 | 25 | ns | | S-OE HIGH to Output in HIGH Impedance* | | t <sub>OHZ</sub> | 0 | 25 | ns | | S-UB or S-LB HIGH to Output Active* | | t <sub>BHZ</sub> | 0 | 25 | ns | NOTE: \*Active output to HIGH impedance and HIGH impedance to output active tests specified for a ±200 mV transition from steady state levels into the test load. ## **Write Cycle** $T_A = -25$ °C to +85°C, $V_{CC} = 2.7$ V to 3.6 V | PARAMETER | SYMBOL | MIN. | MAX. | UNIT | |---------------------------------------|-----------------|------|------|------| | Write Cycle Time | t <sub>WC</sub> | 85 | | ns | | Chip Enable to End of Write | t <sub>CW</sub> | 70 | | ns | | Address Valid to End of Write | t <sub>AW</sub> | 70 | | ns | | Address Setup Time | t <sub>AS</sub> | 0 | | ns | | Write Pulse Width | t <sub>WP</sub> | 60 | | ns | | Write Recovery Time | t <sub>WR</sub> | 0 | | ns | | Input Data Setup Time | t <sub>DW</sub> | 35 | | ns | | Input Data Hold Time | t <sub>DH</sub> | 0 | | ns | | S-WE HIGH to Output Active* | t <sub>OW</sub> | 5 | | ns | | S-WE LOW to Output in HIGH Impedance* | t <sub>WZ</sub> | 0 | 25 | ns | NOTE: \*Active output to HIGH impedance and HIGH impedance to output active tests specified for a ±200 mV transition from steady state levels into the test load. ## **SRAM AC CHARACTERISTICS TIMING DIAGRAMS** Figure 8. Read Cycle Timing Diagram 1331-9 #### NOTES: - 1. A write occurs during the overlap of a LOW S-\overline{CE}\_1, a HIGH S-CE\_2 and a LOW S-\overline{WE}, A write begins at the latest transition among S-\overline{CE}\_1 going LOW, S-CE\_2 going HIGH and S-\overline{WE} going LOW. A write ends at the earliest transition among S-\overline{CE}\_1 going HIGH, S-CE\_2 going LOW and S-\overline{WE} going HIGH. t<sub>WP</sub> is measured from the beginning of write to the end of write. - t<sub>CW</sub> is measured from the later of S-CE<sub>1</sub> going LOW or S-CE<sub>2</sub> going HIGH to the end of write. - 3. $t_{BW}$ is measured from the time of going LOW S- $\overline{\text{UB}}$ or LOW S- $\overline{\text{LB}}$ to the end of write. - 4. t<sub>AS</sub> is measured from the address valid to the beginning of write. - 5. t<sub>WR</sub> is measured from the end of write to the address change. t<sub>WR</sub> applied in case a write ends as S-CE<sub>1</sub> going HIGH, S-CE<sub>2</sub> going LOW or S-WE going HIGH. - During this period, DQ pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied. - If S-CE<sub>1</sub> goes LOW or S-CE<sub>2</sub> goes HIGH simultaneously with S-WE going LOW or after S-WE going LOW, the outputs remain in HIGH impedance state. - If S-CE<sub>1</sub> goes HIGH or S-CE<sub>2</sub> goes LOW simultaneously with S-WE going HIGH or S-WE going HIGH, the outputs remain in HIGH impedance state. Figure 9. Write Cycle Timing Diagram (S-WE Controlled) - 1. A write occurs during the overlap of a LOW S-CE<sub>1</sub>, a HIGH S-CE<sub>2</sub> and a LOW S-WE, A write begins at the latest transition among S-CE<sub>1</sub> going LOW, S-CE<sub>2</sub> going HIGH and S-WE going LOW. A write ends at the earliest transition among S-CE<sub>1</sub> going HIGH, S-CE<sub>2</sub> going LOW and S-WE going HIGH. t<sub>WP</sub> is measured from the beginning of write to the end of write. - 2. $t_{CW}$ is measured from the later of S- $\overline{CE}_1$ going LOW or S- $CE_2$ going HIGH to the end of write. - 3. $t_{BW}$ is measured from the time of going LOW S- $\overline{\text{UB}}$ or LOW S- $\overline{\text{LB}}$ to the end of write. - 4. t<sub>AS</sub> is measured from the address valid to the beginning of write. - 5. $t_{WR}$ is measured from the end of write to the address change. $t_{WR}$ applied in case a write ends as S- $\overline{CE}_1$ going HIGH, S- $CE_2$ going LOW or S- $\overline{WE}$ going HIGH. - 6. During this period, DQ pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied. 1331-10 Figure 10. Write Cycle Timing Diagram (S-CE Controlled) 1331-11 #### NOTES: - 1. A write occurs during the overlap of a LOW S-\overline{CE}\_1, a HIGH S-CE\_2 and a LOW S-\overline{WE}, A write begins at the latest transition among S-\overline{CE}\_1 going LOW, S-CE\_2 going HIGH and S-\overline{WE} going LOW. A write ends at the earliest transition among S-\overline{CE}\_1 going HIGH, S-CE\_2 going LOW and S-\overline{WE} going HIGH. t<sub>WP</sub> is measured from the beginning of write to the end of write. - 2. t<sub>CW</sub> is measured from the later of S- $\overline{\text{CE}}_1$ going LOW or S-CE<sub>2</sub> going HIGH to the end of write. - 3. $t_{BW}$ is measured from the time of going LOW S- $\overline{\text{UB}}$ or LOW S- $\overline{\text{LB}}$ to the end of write. - 4. $t_{\rm AS}$ is measured from the address valid to the beginning of write. - 5. t<sub>WR</sub> is measured from the end of write to the address change. t<sub>WR</sub> applied in case a write ends as S-CE<sub>1</sub> going HIGH, S-CE<sub>2</sub> going LOW or S-WE going HIGH. Figure 11. Write Cycle Timing Diagram (S-UB, S-LB Control) #### SRAM DATA RETENTION CHARACTERISTICS $T_A = -25^{\circ}C \text{ to } +85^{\circ}C$ | PARAMETER | SYMBOL | CONDITIONS | MIN. | TYP. <sup>1</sup> | MAX. | UNIT | NOTES | |-------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|------|------|-------| | Data Retention Supply Voltage | V <sub>CCDR</sub> | $S-CE_2 \le 0.2 \text{ V or}$<br>$S-\overline{CE}_1 \ge V_{CCDR} - 0.2 \text{ V}$ | 1 | | 3.6 | V | 2 | | Data Retention Supply Current | I <sub>CCDR</sub> | $V_{CCDR} = 1.2 \text{ V}, \text{ S-CE}_2 \le 0.2 \text{ V} \text{ or }$<br>$S \overline{\text{CE}}_1 \ge V_{CCDR} - 0.2 \text{ V}$ | | | 5 | μΑ | 2 | | Chip Enable Setup Time | t <sub>CDR</sub> | | 0 | | | ns | | | Chip Enable Hold Time | t <sub>R</sub> | | t <sub>RC</sub> | | | ms | | #### NOTES: - 1. Reference value at $T_A = 25^{\circ}C$ , $S-V_{CC} = 3.0 \text{ V}$ . 2. $S-\overline{CE}_1 \ge V_{CC}$ 0.2 V, $S-CE_2 \ge V_{CC}$ 0.2 V ( $S-\overline{CE}_1$ controlled) or $S-CE_2 \le 0.2 \text{ V}$ ( $S-CE_2$ controlled). Figure 12. Data Retention Timing Diagram (S-CE<sub>1</sub> Controlled) Figure 13. Data Retention Timing Diagram (S-CE<sub>2</sub> Controlled) ## **GENERAL DESIGN GUIDELINES** ### **Supply Power** Maximum difference (between F-V $_{CC}$ and S-V $_{CC}$ ) of the voltage is less than 0.3 V. ## Power Supply and Chip Enable of Flash Memory and SRAM $S-\overline{CE}_1$ should not be LOW and $S-CE_2$ should not be HIGH when $F-\overline{CE}$ is LOW simultaneously. If the two memories are active together, they may not operate normally because of interference noises or data collision on DQ bus. Both F-V<sub>CC</sub> and S-V<sub>CC</sub> need to be applied by the recommended supply voltage at the same time except SRAM data retention mode. ### **Power Up Sequence** When turning on Flash memory power supply, keep F-RP LOW. After F-V<sub>CC</sub> reaches over 2.7 V, keep F-RP LOW for more than 100 ns. #### **Device Decoupling** The power supply needs to be designed carefully because one of the SRAM and the Flash Memory is in standby mode when the other is active. A careful decoupling of power supplies is necessary between SRAM and Flash Memory. Note peak current caused by transition of control signals (F-CE, S-CE<sub>1</sub>, S-CE<sub>2</sub>). #### FLASH MEMORY DATA PROTECTION Noises having a level exceeding the limit specified in the specification may be generated under specific operating conditions on some systems. Such noises, when induced onto F-WE signal or power supply may be interpreted as false commands, causing undesired memory updating. To protect the data store in the flash memory against unwanted overwriting, systems operating with the flash memory should have the following write protect designs, as appropriate: ## **Protecting Data in Specific Block** By setting a F-WP to LOW, only the boot block can be protected against overwriting. Parameter and main blocks with F-WP cannot be locked. System program, etc., can be locked by storing them in the book block. For further information on setting/resetting of block bit, and controlling of F-WP and F-RP, refer to the specification, see the Command Definitions section. ### Data Protection Through F-V<sub>CCW</sub> When the level of F-V<sub>CCW</sub> is lower than F-V<sub>CCWK</sub> (lockout voltage), write operation on the flash memory is disabled. All blocks are locked and the data in the blocks are completely write protected. For the lockout voltage refer to the 'DC Characteristics' section. ## Data Protection During Voltage Transition DATA PROTECTION THROUGH F-RP When the F-RP is kept LOW during power up and power down sequence, write operation on the flash memory is disabled, write protecting all blocks. For details of F-RP control refer to the 'Flash Memory AC Electrical Characteristics' section. #### **DESIGN CONSIDERATIONS** ## **Power Supply Decoupling** To avoid a bad effect on the system by flash memory power switching characteristics, each device should have a 0.1 $\mu\text{F}$ ceramic capacitor connected between its $V_{CC}$ and GND and between its $V_{CCW}$ and GND. LOW inductance capacitors should be placed as close as possible to package leads. ## V<sub>CCW</sub> Trace on Printed Circuit Boards Updating the memory contents of flash memories that reside in the target system requires that the printed circuit board designer pay attention to the $V_{CCW}$ Power Supply trace. Use similar trace widths and layout considerations given to the $V_{CC}$ power bus. #### The Inhibition of Overwrite Operation Please do not execute reprogramming '0' for the bit which has already been programmed '0'. Overwrite operation may generate unerasable bit. In case of reprogramming '0' to the data which has been programmed '1'. - Program '0' for the bit in which you want to change data from '1' to '0'. - Program '1' for the bit which has already been programmed '0'. For example, changing data from '1011110110111101' to '1010110110111100' requires '1110111111111110' programming. #### **Power Supply** Block erase, full chip erase, word write and lock-bit configuration with an invalid $V_{CCW}$ (see 'DC Characteristics') produce spurious results and should not be attempted. Device operations at invalid $V_{CC}$ voltage product spurious results and should not be attempted. #### **OUTLINE DIMENSIONS** #### LIFE SUPPORT POLICY SHARP components should not be used in medical devices with life support functions or in safety equipment (or similiar applications where component failure would result in loss of life or physical harm) without the written approval of an officer of the SHARP Corporation. #### LIMITED WARRANTY SHARP warrants to its Customer that the Products will be free from defects in material and workmanship under normal use and service for a period of one year from the date of invoice. Customer's exclusive remedy for breach of this warranty is that SHARP will either (i) repair or replace, at its option, any Product which fails during the warranty period because of such defect (if Customer promptly reported the failure to SHARP in writing) or, (ii) if SHARP is unable to repair or replace, refund the purchase price of the Product upon its return to SHARP. This warranty does not apply to any Product which has been subjected to misuse, abnormal service or handling, or which has been altered or modified in design or construction, or which has been serviced or repaired by anyone other than Sharp. The warranties set forth herein are in lieu of, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will Sharp be liable, or in any way responsible, for any incidental or consequential economic or property damage. The above warranty is also extended to Customers of Sharp authorized distributors with the following exception: reports of failures of Products during the warranty period and return of Products that were purchased from an authorized distributor must be made through the distributor. In case Sharp is unable to repair or replace such Products, refunds will be issued to the distributor in the amount of distributor cost. SHARP reserves the right to make changes in specifications at any time and without notice. SHARP does not assume any responsibility for the use of any circuitry described; no circuit patent licenses are implied. #### **NORTH AMERICA** SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (360) 834-2500 Telex: 49608472 (SHARPCAM) Facsimile: (360) 834-8903 #### **EUROPE** SHARP Electronics (Europe) GmbH Microelectronics Division Sonninstraße 3 20097 Hamburg, Germany Phone: (49) 40 2376-2286 Facsimile: (49) 40 2376-2232 http://www.sharpmed.com ### <u>ASIA</u> SHARP Corporation Integrated Circuits Group 2613-1 Ichinomoto-Cho Tenri-City, Nara, 632, Japan Phone: +81-743-65-1321 Facsimile: +81-743-65-1532 http://www.sharp.co.jp http://www.sharpsma.com