

# Timing Interface Using the LXT380

**Application Note** 

January 2001

Order Number: 249129-001



Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Timing Interface Using the LXT380 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

Copyright © Intel Corporation, 2001

\*Third-party brands and names are the property of their respective owners.



| 1.0      | General Description |                                  |   |  |  |
|----------|---------------------|----------------------------------|---|--|--|
| 1.0      | 1.1                 | The LXT380 Monitoring Feature    | 5 |  |  |
|          | 1.2                 | Conclusion                       | ٥ |  |  |
| <b>-</b> |                     |                                  |   |  |  |
| Figures  |                     |                                  |   |  |  |
|          | 1                   | SDH Timing Interfaces G.783 SETS | 5 |  |  |
|          | 2                   | LXT380 Monitoring                | 6 |  |  |

**Application Note** 3



## 1.0 General Description

This application note shows how the LXT380 monitoring capabilities can be used to obtain a timing reference derived from any E1 signal.

As an example, a solution for a Sychronous Digital Hierarchy (SDH), G.783 T2 timing interface is presented. This interface is used in SDH multiplexing equipment including E1 tributaries.

ITU-T Recommendation G.783 defines the characteristics of SDH equipment functional blocks. This recommendation also defines the different timing functions. In a SDH multiplexer, several timing sources must be provided to a central Synchronous Equipment Timing Source (SETS). See Figure 1.

In equipment with E1 Plesiochronous Digital Hierarchy (PDH) tributaries, the T2 interface is a timing source (reference clock) derived from any of the incoming tributaries. In this Application Note we present a simple solution for generating the T2 interface using the LXT380.

Select A Squelch Select C T4

T2
T3
Select B SETG

Figure 1. SDH Timing Interfaces G.783 SETS

### 1.1 The LXT380 Monitoring Feature

The LXT380 is a 3.3V octal line interface unit targeted to E1 SDH applications. It offers seamless interface with Intel's SDH chipset (SXT6051, SXT6251 and SXT6282).

A typical SDH STM-0 multiplexer requires 21 channels for the E1 tributary inputs. As shown in Figure 2, by employing three LXT380s, the eighth channel in each LXT380 may used for non-intrusive monitoring of any of the tributary inputs/outputs.

Application Note 5



In software mode, the monitored channel is selected by writing a 4 bit code in the LXT380 monitoring register MON. In hardware mode, pins A0-A3 perform a similar function. The monitored input will go through the eight channel clock and data recovery. The recovered clock is therefore output at RCLK0. This clock can then be used as the T2 timing interface. The SETG block should include the Jitter Attenuation and filtering characteristics necessary to meet G.783 requirements.

#### 1.2 Conclusion

The LXT380 monitoring channel can simplify the design of timing interfaces in E1 mulit-channel applications. The example discussed in this Application Note applies to SDH multiplexers. However, many other applications can take advantage of this feature.

LOS7

RPOS7/RNEG7/RCLK7 Transceiver 7 TPOS7/TNEG7/TCLK7 RPOS6/RNEG6/RCLK6 **SETS** TPOS6/TNEG6/TCLK6 LOOP 6 → LOS5 RPOSS/RNEGS/RCLKS → LOS4 G.772 Protected Monitoring Point RPOS4/RNEG4/RCLK4 Squelch TPOS4/TNEG4/TCLK4 → LOS3 Squelch RPOS3/RNEG3/RCLK3 T0 ТЗ SETG LOOP 3 T2 → LOS2 RPOS2/RI TPOS2/TNEG2/TCLK2 RPOS1/RNEG1/RCLK1 TPOS1/TNEG1/TCLK1 Transceiver 0 MUX From Other

Figure 2. LXT380 Monitoring

6 Application Note