## **LXT380** #### Octal E1 Line Interface Unit #### **Datasheet** The LXT380 is an octal short haul Pulse Code Modulation (PCM) Line Interface Unit for ITU G.703 2.048 Mbit/sec. transmission systems. It incorporates eight independent receivers and eight independent transmitters in a single LQFP-144 or PBGA-160 package. The transmit drivers maintain low impedance output during marks and spaces. The drivers also provide constant pulse amplitudes independent of any supply voltage variations. The LXT380 may be configured for unbalanced $75\Omega$ or for balanced $120\Omega$ systems without external component changes and exceeds latest ETSI return loss recommendations. An on chip pulse shaping circuit generates accurate transmit pulses independent of the transmit clock duty cycle. The LXT380 features a differential data receiver architecture with high noise interference margin and uses peak detection and a variable threshold for reliable data recovery down to 500 mV or up to 12 dB of cable attenuation. The fully digital clock recovery PLL is referenced to a low frequency master clock of 2.048MHz. Each receiver incorporates an analog/digital Loss Of Signal (LOS) processor. The LXT380 features a "smart power" driver failure monitoring circuit in parallel to TTIP and TRING that reports secondary line shorts. In addition, the LXT380 can be configured as 7 channel transceiver for Synchronous Digital Hierarchy (SDH) tributary port cards with G.772 compliant non intrusive protected monitoring points. The fast power down mode of all transmitters allows the implementation of Hitless Protection Switching (HPS) application without the use of relays. ### **Product Features** - Octal E1 short haul transceiver per ITU G.703 - Single rail supply voltage of 3.3V with 5V I/O capability - Low power consumption of <100mW per channel (typ.) - $75\Omega/120\Omega$ TX operation without component changes - Hitless Protection Switching (HPS) - Driver short circuit current limiter (<50 mA RMS) - Transmit return loss exceeds ETSI ETS 300166 - Selectable transmit pulse shape PLL - Per channel clock recovery - Selectable HDB3 line encoder/decoder - On chip secondary driver short circuit monitoring circuit - Provides protected monitoring points per ITU G.772 - Analog/digital and remote loopback testing function - LOS per ITU G.775 and ETS 300 233 (selectable) - 8 bit parallel or 4 wire serial control interface - JTAG Boundary Scan test port per IEEE 1149.4 - Small footprint 144 Pin LQFP & 160 Pin PBGA Packages Order Number: 248995-001 January 2001 Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The LXT380 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 2001 \*Third-party brands and names are the property of their respective owners. | 1.0 | Pin A | Assignments and Signal Descriptions | 9 | |-----|-------|-------------------------------------------|----| | 2.0 | Fund | ctional Description | 21 | | | 2.1 | Initialization | 21 | | | | 2.1.1 Reset Operation | | | | 2.2 | Receiver | | | | | 2.2.1 Loss Of Signal Detector | | | | | 2.2.1.1 Clock and Data Recovery Mode | | | | | 2.2.1.2 Data Recovery Mode | 22 | | | 2.3 | In Service Code Violation Monitoring | | | | 2.4 | Transmitter | | | | | 2.4.1 Transmit Pulse Shaping | | | | 2.5 | Line Protection | | | | 2.6 | Driver Failure Monitor | | | | 2.7 | Loopbacks | | | | | 2.7.1 Analog Loopback | | | | | 2.7.2 Digital Loopback | | | | | 2.7.3 Remote Loopback | | | | | 2.7.4 Transmit All Ones (TAOS) | | | | 2.8 | G.772 Monitoring | | | | 2.9 | Hitless Protection Switching (HPS) | | | | 2.10 | Operation Mode Summary | | | | 2.11 | Interfacing with 5V logic | | | | 2.12 | Parallel Host Interface | | | | | 2.12.1 Motorola Interface | | | | | 2.12.2 Intel Interface | | | | 2.13 | Interrupt Handling | | | | | 2.13.1 Interrupt Sources | | | | | 2.13.2 Interrupt Enable | | | | | 2.13.3 Interrupt Clear | | | | 2.14 | Serial Host Mode | 32 | | 3.0 | Regi | ister Descriptions | 33 | | 4.0 | JTA | G Boundary Scan | 37 | | | 4.1 | Overview | 37 | | | 4.2 | Architecture | | | | 4.3 | TAP Controller | | | | 4.4 | JTAG Register Description | | | | | 4.4.1 Boundary Scan Register, BSR | | | | | 4.4.2 Device Identification Register, IDR | | | | | 4.4.3 Bypass Register, BYR | | | | | 4.4.4 Analog Port Scan Register, ASR | | | | | 4.4.5 Instruction Register, IR | | | 5.0 | Test | t Specifications | 46 | | | 5.1 | Recommendations and Specifications | 65 | | 6.0 | Med | hanical Specifications | 66 | |---------|-------------------|---------------------------------------------------------------|-----| | Figures | | | | | | 1 | LXT380 Block Diagram | 7 | | | 2 | LXT380 Detailed Block Diagram | | | | 3 | LXT380 Low-Profile Quad Flat Package (LQFP) Pin Assignments | 9 | | | 4 | LXT380 Plastic Ball Grid Array (PBGA) Package Pin Assignments | 10 | | | 5 | 50% AMI Coding | | | | 6 | External Transmit/Receive Line Circuitry | | | | 7 | Analog Loopback | | | | 8 | Digital Loopback | | | | 9 | Remote Loopback | | | | 10 | TAOS Data Path | | | | 11 | TAOS with Digital Loopback | | | | 12 | TAOS with Analog Loopback | | | | 13 | Serial Host Mode Timing | | | | 14 | LXT380 JTAG Architecture | | | | 15 | JTAG State Diagram | | | | 16 | Analog Test Port Application | | | | 17 | Transmit Clock Timing | | | | 18 | Receive Clock Timing Diagram | | | | 19<br>20 | JTAG Timing Non-Multiplexed Intel Mode Read Timing | | | | 21 | Multiplexed Intel Mode Read Timing | | | | 22 | Non-Multiplexed Intel Mode Write Timing | | | | 23 | Multiplexed Intel Mode Write Timing | | | | 24 | Non-Multiplexed Motorola Mode Read Timing | | | | 25 | Multiplexed Motorola Mode Read Timing | | | | 26 | Non-Multiplexed Motorola Mode Write Timing | | | | 27 | Multiplexed Motorola Mode Write Timing | | | | 28 | Serial Input Timing | | | | 29 | Serial Output Timing | | | | 30 | E1 Mask Template | | | | 31 | E1 Jitter Tolerance | | | | 32 | LXT380 144 Pin LQFP Package Dimensions | 66 | | | 33 | LXT380 160 Pin PBGA Package Dimensions | 67 | | Tables | | | | | . unics | 4 | LVT200 Din Description | 4.4 | | | 1<br>2 | LXT380 Pin Description | | | | 3 | Operation Mode Summary Operating Mode | | | | 3<br>4 | Serial and Parallel Port Register Addresses | | | | <del>4</del><br>5 | Register Addresses and Bit Names | | | | 6 | ID Register (00H) | | | | 7 | Analog Loopback Register (01H) | | | | 8 | Remote Loopback Register (02H) | | | | 9 | TAOS Enable Register (03H) | | | | | ······································ | | ### Octal E1 Line Interface Unit — LXT380 | 10 | LOS Status Monitor Register (04H) | 35 | |----|----------------------------------------------|----| | 11 | DFM Status Monitor Register (05H) | | | 12 | LOS Interrupt Enable Register (06H) | | | 13 | DFM Interrupt Enable Register (07H) | 35 | | 14 | LOS Interrupt Status Register (08H) | 35 | | 15 | DFM Interrupt Status Register (09H) | 35 | | 16 | Software Reset Register (0AH) | 35 | | 17 | Performance Monitoring Register | 36 | | 18 | Digital Loopback Register (0CH) | 36 | | 19 | LOS Criteria Register (0DH) | 36 | | 20 | Automatic TAOS Select Register (0EH) | 36 | | 21 | TAP State Description | 38 | | 22 | Boundary Scan Register, BSR | 40 | | 23 | Device Identification Register, IDR | 43 | | 24 | Analog Port Scan Register, ASR | 44 | | 25 | Instruction Register, IR | 46 | | 26 | Absolute Maximum Ratings | 46 | | 27 | Recommended Operating Conditions | 47 | | 28 | DC Characteristics | | | 29 | Transmit Transmission Characteristics | 48 | | 30 | Receive Transmission Characteristics | 49 | | 31 | Analog Test Port Characteristics | 50 | | 32 | Transmit Timing Characteristics | 50 | | 33 | Receive Timing Characteristics | 51 | | 34 | JTAG Timing Characteristics | | | 35 | Intel Mode Read Timing Characteristics | 53 | | 36 | Intel Mode Write Timing Characteristics | 55 | | 37 | Motorola Bus Read Timing Characteristics | 57 | | 38 | Motorola Mode Write Timing Characteristics | 59 | | 39 | Serial I/O Timing Characteristics | 61 | | 40 | Transformer Specifications | 62 | | 41 | G.703 2.048 Mbit/s Pulse Mask Specifications | 63 | # **Revision History** | Revision | Date | Description | |----------|------|-------------| | | | | | | | | | | | | ## **Applications** - E1 digital cross connects - SDH E1 tributary interfaces - Public switching trunk line interfaces - Microwave transmission systems Figure 1. LXT380 Block Diagram Figure 2. LXT380 Detailed Block Diagram ### 1.0 Pin Assignments and Signal Descriptions Figure 3. LXT380 Low-Profile Quad Flat Package (LQFP) Pin Assignments and Package Markings Figure 4. LXT380 Plastic Ball Grid Array (PBGA) Package Pin Assignments | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | |---|---------|--------------------------------------------|----------|----------|---------|-----------|----------|---------|--------|---------|-----------|----------------------------------------|----------------------------------------|---------|---| | A | RCLK 4 | RPOS 4 | RNEG 4 | TVCC 4 | TRING 4 | TGND<br>4 | RTIP 4 | RTIP 7 | TGND 7 | TRING 7 | TVCC 7 | RNEG 7 | RPOS 7 | RCLK 7 | A | | В | TCLK 4 | TPOS 4 | TNEG 4 | TVCC 4 | TTIP 4 | TGND 4 | (RRING 4 | RRING 7 | TGND 7 | TTIP 7 | TVCC 7 | TNEG 7 | TPOS 7 | TCLK 7 | В | | С | RCLK 5 | RPOS 5 | RNEG 5 | TVCC 5 | TRING 5 | TGND 5 | RTIP 5 | RTIP 6 | TGND 6 | TRING 6 | TVCC 6 | RNEG 6 | RPOS 6 | RCLK 6 | С | | D | TCLK 5 | TPOS 5 | TNEG 5 | TVCC 5 | TTIP 5 | TGND 5 | RRING 5 | RRING 6 | TGND 6 | TTIP 6 | TVCC 6 | TNEG 6 | TPOS 6 | TCLK 6 | D | | E | OE | CLKE | LOS<br>5 | LOS 4 | - | _ | _ | - | - | _ | LOS 7 | LOS 6 | MODE | MCLK | E | | F | тск | TDO | TDI | TMS | | | | | | | GND | $\begin{pmatrix} A \\ 3 \end{pmatrix}$ | $\begin{pmatrix} A \\ 2 \end{pmatrix}$ | A | F | | G | VCCIO 1 | AT 2 | TRST | GNDIO 1 | | | LXT3 | 80BE | Ē | | GNDIO 0 | $\begin{pmatrix} A \\ 0 \end{pmatrix}$ | (LOOP<br>0 | VCCIO 0 | G | | н | VCC 1 | AT 1 | MOT | GND 1 | | (B | otton | n Vie | w) | | GND<br>0 | LOOP<br>1 | LOOP 2 | VCC 0 | н | | J | DS | $\boxed{\mathbb{R}/\overline{\mathbb{W}}}$ | ALE | CS | | | | | | | (LOOP) | (LOOP<br>4 | LOOP 5 | (LOOP 6 | J | | K | ACK | $\boxed{\overline{INT}}$ | LOS 2 | LOS<br>3 | | | | | | | LOS 0 | LOS 1 | MUX | (LOOP 7 | ĸ | | L | TCLK 2 | TPOS 2 | TNEG 2 | TVCC 2 | TTIP 2 | TGND 2 | RRING 2 | RRING 1 | TGND 1 | TTIP 1 | TVCC 1 | TNEG 1 | TPOS 1 | TCLK 1 | L | | М | RCLK 2 | RPOS 2 | RNEG 2 | TVCC 2 | TRING 2 | TGND 2 | RTIP 2 | RTIP 1 | TGND 1 | TRING 1 | TVCC 1 | RNEG 1 | RPOS 1 | RCLK 1 | М | | N | TCLK 3 | TPOS 3 | TNEG 3 | TVCC 3 | TTIP 3 | TGND 3 | RRING 3 | RRING 0 | TGND 0 | TTIP 0 | TVCC<br>0 | TNEG 0 | TPOS 0 | TCLK 0 | N | | Р | RCLK 3 | RPOS 3 | RNEG 3 | TVCC 3 | TRING 3 | TGND 3 | RTIP 3 | RTIP 0 | TGND 0 | TRING 0 | TVCC<br>0 | RNEG 0 | RPOS 0 | RCLK 0 | P | | | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin#<br>PBGA | Symbol | I/O <sup>†</sup> | Description | |---------------|----------------|------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | B2 | TPOS7 | DI | Transmit Positive Data Input. | | 1 | B2 | TDATA7 | DI | Transmit Data Input. | | | | | | Transmit Clock Input. During normal operation, TCLK is active and TPOS and TNEG are sampled on the falling edge of TCLK. If TCLK is Low, the output drivers enter a low power High Z mode. If TCLK is High for more than 16 MCLK clock cycles, the pulse shaping circuit is disabled and the transmit output pulse widths are determined by the TPOS and TNEG duty cycles. If MCLK does not exist, an analog timer is used to determine if TCLK is High for at least $12~\mu$ seconds in order to enable the above function. | | 2 | B1 | TCLK7 | DI | TCLK Operating Mode: | | | | | | Clocked Normal operation H TAOS (if MCLK is supplied) H Disable transmit PLL (MCLK is not available) L Driver outputs enter tri-State | | | | | | <b>Note:</b> The TAOS generator uses MCLK as a timing reference. In order to assure that the output frequency is within specification limits, MCLK must have the applicable stability. | | 3 | E3 | LOS6 | DO | Loss of Signal Output. LOS output is High, indicating a loss of signal, when the incoming signal has no transitions for a specified time interval. The LOS condition is cleared and the output pin returns to Low when the incoming signal has sufficient number of transitions in a specified time interval. Details are in the LOS functional description. | | | | | | Receive Negative Data Output. | | | | | | Bipolar Violation Detect Output. | | | | | | Receive Positive Data Output. | | | | | | Receive Data Output. | | | | | | Bipolar Mode: | | 4<br>4<br>5 | C3<br>C3<br>C2 | RNEG6<br>BPV6<br>RPOS6 | DO<br>DO<br>DO | In clock recovery mode, these pins act as active high bipolar non return to zero (NRZ) receive signal outputs. A High signal on RPOS corresponds to receipt of a positive pulse on RTIP/RRING. A High signal on RNEG corresponds to receipt of a negative pulse on RTIP/RRING. These signals are valid on the falling or rising edges of RCLK depending on the CLKE input. | | 5 | C2 | RDATA<br>6 | DO | In Data recovery Mode these pins act as RZ data receiver outputs. The output polarity is selectable with CLKE. Active High output polarity when CLKE is High and Active Low Polarity when CLKE is Low. | | | | | | RPOS and RNEG will go to the high impedance state when the MCLK pin is Low. | | | | | | Unipolar Mode: | | | | | | In uni-polar mode, LXT380 asserts BPV High if any in-service Line Code Violation is detected. RDATA acts as the receive data output. | | | | | | During a LOS condition, RPOS and RNEG will remain active. | | 6 | C1 | RCLK6 | DO | Receive Clock Output. This pin provides the recovered clock from the signal received at RTIP and RRING. Under LOS conditions there is a transition from RCLK signal (derived from the recovered data) to MCLK signal at the RCLK output. If MCLK is High, the clock recovery circuit is disabled and RPOS and RNEG are internally connected to an EXOR that is fed to the RCLK output for external clock recovery applications. RCLK will be in high impedance state if the MCLK pin is Low. | | | | | | | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | |------------------|----------------------|----------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>7<br>8<br>8 | D3<br>D3<br>D2<br>D2 | TNEG6<br>UBS6<br>TPOS6<br>TDATA6 | DI<br>DI<br>DI | Transmit Negative Data Input. Unipolar/Bipolar Select Input. Transmit Positive Data Input. Transmit Data Input. Bipolar Mode: TPOS/TNEG are active high NRZ inputs. TPOS indicates the transmission of a positive pulse whereas TNEG indicates the transmission of a negative pulse. TPOS TNEG Selection 0 0 Space 1 0 Positive Mark 0 1 Negative Mark 1 1 Space Unipolar Mode: When TNEG/UBS is pulled High for more than 16 consecutive TCLK clock cycles, unipolar I/O with HDB3 encode/decode is selected. TDATA is the data input in unipolar I/O mode. | | 9 | D1 | TCLK6 | DI | Transmit Clock Input. | | 10 | E1 | MCLK | DI | Master Clock Input. This 2.048 Mhz reference clock is used to generate several internal reference signals: Timing reference for the integrated high performance clock recovery unit Generation of RCLK signal during a loss of signal condition REFERENCE clock during a blue alarm transmit all ones condition Reference timing for the parallel processor wait state generation logic lf MCLK is High, the PLL clock recovery circuit is disabled. In this mode the LXT380 operates as simple data receiver. Note: Wait state generation via RDY/ACK is not available in this mode. If MCLK is Low, the complete receive path is powered down and the output pins RCLK, RPOS and RNEG are switched to Tri-state mode. MCLK is not required if the LXT380 is used as simple analog front-end without clock recovery. MCLK should be an independent free-running reference clock. | | 11 | E2 | MODE | DI | Mode Select Input. This pin is used to select the operating mode of the LXT380. In Hardware Mode, the parallel processor interface is disabled and hardwired pins are used to control configuration and report status. In Parallel Host Mode, the parallel port interface pins are used to control configuration and report status. In Serial Host Mode, the serial interface pins: SDI, SDO, SCLK and $\overline{\text{CS}}$ are used. MODE Operating Mode L Hardware Mode H Parallel Mode VCCIO $\div 2$ Serial Host Mode, this pin should connect to a resistive divider consisting of two 10 kΩ resistors across VCCIO and Ground. | | 12 | F4 | GND | DI | Ground. This pin must be connected to Ground. | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | | Description | | | | | | | | | | |---------------|---------------|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|---|------------|---|---| | | | | | Hardware I<br>In hardware<br>intrusive mo<br>internally co<br>the data froi<br>data on the<br>remote loop<br>be observed<br>If A0, A1, an | e mode, thes<br>pointoring. Du<br>ponnected to<br>m the select<br>monitor por<br>bback for cha<br>d at the RCL | se pins are uring protect a specific to the port to to tan be roannel 0. In LKO/RPOS. | used to section monitorransmit or its data an outed to TT addition, t 0/RNEG0 | elect a specific port for non coring receiver 0 inputs are receive port. Receiver 0 routes d clock recovery circuits. The TIPO/TRING0 by activating the he recovered clock and data can | | | | | | | | | | | | A3 | A2 | <b>A1</b> | Α0 | Selection | | | | | | | | | | | | 0 | 0 | 0 | 0 | No Protection Monitoring | | | | | | | | | | | | 0 | 0 | 0 | 1 | Receiver 1 | | | | | | | | | | | | 0 | 0 | 1 | 0 | Receiver 2 | | | | | | | | 13 | F3 | A3 | DI<br>DI<br>DI | 0 | 0 | 1 | 1 | Receiver 3 | | | | | | | | 14 | F2 | A3<br>A2 | | 0 | 1 | 0 | 0 | Receiver 4 | | | | | | | | 15 | F1 | A1 | | 0 | 1 | 0 | 1 | Receiver 5 | | | | | | | | 16 | G3 | A0 | | DI | DI | 0 | 1 | 1 | 0 | Receiver 6 | | | | | | | | | | | | | | 0 | 1 | 1 | 1 | Receiver 7 | | | | | | | | | | | | | | | | | 1 | 0 | | | | | | 1 | 0 | 0 | 1 | Transmitter 1 | | | | | | | | | | | | 1 | 0 | 1 | 0 | Transmitter 2 | | | | | | | | | | | | 1 | 0 | 1 | 1 | Transmitter 3 | | | | | | | | | | | | 1 | 1 | 0 | 0 | Transmitter 4 | | | | | | | | | | | | 1 | 1 | 0 | 1 | Transmitter 5 | | | | | | | | | | | | 1 | 1 | 1 | 0 | Transmitter 6 | | | | | | | | | | | | 1 | 1 | 1 | 1 | Transmitter 7 | | | | | | | | | | | | analog loop Host Mode | back mode. | | | n the respective channel is set to | | | | | | | | | | | | In non-multi address pin | • | mode, the | se pins fu | nction as non-multiplexed | | | | | | | | 17 | G1 | VCCIO0 | S | Power (I/O) | | | | | | | | | | | | 18 | G4 | GNDIO<br>0 | S | Ground (I/O). | | | | | | | | | | | | 19 | H1 | VCC0 | S | Power (Cor | re). | | | | | | | | | | | 20 | H4 | GND0 | S | Ground (Co | ore). | | | | | | | | | | | <del> </del> | | | | l | | | | | | | | | | | DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | |----------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Loopback Mode Select/Parallel Data bus Input & Output. | | | | | | Host mode: | | 21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | G2<br>H3<br>H2<br>J4<br>J3<br>J2<br>J1<br>K1 | LOOP0/<br>D0<br>LOOP1/<br>D1<br>LOOP2/<br>D2<br>LOOP3/<br>D3<br>LOOP4/<br>D4<br>LOOP5/<br>D5<br>LOOP6/<br>D6<br>LOOP7/<br>D7 | DI/ O | When a non-multiplexed microprocessor interface is selected, these pins function as a bi-directional 8-bit data port. When a multiplexed microprocessor interface is selected, these pins carry both bi-directional 8-bit data and address inputs A0–A7. In serial Mode, D0-7 should be grounded. Hardware mode: These pins are inputs that select the loopback mode for transceiver ports 0-7 respectively as follows: Normal operation (no loopback) is selected when pin is left open (unconnected). Remote loopback mode is selected when pin is Low. In this mode, data on TPOS and TNEG is ignored and data received on RTIP and RRING is looped around and retransmitted on TTIP and TRING. Analog local loopback mode is selected when pin is High. In this mode, data received on RTIP and RRING is ignored and data transmitted on TTIP and TRING is internally looped around and routed back to the receive inputs. Note: When these inputs are left open, they stay in a high impedance state. Therefore, the layout design should not route signals with fast transitions near the LOOP pins. This practice will minimize capacitive | | | | | | coupling. | | 29 | L1 | TCLK1 | DI | Transmit Clock Input. | | 30 | L2 | TPOS1 | DI | Transmit Positive Data Input. | | 30 | L2 | TDATA1 | DI | Transmit Data Input. | | 31 | L3 | TNEG1 | DI | Transmit Negative Data Input. | | 31 | L3 | UBS1 | DI | Unipolar/Bipolar Select Input. | | 32 | M1 | RCLK1 | DO | Receive Clock Output. | | 33<br>33<br>34<br>34 | M2<br>M2<br>M3<br>M3 | RPOS1<br>RDATA<br>1<br>RNEG1<br>BPV1 | DO<br>DO<br>DO | Receive Positive Data Output.<br>Receive Data Output.<br>Receive Negative Data Output.<br>Bipolar Violation Detect Output. | | 35 | КЗ | LOS1 | DO | Loss of Signal Output. | | 36 | N1 | TCLK0 | DI | Transmit Clock Input. | | 37 | N2 | TPOS0 | DI | Transmit Positive Data Input. | | 37 | N2 | TDATA0 | DI | Transmit Data Input. | | 38 | N3 | TNEG0 | DI | Transmit Negative Data Input. | | 38 | N3 | UBS0 | DI | Unipolar /Bipolar Select Input. | | 39 | P1 | RCLK0 | DO | Receive Clock Output. | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | _X130 | , i iii | Descrip | | | |---------------|---------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | | 40 | P2 | RPOS0 | DO | Receive Positive Data. | | 40 | P2 | RDATA | DO | Receive Data Output. | | 41 | P3 | 0 | DO | Receive Negative Data. | | 41 | P3 | RNEG0 | DO | Bipolar Violation Detect. | | | . 0 | BPV0 | | Dipolar Violation Dottoon | | 42 | K4 | LOS0 | DO | Loss of Signal Output. | | 43 | K2 | MUX | DI | Multiplexed/Non-Multiplexed Select Input. When Low, the parallel host interface operates in non-multiplexed mode. When High, the parallel host interface operates in multiplexed mode. MODE Operating Mode L Non-Multiplexed Mode H Multiplexed Mode | | 44 | N4,<br>P4 | TVCC0 | S | Transmit Driver Power Supply. Power supply pin for the output driver. | | 45<br>46 | N5<br>P5 | TTIP0<br>TRING0 | AO<br>AO | Transmit Tip Output. Transmit Ring Output. These pins are differential line driver outputs designed to drive 75 $\Omega$ unbalanced or 120 $\Omega$ balanced cables with a 1:2 transformer and two 11 $\Omega$ series resistors. TRING and TTIP will be in high impedance state if the TCLK pin is Low. | | 47 | N6,<br>P6 | TGND0 | S | Transmit Driver Ground. Ground pin for the output driver. | | | | RTIP0 | | Receive TIP Input. | | 48 | P7 | RRING | ΑI | Receive Ring Input. | | 49 | N7 | 0 | Al | These pins are the inputs to the differential line receiver. Data and clock are recovered and output on the RPOS/RNEG and RCLK pins. | | 50 | L6,<br>M6 | TGND1 | S | Transmit Driver Ground. | | 51 | M5 | TRING1 | AO | Transmit Ring Output. | | 52 | L5 | TTIP1 | AO | Transmit Tip Output. | | 53 | L4,<br>M4 | TVCC1 | S | Transmit Driver Power Supply. Power supply pin for the output driver. | | 54 | L7 | RRING | AI | Receive Ring Input. | | 55 | M7 | 1<br>RTIP1 | ΑI | Receive Tip Input. | | 56 | L11,<br>M11 | TVCC2 | S | Transmit Driver Power Supply. | | 57 | L10 | TTIP2 | AO | Transmit Tip Output. | | 58 | M10 | TRING2 | AO | Transmit Ring Output. | | 59 | L9,<br>M9 | TGND2 | S | Transmit Driver Ground. | | 60 | M8 | RTIP2 | Al | Receive TIP Input. | | 61 | L8 | RRING | Al | Receive Ring Input. | | 01 | | 2 | , vi | The state of s | | † DI: | Digital In | nut DO: D | Naital ( | Output: DI/O: Digital Bidirectional Port: Al: Analog Input: AO: Analog Output S: | DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | |---------------|---------------|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62 | N9,<br>P9 | TGND3 | S | Transmit Driver Ground. Ground pin for the output driver. | | 63 | P10 | TRING3 | AO | Transmit Ring. | | 64 | N10 | TTIP3 | AO | Transmit Tip Output. | | 65 | N11,<br>P11 | TVCC3 | S | Transmit Driver Power Supply. Power supply pin for the output driver. | | 66 | N8 | RRING | AI | Receive Ring Input. | | 67 | P8 | 3 | ΑI | Receive Tip Input. | | | 1444 | RTIP3 | | | | 68 | K11 | LOS3 | DO | Loss of Signal Output. | | 69 | P12 | RNEG3 | DO | Receive Negative Data Output. | | 69 | P12 | BPV3 | DO | Bipolar Violation Detect Output. | | 70 | P13 | RPOS3 | DO | Receive Positive Data Output. | | 70 | P13 | RDATA<br>3 | DO | Receive Data Output. | | 71 | P14 | RCLK3 | DO | Receive Clock Output. | | 72 | N12 | TNEG3 | DI | Transmit Negative Data Input. | | 72 | N12 | UBS3 | DI | Unipolar/Bipolar Select Input. | | 73 | N13 | TPOS3 | DI | Transmit Positive Data Input. | | 73 | N13 | TDATA3 | DI | Transmit Data Input. | | 74 | N14 | TCLK3 | DI | Transmit Clock Input. | | 75 | K12 | LOS2 | DO | Loss of Signal Output. | | 76 | M12 | RNEG2 | DO | Receive Negative Data Output. | | 76 | M12 | BPV2 | DO | Bipolar Violation Detect Output. | | 77 | M13 | RPOS2 | DO | Receive Positive Data Output. | | 77 | M13 | RDATA<br>2 | DO | Receive Data Output. | | 78 | M14 | RCLK2 | DO | Receive Clock Output. | | 79 | L12 | TNEG2 | DI | Transmit Negative Data Input. | | 79 | L12 | UBS2 | DI | Unipolar/Bipolar Select Input. | | 80 | L13 | TPOS2 | DI | Transmit Positive Data Input. | | 80 | L13 | TDATA2 | DI | Transmit Data Input. | | 81 | L14 | TCLK2 | DI | Transmit Clock Input. | | 82 | K13 | INT | DO | Interrupt Output. This active Low, maskable, open drain output requires an external 10k pull up resistor. $\overline{\text{INT}}$ goes Low to flag the host when the LXT380 changes state. When the status memory registers are read the interrupt is cleared. | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | |----------------|-------------------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Data Transfer Acknowledge Output. | | | | | | Ready Output. | | | | | | Serial Data Output. | | 83<br>83<br>83 | K14<br>K14<br>K14 | ACK<br>RDY<br>SDO | DO<br>DO<br>DO | In Motorola Mode a Low signal during a databus read operation indicates that the information is valid. A Low signal during a write operation acknowledges that a data transfer into the addressed register has been accepted (acknowledge signal). In Motorola Mode wait states only occur if a write cycle immediately follows a previous read or write cycle (e.g. read modify write). In Intel mode a High signal acknowledges that a register access operation has been completed (Ready Signal). A Low signal on this pin signals that a data transfer operation is in progress. The pin goes tristate after completion of a bus cycle. | | | | | | In Serial Host mode, if CLKE is High, SDO is valid on the rising edge of SCLK. If SCLKE is Low, SDO is valid on the falling edge of SCLK. This pin goes into high Z state during a serial port write access. | | | | | | Data Strobe Input. | | 84 | J14 | DS | DI | Write Enable Input. | | 84 | J14 | WR | DI | Serial Data Input. | | 84 | J14 | SDI | DI | This pin acts as data strobe in Motorola mode and as Write Enable in Intel mode. In serial mode, this pin is used as Serial Data Input. | | | | | | Read/Write Input. | | 85 | J13 | R/W | DI | Read Enable Input. | | 85 | J13 | RD | DI | This pin functions as the read/write signal in Motorola mode and as the Read Enable in Intel mode. | | | | | | Address Latch Enable Input. | | | | | | Shift Clock Input. | | 86 | J12 | ALE | DI | Address Strobe | | 86<br>86 | J12<br>J12 | SCLK<br>AS | DI<br>DI | The address on the multiplexed address/data bus is clocked into the device with the falling edge of ALE. | | 00 | J12 | AS | ы | In serial Host mode, this pin acts as serial shift clock. | | | | | | In Motorola mode, this pin acts a an active Low address strobe. | | | | | | Chip Select Input. | | 87 | J11 | CS | DI | This active Low input is used to access the serial/parallel interface. For each read or write operation, CS must transition from High to Low and remain Low. | | 88 | H12 | MOT/<br>INTL | DI | Motorola/Intel Select Input. When low, the host interface is configured for Motorola microcontrollers. When High, the host interface is configured for Intel microcontrollers. MOT/INTL Operating Mode L Motorola Mode H Intel Mode | | 89 | H11 | GND1 | S | Ground (Core). | | 90 | H14 | VCC1 | S | Power (Core). | | 91 | G11 | GNDIO<br>1 | S | Ground (I/O). | | 92 | G14 | VCCIO1 | S | Power (I/O). | | 93 | G13 | AT2 | AO | JTAG Analog Output Test Port 2. | | + DI: | Distalla | t- DO: D | \::4 = 1 + | Output: DI/O: Digital Ridirectional Port: Al: Analog Input: AO: Analog Output S: | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | |---------------|---------------|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 94 | H13 | AT1 | ΑI | JTAG Analog Input Test Port 1. | | 95 | G12 | TRST | DI | JTAG Controller Reset Input. Input is used to reset JTAG controller. TRST is pulled up internally and may be left disconnected. | | 96 | F11 | TMS | DI | JTAG Test Mode Select Input. Used to control the test logic state machine. Sampled on rising edge of TCK. TMS is pulled up internally and may be left disconnected. | | 97 | F14 | TCK | DI | JTAG Clock Input. Clock input for JTAG. Connect to GND when not used. | | 98 | F13 | TDO | DO | <b>JTAG Data Output.</b> Test Data Output for JTAG. Used for reading all serial configuration and test data from internal test logic. Updated on falling edge of TCK. | | 99 | F12 | TDI | DI | JTAG Data Input. Test Data input for JTAG. Used for loading serial instructions and data into internal test logic. Sampled on rising edge of TCK. TDI is pulled up internally and may be left disconnected. | | 100 | D14 | TCLK5 | DI | Transmit Clock Input. | | 101 | D13 | TPOS5 | DI | Transmit Positive Data Input. | | 101 | D13 | TDATA5 | DI | Transmit Data Input. | | 102 | D12 | TNEG5 | DI | Transmit Negative Data Input. | | 102 | D12 | UBS5 | DI | Unipolar/Bipolar Select Input. | | 103 | C14 | RCLK5 | DO | Receive Clock Output. | | 104 | C13 | RPOS5 | DO | Popolivo Popisivo Poto Output | | 104 | C13 | RDATA | DO | Receive Positive Data Output. | | 105 | C13 | 5 | DO | Receive Data Output. Receive Negative Data Output. | | 105 | C12 | RNEG5 | DO | Bipolar Violation Detect Output. | | 103 | 012 | BPV5 | ЪО | Dipolal Violation Detect Output. | | 106 | E12 | LOS5 | DO | Loss of Signal Output. | | 107 | B14 | TCLK4 | DI | Transmit Clock Input. | | 108 | B13 | TPOS4 | DI | Transmit Positive Data Input. | | 108 | B13 | TDATA4 | DI | Transmit Data Input. | | 109 | B12 | TNEG4 | DI | Transmit Negative Data Input. | | 109 | B12 | UBS4 | DI | Unipolar/Bipolar Select Input. | | 110 | A14 | RCLK4 | DO | Receive Clock Output. | | 111 | A13 | RPOS4 | DO | Receive Positive Data Output. | | 111 | A13 | RDATA | DO | Receive Data Output. | | 112 | A12 | 4 | DO | Receive Negative Data Output. | | 112 | A12 | RNEG4 | DO | Bipolar Violation Detect Output. | | | | BPV4 | | <u>'</u> | | 113 | E11 | LOS4 | DO | Loss of Signal Output. | | 114 | E14 | OE | DI | Output Driver Enable Input. If this pin is asserted Low all analog driver outputs immediately enter a high impedance mode to support redundancy applications without external mechanical relays. All other internal circuitry stay active. | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | | | | | |---------------|---------------|---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 115 | E13 | CLKE | DI | Clock Edge Select Input. In clock recovery mode, setting CLKE High causes RPOS and RNEG to be valid on the falling edge of RCLK and SDO to be valid on the rising edge of SCLK. Setting CLKE Low makes RPOS and RNEG to be valid on the rising edge of RCLK and SDO to be valid on the falling edge of SCLK. In Data recovery Mode, RPOS/RNEG are active High output polarity when CLKE is High and active low polarity when CLKE is Low. CLKE RPOS/RNEG SDO L RCLK SCLK SCLK | | | | | | | | | | H RCLK SCLK | | | | | | 116 | A11,<br>B11 | TVCC4 | S | Transmit Driver Power Supply. Power supply pin for the output driver. | | | | | | 117 | B10 | TTIP4 | AO | Transmit Tip Output. | | | | | | 118 | A10 | TRING4 | AO | Transmit Ring Output. | | | | | | 119 | A9, B9 | TGND4 | S | Transmit Driver Ground. Ground pin for the output driver. | | | | | | 120<br>121 | A8<br>B8 | RTIP4<br>RRING<br>4 | AI<br>AI | Receive Tip Input. Receive Ring Input. | | | | | | 122 | C9,<br>D9 | TGND5 | S | Transmit Driver Ground. Ground pin for the output driver. | | | | | | 123 | C10 | TRING5 | AO | Transmit Ring Output. | | | | | | 124 | D10 | TTIP5 | AO | Transmit Tip Output. | | | | | | 125 | C11,<br>D11 | TVCC5 | S | Transmit Driver Power Supply. Power supply pin for the output driver. | | | | | | 126 | D8 | RRING | AI | Receive Ring Input. | | | | | | 127 | C8 | 5<br>RTIP5 | AI | Receive Tip Input. | | | | | | 128 | C4,<br>D4 | TVCC6 | S | Transmit Driver Power Supply. Power supply pin for the output driver. | | | | | | 129 | D5 | TTIP6 | АО | Transmit Tip Output. | | | | | | 130 | C5 | TRING6 | AO | Transmit Ring Output. | | | | | | 131 | C6,<br>D6 | TGND6 | S | Transmit Driver Ground. Ground pin for the output driver. | | | | | | 132 | C7 | RTIP6 | AI | Receive Tip Input. | | | | | | 133 | D7 | RRING<br>6 | Al | Receive Ring Input. | | | | | | 134 | A6, B6 | TGND7 | S | Transmit Driver Ground. Ground pins for the output driver. | | | | | | 135 | A5 | TRING7 | AO | Transmit Ring Output. | | | | | | 136 | B5 | TTIP7 | AO | Transmit Tip Output. | | | | | | 130 | | | | • • | | | | | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. Table 1. LXT380 Pin Description | Pin #<br>LQFP | Pin #<br>PBGA | Symbol | I/O <sup>†</sup> | Description | |--------------------------|----------------------|--------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------| | 138<br>139 | B7<br>A7 | RRING<br>7<br>RTIP7 | AI<br>AI | Receive Ring Input. Receive Tip Input. | | 140 | E4 | LOS7 | DO | Loss of Signal Output. | | 141<br>141<br>142<br>142 | A3<br>A3<br>A2<br>A2 | RNEG7<br>BPV7<br>RPOS7<br>RDATA<br>7 | DO<br>DO<br>DO<br>DO | Receive Negative Data Output. Bipolar Violation Detect Output. Receive Positive Data Output. Receive Data Output. | | 143 | A1 | RCLK7 | DO | Receive Clock Output. | | 144<br>144 | B3<br>B3 | TNEG7<br>UBS7 | DI<br>DI | Transmit Negative Data Input. Unipolar/Bipolar Select Input. | <sup>†</sup> DI: Digital Input; DO: Digital Output; DI/O: Digital Bidirectional Port; AI: Analog Input; AO: Analog Output S: Power Supply; N.C.: Not Connected. ### 2.0 Functional Description Figure 4 on page 10 is a block diagram of the LXT380. The LXT380 is a fully integrated octal line interface unit designed for G.703 2.048 Mbps applications. Each transceiver front end interfaces with four lines, one pair for transmit, one pair for receive. These two lines comprise a digital data loop for full duplex transmission. The LXT380 can be controlled through hard-wired pins (Hardware mode) or by a microprocessor through a serial or parallel interface (Host mode). The transmitter timing reference is TCLK, and the receiver reference clock is MCLK. The LXT380 is designed to operate without any reference clock when used as an analog front-end (line driver and data recovery). MCLK is mandatory if the on chip clock recovery capability is used. All eight clock recovery circuits share the same reference clock defined by the MCLK input signal. #### 2.1 Initialization During power up, the transceiver remains static until the power supply reaches approximately 60% of VCC. During power-up, an internal reset sets all registers to 0 and resets the status and state machines for the LOS. ### 2.1.1 Reset Operation Reading or writing the reset register (RES) initiates a 1 microsecond reset cycle. This operation sets all LXT380 registers to their default values. #### 2.2 Receiver The eight receivers in the LXT380 are identical. The following paragraphs describe the operation of a single receiver. The receive signal is input to the LIU via a 1:1 transformer. A peak detector samples the received signal and determines its maximum value. A percentage of the peak value is provided to the data slicers to ensure optimum signal-to-noise ratio. The receiver is capable of accurately recovering signals with up to 12dB of attenuation (from 2.37 V nominal), corresponding to a received signal level of approximately 500 mV. Regardless of received signal level, the peak detectors are held above a minimum level of 150 mV to provide immunity from impulsive noise. After processing through the data slicers, the received signal is routed to the data ports, the timing recovery section, and to the receive monitor. The timing recovery circuit provides an input jitter tolerance significantly better than required by G.823 as shown in Figure 31 on page 65. Recovered data is active High and output at RPOS and RNEG, The recovered clock is output at RCLK. RPOS/RNEG validation is pin selectable (CLKE). ### 2.2.1 Loss Of Signal Detector The loss of signal detector in the LXT380 uses a dedicated analog and digital loss of signal detection circuit. It is independent of its internal data slicer comparators, and complies to the latest ITU G.775 recommendations. Under software control, the detector can be configured to comply to the ETSI ETS 300 233 specifications. In hardware mode, the LXT380 supports LOS per G.775. ### 2.2.1.1 Clock and Data Recovery Mode The receiver monitor loads a digital counter at the RCLK frequency. The count is incremented each time a zero is received, and reset to zero each time a one (mark) is received. In G.775 mode a consecutive sequence of 32 zeros sets the LOS signal. The recovered clock is replaced by MCLK at the RCLK output with a minimum amount of phase errors. (MCLK is required for receive operation). In G.775 mode a loss of signal is detected if the signal is below 200 mV (typical) for 32 consecutive pulse intervals. When the received signal reaches 12.5% ones density (4 marks in a sliding 32-bit period) with no more than 15 consecutive zeros and the signal level exceeds 250 mV (typical), the LOS flag is reset and another transition replaces MCLK with the recovered clock at RCLK. RPOS/RNEG will reflect the data content at the receiver input during the entire LOS detection period for that channel. In ETSI 300 233 mode a loss of signal is detected if the signal is below 200mV for 2048 consecutive intervals (1 ms.) The LOS condition is cleared and the output pin returns to Low when the incoming signal has transitions when the signal level is equal or greater than 250mV for more than 32 consecutive pulse intervals. #### 2.2.1.2 Data Recovery Mode In data recovery mode, the LOS digital timing is derived from a internal self timed circuit. RPOS/RNEG stay active during loss of signal. The analog LOS detector complies with ITU-G.775 recommendation. The LXT380 monitors the incoming signal amplitude. Any signal below 200mV for more than 30µs (typical) will assert the corresponding LOS pin. The LOS condition is cleared when the signal amplitude rises above 250mV. The LXT380 requires more than 10 and less than 255 bit periods to declare a LOS condition in accordance to ITU G.775. ### 2.3 In Service Code Violation Monitoring In unipolar I/O mode, the LXT380 reports bipolar violations on RNEG/BPV for one RCLK period for every HDB3 code violation that is not part of the zero code substitution rules. #### 2.4 Transmitter The eight low power transmitters of the LXT380 are identical. Transmit data applied to TPOS/TNEG is clocked serially into the device. Input synchronization is supplied by the transmit clock (TCLK). The TPOS/TNEG inputs are sampled on the falling edge of TCLK. Refer to MCLK and TCLK timing characteristics. Unipolar I/O and HDB3 encoding/decoding is selected by pulling TNEG High for more than 16 TCLK clock cycles. Each output driver is supplied by a separate power supply: TVCC and TGND. This allows each transmitter power supply to be de-coupled independently. The LXT380 transmits data as a 50% AMI line code as shown in Figure 5. The transmit pulse shaper is bypassed if no MCLK is supplied while TCLK is pulled High. In this case TPOS and TNEG control the pulse width and polarity on TTIP and TRING. With MCLK supplied and TCLK pulled High the driver enters TAOS (Transmit All Ones pattern). TAOS is inhibited during Remote Loopback. Figure 5. 50% AMI Coding ### 2.4.1 Transmit Pulse Shaping The transmitted pulse shape is internally generated using a high speed D/A converter. Shaped pulses are further applied to the AMI line driver for transmission onto the line at TTIP and TRING. The line driver provides a constant low output impedance regardless of whether it is driving marks, spaces or if it is in transition. This well controlled dynamic impedance provides excellent return loss when used with external precision resistors ( $\pm$ 1% accuracy) in series with the transformer. The LXT380 produces 2.048 MHz pulses for both 75 $\Omega$ coaxial (2.37 V) or 120 $\Omega$ shielded twisted-pair (3.0 V) lines through an output transformer with a 1:2 step up pulse transformer and 11 $\Omega$ series resistors. No transmit component changes are required in 75 $\Omega$ or 120 $\Omega$ operation as the output driver dynamically adjusts its output pulse amplitude. ### 2.5 Line Protection As shown in Figure 6, the 1 k $\Omega$ series resistors protect the receiver against current surges coupled into the device. Due to the high receiver impedance (70 k $\Omega$ typical), the resistors do not affect the receiver sensitivity. In the transmit side, Schottky diodes D1-D4 protect the output driver. While not mandatory for normal operation, these protection elements are strongly recommended to improve the design robustness. Figure 6. External Transmit/Receive Line Circuitry #### 2.6 Driver Failure Monitor The LXT380 transceiver incorporates a unique internal smart power Driver Failure Monitor (DFM) in parallel with TTIP and TRING that is capable of detecting secondary line shorts. This feature is available in the serial and parallel host modes but not available in the hardware mode of operation. A capacitor, charged via a measure of the driver output current and discharged by a measure of the maximum allowable current, is used to detect a secondary line short failure. Secondary shorted lines draw excess current, overcharging the cap. When the capacitor charge deviates outside the nominal charge window, a driver short circuit fail (DFM) is reported in the respective register by setting an interrupt. During a long string of spaces, a short-induced overcharge eventually bleeds off, clearing the DFM flag. **Note:** Un-terminated lines of adequate length may effectively behave as short-circuits as seen by the driver and therefore trigger the DMF. Under these circumstances, the user should either disable the alarm or ensure that the driver is not transmitting marks. ### 2.7 Loopbacks The LXT380 offers three loopback modes for diagnostic purposes. In hardware mode, the loopback mode is selected with the LOOPn pins. In host mode, the ALOOP, DLOOP and RLOOP registers are employed. ### 2.7.1 Analog Loopback When selected, the transmitter outputs (TTIP & TRING) are connected internally to the receiver inputs (RTIP & RRING) as shown in Figure 7. Data and clock are output at RCLK, RPOS & RNEG pins for the corresponding transceiver. **Note:** Signals on the RTIP & RRING pins are ignored during analog loopback. Figure 7. Analog Loopback ### 2.7.2 Digital Loopback The digital loopback function is available in host mode only. When selected, the transmit clock and data inputs (TCLK, TPOS & TNEG) are looped back and output on the RCLK, RPOS & RNEG pins. The data presented on TCLK, TPOS & TNEG is also output on the TTIP & TRING pins. Note: Signals on the RTIP & RRING pins are ignored during digital loopback. See Figure 8. #### Figure 8. Digital Loopback ### 2.7.3 Remote Loopback During remote loopback, the RCLK, RPOS & RNEG outputs routed to the transmit circuits and output on the TTIP & TRING pins. *Note:* Input signals on the TPOS & TNEG pins are ignored during remote loopback. In clock recovery mode, TCLK will tristate the output driver if held Low. See Figure 9. Figure 9. Remote Loopback ### 2.7.4 Transmit All Ones (TAOS) In Hardware mode, the TAOS mode is set by pulling TCLK High for more than 16 MCLK cycles. In host mode, TAOS mode is set by asserting the corresponding bit in the TAOS Register. In addition, automatic ATS insertion (in case of LOS) may be set using the ATS Register. **Note:** The TAOS generator uses MCLK as a timing reference. In order to assure that the output frequency is within specification limits, MCLK must have the applicable stability. Figure 10. TAOS Data Path Figure 11. TAOS with Digital Loopback Figure 12. TAOS with Analog Loopback ### 2.8 G.772 Monitoring The LXT380 can be configured as an octal line interface unit with all channels working as regular transceivers. In applications using only seven channels, the eight channel can be configured to monitor any of the remaining channels inputs or outputs. The monitoring is non-intrusive per ITU-T G.772. Figure 2 on page 8 illustrates this concept. The monitored line signal (input or output) goes through channel 0 clock and data recovery. The signal can be observed digitally at the RCLK/RPOS/RNEG outputs. This feature can also be used to create timing interfaces derived from a E1 signal. Please refer to Application Note: "Timing Interface Using the LXT380." In addition, channel 0 can be configured to a Remote Loopback while in monitoring mode. This will output the same data as in the signal being monitored at the channel 0 output (TTIP/TRING). The output signal can then be connected to a standard test equipment with an E1 electrical interface for monitoring purposes (non-intrusive monitoring). **Note:** Remote loopback in channel 0 can only work if TCLK for that channel is clocked. The output drivers are tri-stated when TCLK is inactive. ### 2.9 Hitless Protection Switching (HPS) The LXT386 transceivers include an output driver tristatability feature for T1/E1 redundancy applications. This feature greatly reduces the cost of implementing redundancy protection by eliminating external relays. Please refer to Application Note for guidelines for implementing redundancy systems for both T1 and E1 operation using the LXT380/1/4/6. ### 2.10 Operation Mode Summary Table 2 summarizes all LXT380 hardware settings and corresponding operating modes. **Table 2. Operation Mode Summary** | MCLK | TCLK | LOOP | Receive Mode | Transmit Mode | Loopback | | |-----------------------|---------|------|---------------------|-------------------|--------------------|--| | Clocked | Clocked | Open | Data/Clock recovery | Pulse Shaping ON | No Loopback | | | Clocked | Clocked | L | Data/Clock recovery | Pulse Shaping ON | Remote Loopback | | | Clocked | Clocked | Н | Data/Clock recovery | Pulse Shaping ON | Analog Loopback | | | Clocked | L | Open | Data/Clock recovery | Power down | No Loopback | | | Clocked | L | L | Data/Clock Recovery | Power down | No effect on op. | | | Clocked | L | Н | Data/Clock Recovery | Power down | No Analog Loopback | | | Clocked | Н | Open | Data/Clock Recovery | Transmit All Ones | No Loopback | | | Clocked | Н | L | Data/Clock Recovery | Pulse Shaping ON | Remote Loopback | | | Clocked | Н | Н | Data/Clock Recovery | Transmit All Ones | No effect on op. | | | L | Clocked | Open | Power Down | Pulse Shaping ON | No Loopback | | | † Hardware mode only. | | | | | | | | • | | | | | | |------|---------|-------------------|---------------|-------------------|--------------------| | MCLK | TCLK | LOOP <sup>†</sup> | Receive Mode | Transmit Mode | Loopback | | L | Clocked | L | Power Down | Pulse Shaping ON | No Remote Loopback | | L | Clocked | Н | Power Down | Pulse Shaping ON | No effect on op. | | L | Н | Open | Power Down | Pulse Shaping OFF | No Loopback | | L | Н | L | Power Down | Pulse Shaping OFF | No Remote Loop | | L | Н | Н | Power Down | Pulse Shaping OFF | No effect on op. | | L | L | Х | Power Down | Power down | No Loopback | | Н | Clocked | Open | Data Recovery | Pulse Shaping ON | No Loopback | | Н | Clocked | L | Data Recovery | Pulse Shaping OFF | Remote Loopback | | Н | Clocked | Н | Data Recovery | Pulse Shaping ON | Analog Loopback | | Н | L | Open | Data Recovery | Power down | No Loopback | | Н | L | L | Data Recovery | Pulse Shaping OFF | Remote Loopback | | Н | Н | Open | Data Recovery | Pulse Shaping OFF | No Loopback | | Н | Н | L | Data Recovery | Pulse Shaping OFF | Remote Loopback | | Н | Н | Н | Data Recovery | Pulse Shaping OFF | Analog Loopback | **Table 2. Operation Mode Summary** ### 2.11 Interfacing with 5V logic Hardware mode only. The LXT380 can interface with 5V logic. In this case, the VCCIO pins should connected to a 5V power supply. The VCCIO pins feed the digital I/O pads making the input/output voltage levels consistent with 5V logic. The internal logic will still operate from the 3.3V supply (VCC0 and VCC1) to minimize the power consumption. See Table 28. #### 2.12 Parallel Host Interface The LXT380 incorporates a highly flexible 8-bit parallel microprocessor interface. The interface is generic and is designed to support both non-multiplexed and multiplexed address/data bus systems for Motorola and Intel bus topologies. Two pins (MUX and MOT/INTL) select four different operating modes. See Table 3. Table 3. Operating Mode | MUX | MOT/INTL | Operating Mode | |-----|----------|--------------------------| | 0 | 0 | Motorola Non-Multiplexed | | 0 | 1 | Intel Non-Multiplexed | | 1 | 0 | Motorola Multiplexed | | 1 | 1 | Intel Multiplexed | The interface includes an address bus (A3–A0) and a data bus (D7–D0) for non-multiplexed operation and an 8-bit address/data bus for multiplexed operation. WR, RD, R/W, CS, ALE, DS, INT and RDY/ACK are used as control signals. A significant enhancement is an internal wait-state generator that controls an Intel and Motorola compatible handshake output signal (RDY/ACK). In Motorola mode, ACK Low signals valid information is on the data bus. During a write cycle a Low signal acknowledges the acceptance of the write data. In Intel mode, RDY High signals to the controlling processor that the bus cycle can be completed. While Low, the microprocessor must insert wait states. This allows the LXT380 to interface with wait-state capable microcontrollers, independent of the processor bus speed. To activate this function, a reference clock is required on the MCLK pin. An additional active Low interrupt output signal indicates alarm conditions like LOS and DFM to the microprocessor. The LXT380 has a 4 bit address bus and provides 15 user accessible 8-bit registers for configuration, alarm monitoring, and control of the chip. #### 2.12.1 Motorola Interface The Motorola interface is selected by asserting the $\overline{MOT}/INTL$ pin Low. In non-multiplexed mode the falling edge of $\overline{DS}$ is used to latch the address information on the address bus. In multiplexed operation the address on the multiplexed address data bus is latched into the device with the falling edge of $\overline{AS}$ . In non-multiplexed mode, $\overline{AS}$ should be pulled High. The $R/\overline{W}$ signal indicates the direction of the data transfer. The $\overline{DS}$ signal is the timing reference for all data transfers and typically has a duty cycle of 50%. A read cycle is indicated by asserting $R/\overline{W}$ High with a falling edge on $\overline{DS}$ . A write cycle is indicated by asserting $R/\overline{W}$ Low with a rising edge on $\overline{DS}$ . Both cycles require the $\overline{\text{CS}}$ signal to be Low and the Address pins to be actively driven by the microprocessor. **Note:** $\overline{CS}$ and $\overline{DS}$ can be connected together in Motorola mode. In a write cycle, the data bus is driven by the microprocessor. In a read cycle the bus is driven by the LXT380. #### 2.12.2 Intel Interface The Intel interface is selected by asserting the $\overline{MOT}/INTL$ pin High. The LXT380 supports non-multiplexed interfaces with separate address and data pins when MUX is asserted Low, and multiplexed interfaces when MUX is asserted High. The address is latched in on the falling edge of ALE. In non-multiplexed mode, ALE should be pulled High. $R/\overline{W}$ is used as the $\overline{RD}$ signal and $\overline{DS}$ is used as the $\overline{WR}$ signal. A read cycle is indicated to the LXT380 when the processor asserts $\overline{RD}$ Low while the $\overline{WR}$ signal is held High. A write operation is indicated to the LXT380 by asserting $\overline{WR}$ Low while the $\overline{RD}$ signal is held High. Both cycles require the $\overline{CS}$ signal to be Low. ### 2.13 Interrupt Handling ### 2.13.1 Interrupt Sources There are two interrupt sources: - 1. Status change in the Loss of Signal (LOS) status register (04H.) The LXT380'S analog/digital loss of signal processor continuously monitors the receiver signal and updates the specific LOS status bit to indicate presence or absence of a LOS condition. - Status change in the Driver Failure Monitoring (DFM) status register (05H.) The LXT380'S smart power driver circuit continuously monitors the output drivers signal and updates the specific DFM status bit to indicate presence or absence of a secondary driver short circuit condition. ### 2.13.2 Interrupt Enable The LXT380 provides a latched interrupt output ( $\overline{\text{INT}}$ ). An interrupt occurs any time there is a transition on any enabled bit in the status register. Register 06H is the LOS interrupt enable register and register 07H is the DFM enable register. Writing a logic "1" into the enable register will enable the respective bit in the respective interrupt status register to generate an interrupt. The power-on default value is all zeroes. The setting of the interrupt enable bit does not affect the operation of the status registers. Registers 08H and 09H are the LOS and DFM (respectively) interrupt status registers. When there is a transition on any enabled bit in a status register, the associated bit of the interrupt status register is set and an interrupt is generated (if one is not already pending). When an interrupt occurs, the INT pin is asserted Low. The output stage of the INT pin consists only of a pull-down device; an external pull-up resistor of approximately 10k ohm is required to support wired-OR operation. #### 2.13.3 Interrupt Clear When an interrupt occurs, the interrupt service routine (ISR) should read both *interrupt status* registers (08H and 09H) to identify the interrupt source. The ISR should then read the corresponding status monitor register to obtain the current status of the device. *Note:* There are two status monitor registers: the LOS (04H) and the DFM (05H). Reading either status monitors register will clear its corresponding interrupts on the rising edge of the read or data strobe. When all pending interrupts are cleared, will the <u>INT</u> pin goes High. ### 2.14 Serial Host Mode The LXT380 operates in Serial Host Mode when the MODE pin is left open. Figure 13 shows the SIO data structure. The registers are accessible through a 16bit word: an 8bit Command/Address byte (bits $R/\overline{W}$ and A1-A7) and a subsequent 8 bit data byte (bits D0-7). Bit $R/\overline{W}$ determines whether a read or a write operation occurs. Bits A4-0 in the Command/Address byte address specific registers (the address decoder ignores bits A7-A5). The data byte depends on both the value of bit $R/\overline{W}$ and the address of the register as set in the Command/Address byte. **Figure 13. Serial Host Mode Timing** ## 3.0 Register Descriptions Table 4. Serial and Parallel Port Register Addresses | | | Add | | | |-------------------------|--------|----------------------|------------------------|------| | Name | Symbol | Serial Port<br>A7-A1 | Parallel Port<br>A7-A0 | Mode | | ID Register | ID | xxx0000 | xxxx0000 | R | | Analog Loopback | ALOOP | xxx0001 | xxxx0001 | R/W | | Remote Loopback | RLOOP | xxx0010 | xxxx0010 | R/W | | TAOS Enable | TAOS | xxx0011 | xxxx0011 | R/W | | LOS Status Monitor | LOS | xxx0100 | xxxx0100 | R | | DFM Status Monitor | DFM | xxx0101 | xxxx0101 | R | | LOS Interrupt Enable | LIE | xxx0110 | xxxx0110 | R/W | | DFM Interrupt Enable | DIE | xxx0111 | xxxx0111 | R/W | | LOS Interrupt Status | LIS | xxx1000 | xxxx1000 | R | | DFM Interrupt Status | DIS | xxx1001 | xxxx1001 | R | | Software Reset Register | RES | xxx1010 | xxxx1010 | R/W | | Performance Monitoring | MON | xxx1011 | xxxx1011 | R/W | | Digital Loopback | DL | xxx1100 | xxxx1100 | R/W | | LOS Criteria Selection | LCS | xxx1101 | xxxx1101 | R/W | | Automatic TAOS Select | ATS | xxx1110 | xxxx1110 | R/W | Table 5. Register Addresses and Bit Names | Re | Register | | | | Bit | | | | | | | | |-------------------------|----------|------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | Name | Sym | Mode | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ID Register | ID | R | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | | | Analog<br>Loopback | ALOOP | R/W | AL7 | AL6 | AL5 | AL4 | AL3 | AL2 | AL1 | AL0 | | | | Remote<br>Loopback | RLOOP | R/W | RL7 | RL6 | RL5 | RL4 | RL3 | RL2 | RL1 | RL0 | | | | TAOS Enable | TAOS | R/W | TAOS7 | TAOS6 | TAOS5 | TAOS4 | TAOS3 | TAOS2 | TAOS1 | TAOS0 | | | | LOS Status<br>Monitor | LOS | R | LOS7 | LOS6 | LOS5 | LOS4 | LOS3 | LOS2 | LOS1 | LOS0 | | | | DFM Status<br>Monitor | DFM | R | DSM7 | DSM6 | DSM5 | DSM4 | DSM3 | DSM2 | DSM1 | DSM0 | | | | LOS Interrupt<br>Enable | LIE | R/W | LIE7 | LIE6 | LIE5 | LIE4 | LIE3 | LIE2 | LIE1 | LIE0 | | | | DFM Interrupt<br>Enable | DIE | R/W | DIE7 | DIE6 | DIE5 | DIE4 | DIE3 | DIE2 | DIE1 | DIE0 | | | ### Table 5. Register Addresses and Bit Names (Continued) | Reç | Register | | | | Bit | | | | | | | | |-------------------------------|----------|------|---------------|---------------|---------------|---------------|------|------|------|------|--|--| | Name | Sym | Mode | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | LOS Interrupt<br>Status | LIS | R | LIS7 | LIS6 | LIS5 | LIS4 | LIS3 | LIS2 | LIS1 | LIS0 | | | | DFM Interrupt<br>Status | DIS | R | DIS7 | DIS6 | DIS5 | DIS4 | DIS3 | DIS2 | DIS1 | DIS0 | | | | Software<br>Reset<br>Register | RES | R/W | RES7 | RES6 | RES5 | RES4 | RES3 | RES2 | RES1 | RES0 | | | | Performance<br>Monitoring | MON | R/W | re-<br>served | re-<br>served | re-<br>served | re-<br>served | А3 | A2 | A1 | A0 | | | | Digital<br>Loopback | DL | R/W | DL7 | DL6 | DL5 | DL4 | DL3 | DL2 | DL1 | DL0 | | | | LOS Criteria<br>Select | LCS | R/W | LCS7 | LCS6 | LCS5 | LCS4 | LCS3 | LCS2 | LCS1 | LCS0 | | | | Automatic<br>TAOS Select | ATS | R/W | ATS7 | ATS6 | ATS5 | ATS4 | ATS3 | ATS2 | ATS1 | ATS0 | | | ### Table 6. ID Register (00H) | Bit | Name | Function | |-----|---------|-----------------------------------------------------------------------| | 7-0 | ID7-ID0 | This register contains a unique revision code and is mask programmed. | ### Table 7. Analog Loopback Register (01H) | Bit | Name | Function | |-----|---------|---------------------------------------------------------------------------------| | 7-0 | AL7-AL0 | Setting a bit to "1" enables analog loopback for transceivers 7–0 respectively. | ### Table 8. Remote Loopback Register (02H) | Bit | Name | Function | |-----|---------|---------------------------------------------------------------------------------| | 7-0 | RL7-RL0 | Setting a bit to "1" enables remote loopback for transceivers 7–0 respectively. | ### Table 9. TAOS Enable Register (03H) | Bit | Name | Function | |-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | TAOS7-<br>TAOS0 | Setting a bit to "1" causes a continuous stream of marks to be sent out at the TTIP and TRING pins of the respective transceiver 7–0. MCLK is used as timing reference. If MCLK is not available, the channel TCLK is used as the reference. On power up all register bits are set to "0." | ### Table 10. LOS Status Monitor Register (04H) | Bit | Name | Function | |-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | LOS7-LOS0 | Respective bit(s) are set to "1" every time the LOS processor detects a valid loss of signal condition in transceivers 7–0. RCLK is used as timing reference. If RCLK is not available an internal timing signal is used to qualify the LOS condition. Any change in the state causes an interrupt. On power up the register is set to "0." All LOS interrupts are cleared by a single read operation. | #### Table 11. DFM Status Monitor Register (05H) | Bit | Sit Name Function | | |-----|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | DFM7-DFM0 | Respective bit(s) are set to "1" every time the short circuit monitor detects a valid secondary output driver short circuit condition in transceivers 7–0. On power-up all the register bits are set to "0." All DFM interrupts are cleared by a single read operation. | ### Table 12. LOS Interrupt Enable Register (06H) | Bit | Name | Function | | |-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7-0 | LIE7-LIE0 | Transceiver 7–0 LOS interrupts are enabled by writing a "1" to the respective bit. On power-up all the register bits are set to "0" and all interrupts are disabled. | | ### Table 13. DFM Interrupt Enable Register (07H) | Bit | Name | Function | |-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | DIE7-DIE0 | Transceiver 7–0 DFM interrupts are enabled by writing a "1" to the respective bit. On power-up all the register bits are set to "0" and all interrupts are disabled. | ### Table 14. LOS Interrupt Status Register (08H) | Bit | Bit Name Function | | |-----|-------------------|------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | LIS7-LIS0 | These bits are set to "1" every time a LOS status change has occurred since the last cleared interrupt in transceivers 7–0 respectively. | #### Table 15. DFM Interrupt Status Register (09H) | Bit | Name | Function | | | | |-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7-0 | DIS7-DIS0 | These bits are set to "1" every time a DFM status change has occurred since the last cleared interrupt in transceivers 7–0 respectively. | | | | ### Table 16. Software Reset Register (0AH) | Bit | Name | Function | |-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------| | 7-0 | RES7-RES0 | Setting a bit to "1" resets the respective transceiver 7–0 respectively. This does not reset the register ('0' clears the reset). | **Table 17. Performance Monitoring Register** | Dia. | Nama | Function - | Protected Monitoring Select | | | | | |------|------------|-----------------------------|-----------------------------|----|-----------|-----------|--------------------------| | Bit | Name | | <b>A3</b> | A2 | <b>A1</b> | <b>A0</b> | Mode | | 0 | A0 | | 0 | 0 | 0 | 0 | No protection monitoring | | | AU | | 0 | 0 | 0 | 1 | RX1 | | 1 | A1 | | 0 | 0 | 1 | 0 | RX2 | | ' | Λ1 | Protected Monitoring Select | 0 | 0 | 1 | 1 | RX3 | | 2 | A2 | Protected Monitoring Select | 0 | 1 | 0 | 0 | RX4 | | | 72 | | 0 | 1 | 0 | 1 | RX5 | | 3 | А3 | | 0 | 1 | 1 | 0 | RX6 | | | Ao | | 0 | 1 | 1 | 1 | RX7 | | 4 | reserved | ed - | 1 | 0 | 0 | 0 | No protection monitoring | | - | reserved | | 1 | 0 | 0 | 1 | TX1 | | 5 | reserved | _ | 1 | 0 | 1 | 0 | TX2 | | | 3 Teserveu | veu - | 1 | 0 | 1 | 1 | TX3 | | 6 | 6 reserved | | 1 | 1 | 0 | 0 | TX4 | | | 10301760 | | 1 | 1 | 0 | 1 | TX5 | | 7 | reserved | _ | 1 | 1 | 1 | 0 | TX6 | | | | - | 1 | 1 | 1 | 1 | TX7 | ### Table 18. Digital Loopback Register (0CH) | Bit | Name | Function | | | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7-0 | DL7-DL0 | Setting a bit to "1" enables digital loopback for the respective transceiver. During digital loopback LOS and TAOS stay active and independent of TCLK, while data received on TPOS/TNEG/TCLK is looped back to RPOS/RNEG/RCLK. On power up all register bits are set to "0." | | | ### Table 19. LOS Criteria Register (0DH) | Bit | Name | Function | |-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | LCS7-LCS0 | Setting a bit to "1" selects the ETSI 300233 LOS mode for the respective transceiver. On power-on reset the register is set to "0" and G.775 LOS operation is selected. | ### Table 20. Automatic TAOS Select Register (0EH) | Bit | Name | Function | |-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-0 | ATS7-ATS0 | Setting a bit to "1" enables automatic TAOS generation whenever a LOS condition is detected in the respective transceiver. On power-on reset the register is set to "0." | # 4.0 JTAG Boundary Scan ### 4.1 Overview The LXT380 supports IEEE 1149.1 compliant JTAG boundary scan. Boundary scan allows easy access to the interface pins for board testing purposes. In addition to the traditional IEE1149.1 digital boundary scan capabilities, the LXT380 also includes analog test port capabilities. This feature provides access to the TIP and RING signals in each channel (transmit and receive). This way, the signal path integrity across the primary winding of each coupling transformer can be tested. ### 4.2 Architecture Figure 14 represents the LXT380 basic JTAG architecture. The LXT380 JTAG architecture includes a TAP Test Access Port Controller, data registers and an instruction register. The following paragraphs describe these blocks in detail. Figure 14. LXT380 JTAG Architecture ## 4.3 TAP Controller The TAP controller is a 16 state synchronous state machine controlled by the TMS input and clocked by TCK. See Figure 15. The TAP controls whether the LXT380 is in reset mode, receiving an instruction, receiving data, transmitting data or in an idle state. Table 21 describes in detail each of the states represented in Figure 15. **Table 21. TAP State Description** | State | Description | | | | | | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Test logic reset | In this state the test logic is disabled. The device is set to normal operation mode. While in this state, the instruction register is set to the ICODE instruction. | | | | | | | Run—test/idle | The TAP controller stays in this state as long as TMS is low. Used to perform tests. | | | | | | | Capture—DR | The Boundary Scan Data Register (BSR) is loaded with input pin data. | | | | | | | Shift—DR | Shifts the selected test data registers by one stage toward its serial output. | | | | | | | Update—DR | Data is latched into the parallel output of the BSR when selected. | | | | | | | Capture—IR | Used to load the instruction register with a fixed instruction. | | | | | | | Shift—IR | Shifts the instruction register by one stage. | | | | | | | Update—IR | Loads a new instruction into the instruction register. | | | | | | | Pause—IR<br>Pause—DR | Momentarily pauses shifting of data through the data/instruction registers. | | | | | | | Exit1—IR<br>Exit1—DR<br>Exit2—IR<br>Exit2—DR | Temporary states that can be used to terminate the scanning process. | | | | | | Figure 15. JTAG State Diagram ## 4.4 JTAG Register Description The following paragraphs describe each of the registers represented in Figure 14 on page 37. ### 4.4.1 Boundary Scan Register, BSR The BSR is a shift register that provides access to all the digital I/O pins. The BSR is used to apply and read test patterns to/from the board. Each pin is associated with a scan cell in the BSR register. Bidirectional pins or tristatable pins require more than one position in the register. Table 22 shows the BSR scan cells and their functions. Data into the BSR is shifted in LSB first. Table 22. Boundary Scan Register, BSR | Bit # | Pin<br>Signal | I/O Type | Bit<br>Symbol | Comments | |-------|---------------|----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | LOOP0 | I/O | PDO0 | | | 1 | LOOP0 | I/O | PADD0 | | | 2 | LOOP1 | I/O | PDO1 | | | 3 | LOOP1 | I/O | PADI1 | | | 4 | LOOP2 | I/O | PDO2 | | | 5 | LOOP2 | I/O | PADI2 | | | 6 | LOOP3 | I/O | PDO3 | | | 7 | LOOP3 | I/O | PADI3 | | | 8 | LOOP4 | I/O | PDO4 | | | 9 | LOOP4 | I/O | PADI4 | | | 10 | LOOP5 | I/O | PDO5 | | | 11 | LOOP5 | I/O | PADI5 | | | 12 | LOOP6 | I/O | PDO6 | | | 13 | LOOP6 | I/O | PADI6 | | | 14 | LOOP7 | I/O | PDO7 | | | 15 | LOOP7 | I/O | PADI7 | | | 16 | N/A | - | PDOEN | PDOEN controls the LOOP0 through LOOP7 pins. Setting PDOEN to "1" configures the pins as outputs. The output value to the pin is set in PDO[07]. Setting PDOEN to "0" tristates all the pins. The input value to the pins can be read in PADD[0.7]. | | 17 | TCLK1 | I | TCLK1 | | | 18 | TPOS1 | I | TPOS1 | | | 19 | TNEG1 | I | TNEG1 | | | 20 | RCLK1 | 0 | RCLK1 | | | 21 | RPOS1 | 0 | RPOS1 | | | 22 | RNEG1 | 0 | RNEG1 | | | 23 | N/A | - | HIZB1 | HIZB1 controls the RPOS1, RNEG1 and RCLK1 pins. Setting HIZB1 to "1" enables output on the pins. Setting HIZB1 to "0" tristates the pins. | Table 22. Boundary Scan Register, BSR (Continued) | Bit # | Pin<br>Signal | I/O Type | Bit<br>Symbol | Comments | |-------|---------------|----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 24 | LOS1 | 0 | LOS1 | | | 25 | TCLK0 | I | TCLK0 | | | 26 | TPOS0 | I | TPOS0 | | | 27 | TNEG0 | I | TNEG0 | | | 28 | RCLK0 | 0 | RCLK0 | | | 29 | RPOS0 | 0 | RPOS0 | | | 30 | RNEG0 | 0 | RNEG0 | | | 31 | N/A | - | HIZB0 | HIZB0 controls the RPOS0, RNEG0 and RCLK0 pins. Setting HIZB0 to "1" enables output on the pins. Setting HIZB0 to "0" tristates the pins. | | 32 | LOS0 | 0 | LOS0 | | | 33 | MUX | I | MUX | | | 34 | LOS3 | 0 | LOS3 | | | 35 | RNEG3 | 0 | RNEG3 | | | 36 | RPOS3 | 0 | RPOS3 | | | 37 | N/A | - | HIZB3 | HIZB3 controls the RPOS3, RNEG3 and RCLK3 pins. Setting HIZB3 to "1" enables output on the pins. Setting HIZB3 to "0" tristates the pins. | | 38 | RCLK3 | 0 | RCLK3 | | | 39 | TNEG3 | I | TNEG3 | | | 40 | TPOS3 | I | TPOS3 | | | 41 | TCLK3 | I | TCLK3 | | | 42 | LOS2 | 0 | LOS2 | | | 43 | RNEG2 | 0 | RNEG2 | | | 44 | RPOS2 | 0 | RPOS2 | | | 45 | N/A | - | HIZB2 | HIZB2 controls the RPOS2, RNEG2 and RCLK2 pins. Setting HIZB2 to "1" enables output on the pins. Setting HIZB2 to "0" tristates the pins. | | 46 | RCLK2 | 0 | RCLK2 | | | 47 | TNEG2 | I | TNEG2 | | | 48 | TPOS2 | I | TPOS2 | | | 49 | TCLK2 | I | TCLK2 | | | 50 | INT | 0 | INTRUPTB | | | 51 | ACK | 0 | SDORDY | | | 52 | N/A | - | SDORDYE<br>N | SDORDYEN controls the ACK pin. Setting SDORDYEN to "1" enables output on ACK pin. Setting SDORDYEN to "0" tristates the pin. | | 53 | DS | I | WRB | | | 54 | R/W | I | RDB | | | 55 | ALE | I | ALE | | Table 22. Boundary Scan Register, BSR (Continued) | Bit # | Pin<br>Signal | I/O Type | Bit<br>Symbol | Comments | |-------|---------------|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | LOS1 | 0 | LOS1 | | | 25 | TCLK0 | I | TCLK0 | | | 26 | TPOS0 | I | TPOS0 | | | 27 | TNEG0 | I | TNEG0 | | | 28 | RCLK0 | 0 | RCLK0 | | | 29 | RPOS0 | 0 | RPOS0 | | | 30 | RNEG0 | 0 | RNEG0 | | | 31 | N/A | - | HIZB0 | HIZB0 controls the RPOS0, RNEG0 and RCLK0 pins. Setting HIZB0 to "1" enables output on the pins. Setting HIZB0 to "0" tristates the pins. | | 32 | LOS0 | 0 | LOS0 | | | 33 | MUX | I | MUX | | | 34 | LOS3 | 0 | LOS3 | | | 35 | RNEG3 | 0 | RNEG3 | | | 36 | RPOS3 | 0 | RPOS3 | | | 37 | N/A | - | HIZB3 | HIZB3 controls the RPOS3, RNEG3 and RCLK3 pins. Setting HIZB3 to "1" enables output on the pins. Setting HIZB3 to "0" tristates the pins. | | 38 | RCLK3 | 0 | RCLK3 | | | 39 | TNEG3 | I | TNEG3 | | | 40 | TPOS3 | I | TPOS3 | | | 41 | TCLK3 | I | TCLK3 | | | 42 | LOS2 | 0 | LOS2 | | | 43 | RNEG2 | 0 | RNEG2 | | | 44 | RPOS2 | 0 | RPOS2 | | | 45 | N/A | - | HIZB2 | HIZB2 controls the RPOS2, RNEG2 and RCLK2 pins. Setting HIZB2 to "1" enables output on the pins. Setting HIZB2 to "0" tristates the pins. | | 46 | RCLK2 | 0 | RCLK2 | | | 47 | TNEG2 | I | TNEG2 | | | 48 | TPOS2 | I | TPOS2 | | | 49 | TCLK2 | I | TCLK2 | | | 50 | INT | 0 | INTRUPTB | | | 51 | ACK | 0 | SDORDY | | | 52 | N/A | - | SDORDYE<br>N | SDORDYEN controls the $\overline{ACK}$ pin. Setting SDORDYEN to "1" enables output on $\overline{ACK}$ pin. Setting SDORDYEN to "0" tristates the pin. | | 53 | DS | I | WRB | | | 54 | R/W | I | RDB | | | 55 | ALE | I | ALE | | Table 22. Boundary Scan Register, BSR (Continued) | Bit # | Pin<br>Signal | I/O Type | Bit<br>Symbol | Comments | |-------|---------------|----------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 56 | CS | I | CSB | | | 57 | MOT/<br>INTL | I | IMB | | | 58 | TCLK5 | I | TCLK5 | | | 59 | TPOS5 | I | TPOS5 | | | 60 | TNEG5 | I | TNEG5 | | | 61 | RCLK5 | 0 | RCLK5 | | | 62 | RPOS5 | 0 | RPOS5 | | | 63 | RNEG5 | 0 | RNEG5 | | | 64 | N/A | - | HIZB5 | HIZB5 controls the RPOS5, RNEG5 and RCLK5 pins. Setting HIZB5 to "1" enables output on the pins. Setting HIZB5 to "0" tristates the pins. | | 65 | LOS5 | 0 | LOS5 | | | 66 | TCLK4 | I | TCLK4 | | | 67 | TPOS4 | I | TPOS4 | | | 68 | TNEG4 | I | TNEG4 | | | 69 | RCLK4 | 0 | RCLK4 | | | 70 | RPOS4 | 0 | RPOS4 | | | 71 | RNEG4 | 0 | RNEG4 | | | 72 | N/A | - | HIZB4 | HIZB4 controls the RPOS4, RNEG4 and RCLK4 pins. Setting HIZB4 to "1" enables output on the pins. Setting HIZB4 to "0" tristates the pins. | | 73 | LOS4 | 0 | LOS4 | | | 74 | OE | I | OE | | | 75 | CLKE | I | CLKE | | | 76 | LOS7 | 0 | LOS7 | | | 77 | RNEG7 | 0 | RNEG7 | | | 78 | RPOS7 | 0 | RPOS7 | | | 79 | N/A | - | HIZB7 | HIZB7 controls the RPOS7, RNEG7 and RCLK7 pins. Setting HIZB7 to "1" enables output on the pins. Setting HIZB7 to "0" tristates the pins. | | 80 | RCLK7 | 0 | RCLK7 | | | 81 | TNEG7 | I | TNEG7 | | | 82 | TPOS7 | I | TPOS7 | | | 83 | TCLK7 | I | TCLK7 | | | 84 | LOS6 | 0 | LOS6 | | | 85 | RNEG6 | 0 | RNEG6 | | | 86 | RPOS6 | 0 | RPOS6 | | | 87 | N/A | - | HIZB6 | HIZB6 controls the RPOS6, RNEG6 and RCLK6 pins. Setting HIZB6 to "1" enables output on the pins. Setting HIZB6 to "0" tristates the pins. | Table 22. Boundary Scan Register, BSR (Continued) | Bit # | Pin<br>Signal | I/O Type | Bit<br>Symbol | Comments | |-------|---------------|----------|---------------|----------| | 88 | RCLK6 | 0 | RCLK6 | | | 89 | TNEG6 | I | TNEG6 | | | 90 | TPOS6 | I | TPOS6 | | | 91 | TCLK6 | I | TCLK6 | | | 92 | MCLK | I | MCLK | | | 93 | MODE | I | MODE | | | 94 | GND | _ | A4 | | | 95 | А3 | I | А3 | | | 96 | A2 | I | A2 | | | 97 | A1 | I | A1 | | | 98 | A0 | I | A0 | | ## 4.4.2 Device Identification Register, IDR The IDR register provides access to the manufacturer number, part number and the LXT380 revision. The register is arranged per IEEE 1149.1 and is represented in Table 23. Data into the IDR is shifted in LSB first. Table 23. Device Identification Register, IDR | Bit # | Comments | | | | | |-------|---------------------|--|--|--|--| | 31–28 | Revision Number | | | | | | 27–12 | Part Number | | | | | | 11–1 | Manufacturer Number | | | | | | 0 | Set to '1' | | | | | # 4.4.3 Bypass Register, BYR The Bypass Register is a 1 bit register that allows direct connection between the TDI input and the TDO output. ## 4.4.4 Analog Port Scan Register, ASR The ASR is a 5 bit shift register used to control the analog test port at pins AT1, AT2. When the INTEST\_ANALOG instruction is selected, TDI connects to the ASR input and TDO connects to the ASR output. After 5 TCK rising edges, a 5 bit control code is loaded into the ASR. Data into the ASR is shifted in LSB first. Table 24 shows the 16 possible control codes and the corresponding operation on the analog port. The Analog Test Port can be used to verify continuity across the coupling transformers primary winding. Table 24. Analog Port Scan Register, ASR | ASR Control Code | AT1 Forces Voltage To: | AT2 Senses Voltage From: | |------------------|------------------------|--------------------------| | 11111 | TTIP0 | TRING0 | | 11110 | TTIP1 | TRING1 | | 11101 | TTIP2 | TRING2 | | 11100 | TTIP3 | TRING3 | | 11011 | TTIP4 | TRING4 | | 11010 | TTIP5 | TRING5 | | 11001 | TTIP6 | TRING6 | | 11000 | RTIP7 | RRING7 | | 10111 | RTIP0 | RRING0 | | 10110 | RTIP1 | RRING1 | | 10101 | RTIP2 | RRING2 | | 10100 | RTIP3 | RRING3 | | 10011 | RTIP4 | RRING4 | | 10010 | RTIP5 | RRING5 | | 10001 | RTIP6 | RRING6 | | 10000 | RTIP7 | RRING7 | The Analog Test Port can be used to verify continuity across the coupling transformer's primary winding. By applying a stimulus to the AT1 input, a known voltage will appear at AT2 for a given load. This, in effect, tests the continuity of a receive or transmit interface. See Figure 16. ## 4.4.5 Instruction Register, IR The IR is a 3 bit shift register that loads the instruction to be performed. The instructions are shifted LSB first. Table 25 shows the valid instruction codes and the corresponding instruction description. Figure 16. Analog Test Port Application # 5.0 Test Specifications Table 25. Instruction Register, IR | Instruction | Code # | Comments | | | | |------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | EXTEST | 000 | Connects the BSR to TDI and TDO. Input pins values are loaded into the BSR. Output pins values are loaded from the BSR. | | | | | INTEST_ANALOG | 010 | Connects the ASR to TDI and TDO. Allows voltage forcing/sensing through AT1 and AT2. Refer to Table 24. | | | | | SAMPLE / PRELOAD | 100 | Connects the BSR to TDI and TDO. The normal path between the LXT380 logic and the I/O pins is maintained. The BSR is loaded with the signals in the I/O pins. | | | | | IDCODE | 110 | Connects the IDR to the TDO pin. | | | | | BYPASS | 111 | Serial data from the TDI input is passed to the TDO output through the 1 bit Bypass Register. | | | | **Tables 26** through 41 and Figure 20 through 31 represent the performance specifications of the LXT380 and are guaranteed by test except, where noted, by design. The minimum and maximum values listed in Tables 28 through 41 are guaranteed over the recommended operating conditions specified in Table 27. **Table 26. Absolute Maximum Ratings** | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------------|-------------------------|--------------------|------------------------------|--------| | DC supply voltage | VCC0, VCC1, TVCC<br>0-7 | -0.5 | 4.0 | V | | DC supply voltage | VCCIO0, VCCIO1 | -0.5 | 7.0 | V | | Input voltage on any digital pin | Vin | GND-0.5<br>GND-0.5 | VCCIO0 + 0.5<br>VCCIO1 + 0.5 | V<br>V | | Input voltage on RTIP, RRING <sup>1</sup> | VIN | GND-0.5 | VCC0 + 0.5<br>VCC1 + 0.5 | V | | ESD voltage on any Pin <sup>2</sup> | Vin | 2000 | | V | | Transient latch-up current on any pin | lin | | 100 | mA | | Input current on any digital pin <sup>3</sup> | lin | -10 | 10 | mA | | DC input current on TTIP, TRING <sup>3</sup> | lin | | ±100 | mA | | DC input current on RTIP, RRING <sup>3</sup> | lin | | ±100 | mA | | Storage temperature | TSTOR | -65 | +150 | °C | Caution: Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ### NOTES: - 1. Referenced to ground. - 2. Human body model. - 3. Constant input current. **Table 26. Absolute Maximum Ratings (Continued)** | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------------|----------------|-----|-----|------| | Maximum package power dissipation | P <sub>P</sub> | | 850 | mW | | Thermal resistance, junction to ambient, 144 pin LQFP package | | | 28 | °C/W | | Thermal resistance, junction to ambient, 160 pin PBGA package | | | 28 | °C/W | **Caution:** Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ### NOTES: - 1. Referenced to ground. - 2. Human body model. - 3. Constant input current. **Table 27. Recommended Operating Conditions** | age | Vcc | | | 1 | Unit | Test Condition | |------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | VCC | 3.135 | 3.3 | 3.465 | V | 3.3V ± 5% | | supply voltage | Vcc | 3.135 | 3.3 | 5.25 | V | | | ting temperature | TA | -40 | 25 | +85 | °C | | | $\Omega$ , coax cable $\Omega$ $\Omega$ , TWP cable $\Omega$ $\Omega$ , coax cable $\Omega$ $\Omega$ , TWP cable | I <sub>TVCC</sub> | - | -<br>125<br>100 | 265<br>210<br>–<br>– | mA<br>mA<br>mA | 100% 1's density<br>100% 1's density<br>50% 1's density<br>50% 1's density | | oower supply | I <sub>VCC</sub> | _ | 80 | 100 | mA | | | Average I/O power supply current <sup>1, 2</sup> | | | 18 | 25 | mA | | | TTIP and | RL | 40 | ı | _ | Ω | | | 5<br>20<br>5<br>20<br>5<br>0<br>0 | $\Omega$ , coax cable $\Omega$ , $\Omega$ , TWP cable $\Omega$ , coax cable $\Omega$ , TWP cable $\Omega$ , TWP cable ower supply | $\Omega$ , coax cable $\Omega$ , $\Omega$ , TWP cable $\Omega$ , coax cable $\Omega$ , TWP cable $\Omega$ $\Omega$ , TWP cable ower supply $\Omega$ | $\Omega$ , coax cable $\Omega$ , $\Omega$ , TWP cable $\Omega$ , coax cable $\Omega$ , TWP cable $\Omega$ $\Omega$ , TWP cable $\Omega$ $\Omega$ , TWP cable $\Omega$ $\Omega$ , TWP cable $\Omega$ $\Omega$ , TWP cable $\Omega$ $\Omega$ , TWP cable $\Omega$ | $\Omega$ , coax cable $\Omega$ , TWP cable $\Omega$ , coax cable $\Omega$ $\Omega$ , TWP | $\Omega$ , coax cable $\Omega$ , TWP cable $\Omega$ , TWP cable $\Omega$ , TWP cable $\Omega$ | $\Omega$ , coax cable $\Omega$ , TWP cable $\Omega$ , TWP cable $\Omega$ , TWP cable $\Omega$ | - Current consumption over the full operating temperature and power supply voltage range. Digital inputs are within 10% of the supply rails and digital outputs are driving a 50pF load. **Table 28. DC Characteristics** | Parameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | |----------------------------------------|-----|------|------|-------|------|----------------| | High level input voltage | VIH | 2 | - | _ | V | | | Low level input voltage | VIL | | - | 0.8 | V | | | High level output voltage <sup>1</sup> | Voн | 2.4 | - | VccIO | V | IOUT= 400μA | | Low level output voltage <sup>1</sup> | Vol | = | = | 0.4 | V | IOUT= 1.6mA | **Table 28. DC Characteristics (Continued)** | P | arameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | |---------------------------|------------------------------|------|--------------------|--------------------|--------------------|-----------|-------------------------------------------------| | Low level input voltage | VINL | - | - | 1/<br>3VCC-<br>0.2 | V | | | | MODE | Midrange level input voltage | VINM | 1/<br>3VCC<br>+0.2 | 1/<br>2VCC | 2/<br>3VCC-<br>0.2 | V | | | and LOOP<br>0-7 | High level input voltage | VINH | 2/<br>3VCC<br>+0.2 | - | - | V | The VCC supply refers to VCCIO0 or VCCIO1 only. | | | Low level input current | linl | - | - | 50 | μA | | | | High level input current | linh | - | - | 50 | μA | | | Input leaka | ge current | II∟ | -10 | _ | +10 | μΑ | | | Tri state lea | kage current | lHZ | -10 | _ | +10 | μA | | | Tri state out | put current | lHZ | | - | 1 | μA | TTIP, TRING | | Line short c | ircuit current | _ | - | - | 50 | mA<br>RMS | 2 x 11 Ω series resistors and 1:2 transformer | | Input Leaka<br>TMS TDI TF | | _ | - | - | 50 | μA | | **Table 29. Transmit Transmission Characteristics** | Р | arameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | |-------------------------------|------------------------------------------|------------|----------------|-------------|--------------|--------|-------------------------------| | Output pulse amplitude | 75 Ω<br>120 Ω | - | 2.14<br>2.7 | 2.37<br>3.0 | 2.60<br>3.3 | V<br>V | Tested at the line side | | Peak<br>voltage of<br>a space | 75 Ω<br>120 Ω | - | -0.237<br>-0.3 | - | 0.237<br>0.3 | V<br>V | | | Transmit an with supply | nplitude variation | - | -1 | - | +1 | % | | | Difference be sequences | petween pulse | - | | - | 200 | mV | For 17 consecutive pulses | | Pulse width and negativ | ratio of the positive e pulses | - | 0.95 | - | 1.05 | - | At the nominal half amplitude | | Ratio for 75 | nsformer turns<br>/120 Ω<br>ic impedance | - | | 1:2<br>± 2% | - | - | Rt = 11 Ω ± 1% | | † Guarant | eed by design and ot | ther corre | lation me | thods. | | | | **Table 29. Transmit Transmission Characteristics (Continued)** | Р | arameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | | | | |----------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|----------------|----------------|-------|----------------|-------------------------------------------------|--|--|--| | Transmit<br>return loss<br>75 Ω<br>coaxial <sup>†</sup> | 51kHz to 102 kHz<br>102 kHz to 2.048<br>MHz<br>2.048 MHz to<br>3.072 MHz | - | 15<br>15<br>15 | 17<br>18<br>17 | - | dB<br>dB<br>dB | Using components in the LXD380 evaluation board | | | | | Transmit<br>return<br>loss, 120<br>Ω twisted<br>pair<br>cable <sup>†</sup> | 51kHz to 102 kHz<br>102 kHz to 2.048<br>MHz<br>2.048 MHz to<br>3.072 MHz | - | 15<br>15<br>15 | 18<br>19<br>18 | - | dB<br>dB<br>dB | Using components in the LXD380 evaluation board | | | | | Transmit int<br>100kHz | rinsic jitter: 20Hz to | - | | 0.030 | 0.050 | U.I. | Tx path TCLK is jitter free | | | | | † Guarant | † Guaranteed by design and other correlation methods. | | | | | | | | | | **Table 30. Receive Transmission Characteristics** | Р | arameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | |-----------------------------------------------|-------------------------------------------------------|------------|------------------|------------|------|----------------------|------------------------------------------------------------------------------------| | Permissible | cable attenuation | - | - | - | 12 | dB | @1024 kHz | | Receiver dy | namic range | DR | 0.5 | - | - | Vp | | | Signal to no margin | oise interference | S/I | -15 | = | = | dB | Per G.703, O.151 @ 6 dB cable attenuation | | Data decision | on threshold | SRE | 43 | 50 | 57 | % | Rel. to peak input voltage | | Data receiv | er squelch level | _ | - | 150 | _ | mV | | | Loss of sigr | nal threshold | _ | - | 200 | _ | mV | | | LOS hyster | esis | - | - | 50 | - | mV | | | Consecutive of signal | e zeros before loss | _ | _ | 32<br>2048 | _ | _ | G.775 recommendation<br>ETSI 300 233 specification | | LOS reset | | _ | 12.5% | _ | _ | _ | 1's density | | Low limit input jitter tolerance <sup>†</sup> | 1Hz to 20Hz<br>20Hz to 2.4kHz<br>18kHz to 100kHz | _ | 36<br>1.5<br>0.2 | - | _ | U.I.<br>U.I.<br>U.I. | G.823 recommendation † Cable attenuation is 6 dB | | Receiver in | put impedance | _ | - | 70 | _ | kΩ | @ 1.024 MHz | | Input termir tolerance | nation resistor | _ | | | ±1 | % | | | Common m impedance | | - | | 20 | | kΩ | | | Input<br>return<br>loss <sup>†</sup> | 51 kHz–102 kHz<br>102–2048 kHz<br>2048kHz–3072<br>kHz | - | 20<br>20<br>20 | - | - | dB<br>dB<br>dB | Measured against nominal impedance using components in the LXD380 evaluation board | | † Guarant | Leed by design and o | ther corre | lation met | thods. | | | l | **Table 30. Receive Transmission Characteristics (Continued)** | Parameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | | | | |-------------------------------------------------------|-----|------|------|------|-------|--------------------|--|--|--| | LOS delay time | - | - | 30 | - | μs | Data recovery mode | | | | | LOS reset | - | 10 | - | 255 | marks | Data recovery mode | | | | | Receive intrinsic jitter – 0.020 0.032 U.I. | | | | | | | | | | | † Guaranteed by design and other correlation methods. | | | | | | | | | | ## **Table 31. Analog Test Port Characteristics** | Parameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | |----------------------|--------|------|------|--------------|------|----------------| | 3 dB bandwidth | at13db | - | 5 | _ | MHz | | | Input voltage range | at1iv | 0 | - | VCC0<br>VCC1 | V | | | Output voltage range | at2ov | 0 | ı | VCC0<br>VCC1 | V | | ## **Table 32. Transmit Timing Characteristics** | Parameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | |-----------------------------------------|-------|------|-------|------|------|-----------------------------------------| | Master clock frequency | MCLK | - | 2.048 | - | MHz | | | Master clock tolerance | MCLK | -100 | = | 100 | ppm | | | Master clock duty cycle | | 40 | - | 60 | % | | | Output pulse width | TW | 219 | 244 | 269 | ns | | | Transmit clock frequency | TCLtK | - | 2.048 | - | MHz | | | Transmit clock tolerance | TCLKt | -50 | _ | +50 | ppm | | | Transmit clock duty cycle | tDC | 10 | _ | 90 | % | NRZ mode | | TPOS/TNEG pulse width (RZ mode) | tMPW | 236 | _ | 252 | ns | RZ mode (TCLK = H for >16 clock cycles) | | TPOS/TNEG to TCLK setup time | tsut | 20 | _ | - | ns | | | TCLK to TPOS/TNEG hold time | tHT | 20 | _ | - | ns | | | Delay time OE Low to driver<br>High Z | toez | - | _ | 1 | μs | | | Delay time TCLK Low to driver<br>High Z | tтz | 8 | _ | 15 | μs | | **Figure 17. Transmit Clock Timing** **Table 33. Receive Timing Characteristics** | Parameter | Sym | Min. | Тур. | Max. | Unit | Test Condition | |---------------------------------------------|------|------|------|------|------|-----------------------| | Receive clock capture range | - | _ | ±80 | - | ppm | | | Receive clock duty cycle <sup>1</sup> | RCKd | 35 | 50 | 65 | % | | | Receive clock pulse width <sup>1</sup> | tPW | 447 | 488 | 529 | ns | | | Receive clock pulse width low time | tPWH | 195 | 244 | 295 | ns | | | Receive clock pulse width high time | tPW | 195 | 244 | 295 | ns | | | Rise/fall time <sup>4</sup> | Tr | 20 | - | - | ns | @ CL=15 pF | | RPOS/RNEG pulse width (MCLK=H) <sup>2</sup> | tPWL | 200 | 244 | 300 | ns | | | RPOS/RNEG to RCLK rising setup time | tsur | 50 | 203 | _ | ns | | | RCLK rising to RPOS/RNEG hold time | tHR | 50 | 203 | - | ns | | | Delay time between RPOS/<br>RNEG and RCLK | ı | ı | ı | 5 | ns | MCLK = H <sup>3</sup> | ### NOTES: - RCLK duty cycle widths will vary depending on extent of received pulse jitter displacement. Maximum and minimum RCLK duty cycles are for worst case jitter conditions (0.2UI displacement for E1 per ITU G.823). - 2. Clock recovery is disabled in this mode. 3. If MCLK = H the receive PLLs are replaced by a simple EXOR circuit. - 4. For all digital outputs. Figure 18. Receive Clock Timing Diagram **Table 34. JTAG Timing Characteristics** | Parameter | Sym | Min | Тур | Max | Unit | Test Conditions | |---------------------------------------|------|-----|-----|-----|------|-----------------| | Cycle Time | tcyc | 200 | - | _ | ns | | | J-TMS/J-TDI to J-TCK rising edge time | tsut | 50 | _ | _ | ns | | | J-CLK rising to J-TMS/L-TDI hold time | tHT | 50 | _ | - | ns | | | J-TCLK falling to J-TDO valid | tDOD | - | - | 50 | ns | | Figure 19. JTAG Timing **Table 35. Intel Mode Read Timing Characteristics** | _ | | | | | | | |-------------------------------------------------------|-------|-----|------------------|-----|------|-----------------| | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | | Address setup time to latch | tsalr | 10 | _ | _ | ns | | | Valid address latch pulse width | t∨∟ | 30 | _ | _ | ns | | | Latch active to active read setup time | tslr | 10 | _ | _ | ns | | | Address setup time to $\overline{\text{RD}}$ inactive | Thar | 1 | _ | _ | ns | | | Address hold time from RD inactive | Tsar | 5 | _ | _ | ns | | | Address hold time from inactive ALE | Thalr | 5 | _ | _ | ns | | | Chip select setup time to active read | tscsr | 0 | - | - | ns | | | Chip select hold time from inactive read | tHCSR | 0 | - | - | ns | | | Active read to data valid delay time | tPRD | 10 | _ | 50 | ns | | | Inactive read to data tri-state delay time | tZRD | 3 | _ | 35 | ns | | | Valid read signal pulse width | tvrd | 60 | _ | _ | ns | | | Inactive read to inactive INT delay time | tINT | | - | 10 | ns | | | Active Chip Select to RDY delay time | tDRDY | 0 | - | 12 | ns | | | Active Ready low time | tvrdy | _ | - | 24 | ns | | | Inactive Ready to Tri-state Delay Time | tRDYZ | - | - | 3 | ns | | ### NOTES: <sup>1.</sup> Typical figures are at 25 C and are for design aid only: not guaranteed and not subject to production testing. 2. C<sub>L</sub>= 100pF on D0-D7 All other outputs are loaded with 50pF. Figure 21. Multiplexed Intel Read Timing **Table 36. Intel Mode Write Timing Characteristics** | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-------------------------------------------|-------|-----|------------------|-----|------|-----------------| | Address setup time to latch | tsalw | 10 | - | - | ns | | | Valid address latch pulse width | tvL | 30 | _ | _ | ns | | | Latch active to active write setup time | tslw | 10 | - | - | ns | | | Address setup time to WR inactive | Thaw | 2 | - | - | ns | | | Address hold time from WR inactive | Tsaw | 6 | _ | - | ns | | | Address hold time from inactive ALE | Thalw | 5 | _ | _ | ns | | | Chip select setup time to active write | tscsw | 0 | _ | _ | ns | | | Chip select hold time from inactive write | tHCSW | 0 | _ | _ | ns | | | Data valid to write active setup time | tsdw | 40 | _ | _ | ns | | | Data hold time to active write | tHDW | 30 | _ | _ | ns | | | Valid write signal pulse width | tvwr | 60 | _ | _ | ns | | | Inactive write to inactive INT delay time | tINT | - | - | 10 | ns | | | Chip select to RDY delay time | tDRDY | 0 | - | 12 | ns | | | Active ready low time | tvrdy | _ | _ | 24 | ns | | | Inactive ready to Tri-state delay time | tRDYZ | - | | 3 | ns | | ### NOTES: <sup>1.</sup> Typical figures are at 25 C and are for design aid only: not guaranteed and not subject to production testing. 2. C<sub>L</sub>= 100pF on D0-D7 All other outputs are loaded with 50pF. Figure 22. Non-Multiplexed Intel Mode Write Timing **Table 37. Motorola Bus Read Timing Characteristics** | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-------------------------------------------------------|--------|-----|------------------|-----|------|------------------| | Address setup time to address or data strobe | tsar | 10 | - | - | ns | | | Address hold time from address or data strobe | thar | 5 | - | - | ns | | | Valid address strobe pulse width | tvas | 95 | - | _ | ns | | | R/W setup time to active data strobe | tsrw | 10 | - | - | ns | | | R/W hold time from inactive data strobe | tHRW | 0 | - | - | ns | | | Chip select setup time to active data strobe | tscs | 0 | - | - | ns | | | Chip select hold time from inactive data strobe | tHCS | 0 | - | - | ns | | | Address strobe active to data strobe active delay | tasds | 20 | - | _ | ns | | | Delay time from active data strobe to valid data | tPDS | 3 | - | 30 | ns | | | Delay time from inactive data strobe to data High Z | tDZ | 3 | - | 30 | ns | | | Valid datastrobe pulse width | tvds | 60 | - | | ns | | | Inactive data strobe to inactive INT delay time | tint | - | - | 10 | ns | | | Data strobe inactive to address strobe inactive delay | tDSAS | 15 | - | - | ns | | | DS asserted to ACK asserted delay | tDACKP | _ | - | 26 | ns | | | DS deasserted to ACK deasserted delay | tDACK | _ | - | 10 | ns | | | Active ACK to valid data delay | tPACK | - | _ | 0 | ns | Design dependent | ### NOTES: <sup>1.</sup> Typical figures are at 25 $\mbox{C}^{\circ}$ and are for design aid only: not guaranteed and not subject to production testing. 2. $C_L$ = 100pF on D0-D7 All other outputs are loaded with 50pF. Figure 24. Non-Multiplexed Motorola Mode Read Timing Figure 25. Multiplexed Motorola Mode Read Timing **Table 38. Motorola Mode Write Timing Characteristics** | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-------------------------------------------------|------|-----|------------------|-----|------|-----------------| | Address setup time to address strobe | tsas | 10 | - | - | ns | | | Address hold time to address strobe | thas | 5 | - | - | ns | | | Valid address strobe pulse width | tvas | 95 | _ | _ | ns | | | R/W setup time to active data strobe | tsrw | 10 | _ | _ | ns | | | R/W hold time from inactive data strobe | tHRW | 0 | _ | _ | ns | | | Chip select setup time to active data strobe | tscs | 0 | - | - | ns | | | Chip select hold time from inactive data strobe | tHCS | 0 | - | - | ns | | ### NOTES: - 1. Typical figures are at 25 C and are for design aid only: not guaranteed and not subject to production testing. - 2. $C_L = 100 pF$ on D0-D7 All other outputs are loaded with 50pF. **Table 38. Motorola Mode Write Timing Characteristics (Continued)** | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Unit | Test Conditions | |-------------------------------------------------------|--------|-----|------------------|-----|------|-----------------| | Address strobe active to data strobe active delay | tasds | 20 | - | - | ns | | | Data setup time to DS deassertion | tsdw | 40 | - | - | ns | | | Data hold time from DS deassertion | tHDW | 30 | - | - | ns | | | Valid datastrobe pulse width | tvds | 60 | - | _ | ns | | | Inactive data strobe to inactive INT delay time | tint | _ | _ | 10 | ns | | | Data strobe inactive to address strobe inactive delay | tDSAS | 15 | _ | _ | ns | | | Active data strobe to ACK output enable time | tDACK | 0 | - | 12 | ns | | | DS asserted to ACK asserted delay | tDACKP | I | I | 26 | ns | | Figure 26. Non-Multiplexed Motorola Mode Write Timing <sup>1.</sup> Typical figures are at 25 C and are for design aid only: not guaranteed and not subject to production testing. 2. C<sub>L</sub>= 100pF on D0-D7 All other outputs are loaded with 50pF. Figure 27. Multiplexed Motorola Mode Write Timing **Table 39. Serial I/O Timing Characteristics** | Parameter | Sym | Min | Тур | Max | Unit | Test Condition | |-----------------------------------------------------------------------|--------|-----|-----|-----|------|-------------------| | Rise/fall time any pin | tRF | - | - | 100 | ns | Load 1.6mA, 50 pF | | SDI to SCLK setup time | tDC | 5 | - | - | ns | | | SCLK to SDI hold time | tCDH | 5 | _ | - | ns | | | SCLK Low time | tCL | 25 | _ | _ | ns | | | SCLK High time | tCH | 25 | _ | _ | ns | | | SCLK rise and fall time | tR, tF | - | - | 50 | ns | | | CS falling egde to SCLK rising edge | tcc | 10 | - | _ | ns | | | Last SCLK edge to $\overline{\text{CS}}$ rising edge | tcch | 10 | - | _ | ns | | | CS inactive time | tcwH | 50 | _ | _ | ns | | | SCLK to SDO valid delay time | tCDV | = | = | 5 | ns | | | SCLK falling edge or $\overline{\text{CS}}$ rising edge to SDO High Z | tCDZ | - | 10 | - | ns | | <sup>†</sup> Typical figures are at 25 C and are for design aid only: not guaranteed and not subject to production testing. Datasheet Datasheet Figure 28. Serial Input Timing Figure 29. Serial Output Timing **Table 40. Transformer Specifications** | Tx/Rx | Turns Ratio | Primary<br>Inductance<br>mH<br>(min.) | Leakage<br>Inductance<br>μH<br>(max.) | Interwinding<br>Capacitance<br>pF<br>(max.) | DCR $\Omega$ (max.) | Dielectric<br>Breakdown<br>Voltage V <sup>†</sup><br>(min.) | | | |--------------------------------------------|-------------|---------------------------------------|---------------------------------------|---------------------------------------------|----------------------|-------------------------------------------------------------|--|--| | TX | 1:2 | 1.2 | 0.60 | 60 | 0.70 pri<br>1.20 sec | 1500 Vrms | | | | RX | 1:1 | 1.2 | 0.60 | 60 | 1.10 pri<br>1.10 sec | 1500 Vrms | | | | † This parameter is application dependent. | | | | | | | | | Table 41. G.703 2.048 Mbit/s Pulse Mask Specifications | Parameter | Ca | Unit | | | |---------------------------------------------------------------------------|---------|----------|-------|--| | Farameter | TWP | Coax | Oilit | | | Test load impedancet | 120 | 75 | Ω | | | Nominal peak mark voltage | 3.0 | 2.37 | V | | | Nominal peak space voltage | 0 ±0.30 | 0 ±0.237 | V | | | Nominal pulse width | 244 | 244 | ns | | | Ratio of positive and negative pulse amplitudes at center of pulse | 95-105 | 95-105 | % | | | Ratio of positive and negative pulse amplitudes at nominal half amplitude | 95-105 | 95-105 | % | | Figure 30. E1 Mask Template Datasheet Datasheet ## 5.1 Recommendations and Specifications - G.703 Physical/electrical characteristics of hierarchical digital interfaces - G. 704 functional characteristics of interfaces associated with network nodes - G.735 characteristics of primary PCM multiplex equipment operating at 2048 kbit/s and offering digital access at 384 kbit/s and/or synchronous digital access at 64 kbit/s - G.736 characteristics of a synchronous digital multiplex equipment operating at 2048 kbit/s - G.772 protected monitoring points provided on digital transmission systems - G.775 Loss of Signal (LOS) and Alarm Indication (AIS) defect detection and clearance criteria - G.823 The control of jitter and wander within digital networks which are based on the 2048 kbit/s hierarchy - O.151 Specification of instruments to measure error performance in digital systems - OFTEL OTR-001 Short Circuit Current Requirements - ETS 300166 Physical and Electrical Characteristics - ETS 300386-1 Electromagnetic Compatibility Requirement # 6.0 Mechanical Specifications Figure 32. LXT380 144 Pin LQFP Package Dimensions Figure 33. LXT380 160 Pin PBGA Package Dimensions