# **LRS1314** ## Stacked Chip 8M (×16) Flash Memory and 1M (×16) SRAM (Model No.: LRS1314) Spec No.: MFM2-J10307 Issue Date: March 18, 1998 - Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - · Office electronics - · Instrumentation and measuring equipment - · Machine tools - · Audiovisual equipment - · Home appliances - · Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-sale operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - · Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - · Mainframe computers - · Traffic control systems - · Gas leak detectors and automatic cutoff devices - · Rescue and security equipment - · Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - · Aerospace equipment - · Communications equipment for trunk lines - · Control equipment for the nuclear power industry - · Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. #### LRS1314 1 #### Contents | , | | |----------------------------------------|----| | Part 1 Product Overview | | | 1. Description | 2 | | 2. Pin Configuration | 3 | | 3. Notes | 4 | | 4. Truth Table | 5 | | 5. Block Diagram | 5 | | 6. Absolute Maximum Ratings | 6 | | 7. Recommended DC Operating Conditions | 6 | | 8. Pin Capacitance | 6 | | 9. DC Electrical Characteristics | 7 | | | | | Part 2 Flash Memory Specifications | | | 1. Introduction | 9 | | 2. Principles of Operation | 12 | | 3. Bus Operation | 14 | | 4. Command Definitions | 15 | | 5. Design Considerations | 25 | | 6. Electrical Specifications | 27 | | | | | Part 3 SRAM Specifications | | | 1. Description | 40 | | 2. Truth Table | 4 | | 3. Block Diagram | 41 | | 4. Absolute Maximum Ratings | 42 | | 5. Recommended DC Operating Conditions | 42 | | 6. DC Electrical Characteristics | 42 | | 7. AC Electrical Characteristics | 43 | | 8. Data Retention Characteristics | 44 | | 9. Timing Chart | 45 | #### Part 1 Overview #### 1.Description The LRS1314 is a combination memory organized as $524,288 \times 16$ bit flash memory and 65,536×16 bit static RAM in one package. It is fabricated using silicon-gate CMOS process technology. | reatures | | | | | | |-------------------|------------------|-------------------------------------|----------------|--------------|--------------------------------------------------------------------| | OAccess Time | | | | | | | Flash memory | access time | | 150 | ns Max. | | | SRAM access | time | | 85 | ns Max. | | | Operating curr | ent | | | | | | Flash memory | Read | | 25 | mA Max. | $(t_{CYCLE}=200ns)$ | | | Word write | | | | (F-Vcc≥3.0V) | | | Block erase | | 42 | mA Max. | (F-Vcc≥3.0V) | | SRAM | Operating | • • • • | 25 | mA Max. | (t <sub>CYCLE</sub> =200ns) | | OStandby curren | t | | | | | | Flash memory | | | 20 | μΑ Мах. | (F- <del>CE</del> ≥F-V <sub>cc</sub> -0.2V, | | | | | | | $F-\overline{RP} \leq 0.2V, F-V_{PP} \leq 0.2V$ | | SRAM | | | 25 | μΑ Max. | $(S-\overline{CE} \ge S-V_{cc}-0.2V)$ | | | | | 0.3 | μΑ Тур.<br>• | $(Ta=25^{\circ}C, S-V_{cc}=3V, S-\overline{CE} \ge S-V_{cc}=0.2V)$ | | (Total standby | current is the s | ummation of Flash men | nory's standby | current and | SRAM's one.) | | OPower supply | | | 2.7\ | to 3.6V | (Read, SRAM write) | | | | | 3.0 | V to 3.6V | (Flash erase/write) | | (Block erase and | word write ope | erations with V <sub>CC</sub> <3.0V | in Flash memo | ry are not s | upported.) | | Operating temp | erature | • • • • | -259 | C to +85℃ | | | OFully static ope | eration | | | | | | OThree-state out | put | | | | | | ONot designed or | rated as radiati | on hardened | | | | | O 64pin CSP | (LCSP064-P-0 | 0808) plastic package | | | | | OFlash memory | has P-type bul | k silicon, and SRAM h | as P-type bulk | silicon | | Note: From NC<sub>1</sub> to NC<sub>5</sub> are needed to be open. | PIN | DESCRIPTION | |----------------------------------------|-------------------------------------------------------------| | A <sub>0</sub> to A <sub>15</sub> | Common Address Input Pins | | F-A <sub>16</sub> to F-A <sub>18</sub> | Address Input Pins for Flash Memory | | F-CE | Chip Enable Input Pin for Flash Memory | | S-CE | Chip Enable Input Pin for SRAM | | F-WE | Write Enable Input Pin for Flash Memory | | S-WE | Write Enable Input Pin for SRAM | | F- <del>OE</del> | Output Enable Input Pin for Flash Memory | | S-OE | Output Enable Input Pin for SRAM | | I/O <sub>0</sub> to I/O <sub>15</sub> | Common Data Input/Output Pins | | F-RP | Reset/Deep Power Down Input Pin for Flash Memory | | F-WP | Write Protect Pin for Flash Memrory's Boot Block | | F-V <sub>cc</sub> | Power Supply Pin for Flash Memory | | F-V <sub>PP</sub> | Power Supply Pin for Flash Memory Write/Erase | | S-V <sub>cc</sub> | Power Supply Pin for SRAM | | GND | Common GND | | RY/BY | Ready/Busy Output Pin for Flash Memory | | S- <del>LB</del> | Write Enable Input (I/O <sub>0</sub> to I/O <sub>7</sub> ) | | S- <del>UB</del> | Write Enable Input (I/O <sub>8</sub> to I/O <sub>15</sub> ) | | NC | Non Conect | | NC <sub>1</sub> to NC <sub>5</sub> | Non Conect (Should be open) | #### 3. Notes SHARP This product is a stacked CSP package that a 8M(x16) bit Flash Memory and a 1M(x16) bit SRAM are assembled into. #### POWER SUPPLY AND CHIP ENABLE OF FLASH MEMORY AND SRAM It is forbidden that both $F\overline{-CE}$ and $S\overline{-CE}$ should be LOW simultaneously. If the two memories are active together, possibly they may not operate normally by interference noises or data collision on I/O bus. Both $F\overline{-V_{CC}}$ and $S\overline{-V_{CC}}$ are needed to be applied by the recommended supply voltage at the same time. #### SRAM DATA RETENTION SRAM data retention is capable in three ways as below. SRAM power switching between a system battery and a backup battery needs careful device decoupling from Flash Memory to prevent SRAM supply voltage from falling lower than 2.0V by a Flash Memory peak current caused by transition of Flash Memory supply voltage or of control signals ( $F-\overline{CE}$ , $F-\overline{OE}$ and $\overline{RP}$ ). #### CASE 1: FLASH MEMORY IS IN STANDBY MODE. (F-V<sub>CC</sub>=2.7V to 3.6V) - · SRAM inputs and input/outputs except S- $\overline{CE}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). - · Flash Memory inputs and input/outputs except F- $\overline{CE}$ and $\overline{RP}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). #### CASE 2: FLASH MEMORY IS IN DEEP POWER DOWN MODE. (F-V<sub>CC</sub>=2.7V to 3.6V) - $\cdot$ SRAM inputs and input/outputs except S- $\overline{\text{CE}}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open. - · Flash Memory inputs and input/outputs except $\overline{RP}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). $\overline{RP}$ is needed to be at the same level as F-V<sub>CC</sub> or to be open. #### CASE 3: FLASH MEMORY POWER SUPPLY IS TURNED OFF. (F-V<sub>CC</sub>=0V) - Fix RP LOW level before turning off Flash memory power supply. - · SRAM inputs and input/outputs except S- $\overline{CE}$ are needed to be applied with voltages in the range of -0.3V to S-V<sub>CC</sub>+0.3V or to be open(High-Z). - · Flash Memory inputs and input/outputs except RP are needed to be at GND or to be open(High-Z). #### POWER UP SEQUENCE When turning on Flash memory power supply, keep $\overline{RP}$ LOW. After F-V<sub>CC</sub> reaches over 2.7V, keep $\overline{RP}$ LOW for more than 100nsec. #### DEVICE DECOUPLING The power supply is needed to be designed carefully because one of the SRAM and the Flash Memory is in standby mode when the other is active. A careful decoupling of power supplies is necessary between SRAM and Flash Memory. Note peak current caused by transition of control signals(F-CE, S-CE). #### LRS1314 #### 4.Truth table(\*1,3) SHARP | F-CE | F-ŌĒ | F-WE | F-RP | S-CE | S-ŌĒ | S-WÉ | Address | Mode | I/O <sub>0</sub> toI/O <sub>15</sub> | Current | Note | |------|------|------|------|------|------|------|---------|-----------------|--------------------------------------|-----------------|----------| | L | L | Н | Н | Н | Х | х | х | Flash read | Output | I <sub>cc</sub> | *2,7,8 | | L | Н | Н | Н | Н | X | х | x | Flash read | High-Z | I <sub>cc</sub> | *8 | | L | Н | Ĺ | Н | Н | Х | Х | Х | Flash write | Input | I <sub>cc</sub> | *5,6,7,8 | | Н | х | х | х | L | L | Н | х | SRAM read | Output | I <sub>cc</sub> | | | Н | x | х | х | L | Н | Н | Х | SRAM read | High-Z | I <sub>cc</sub> | | | Н | х | Х | х | L | X | L | X | SRAM write | Input | I <sub>cc</sub> | | | Н | х | Х | н | н | Х | Х | X | Standby | High-Z | I <sub>SB</sub> | *8 | | Н | х | х | L | Н | Х | х | х | Deep power down | High-Z | I <sub>SB</sub> | *4 | (X=Don't Care, L=Low, H=High) #### Notes: - \* 1. Do not make F-\overline{CE} and S-\overline{CE} "LOW" level at the same time. - \*2. Refer to DC Characteristics. When F- $V_{PP} \le V_{PP1,K}$ , memory contents can be read, but not altered. - \*3. X can be V<sub>II.</sub> or V<sub>III</sub> for control pins and addresses, and V<sub>PPLK</sub> or V<sub>PPLK</sub> for F-V<sub>PP</sub>. See DC Characteristics for V<sub>PPLK</sub> and V<sub>PPL</sub> voltages. - \*4. F- $\overline{RP}$ at GND $\pm 0.2V$ ensures the lowest deep power-down current. - \*5. Command writes involving block erase, write, or lock-bit configuration are reliably executed when $F-V_{PP}=V_{PP}=V_{PP}=V_{CC}=V_{CC}=V_{CC}$ . Block erase, byte write, or lock-bit configuration with $F-V_{CC}<3.0V$ or $V_{III}< F-\overline{RP}< V_{IIII}$ produce spurious results and should not be attempted. - \*6. Refer to Part 2 Section 3 Table 4 for valid DIN during a write operation. - \*7. Do not use in a timing that both F-OE and F-WE is "LOW" level. - \*8. RY/BY is V<sub>OI</sub>, when the WSM is executing internal block erase byte write, or lock-bit configuration algorityhms. It is V<sub>OII</sub> during when the WSM is not busy, in block erase suspend mode(with byte write inactive), byte write suspend mode, or deep power-down mode. #### 6. Absolute Maximum Ratings | Parameter | Symbol | Ratings | Unit | |-----------------------------|------------------|------------------------------------|------| | Supply voltage(*9,10) | V <sub>cc</sub> | -0.3 to +4.6 | v | | Input voltage(*9,11) | V <sub>IN</sub> | -0.3 (*12) to V <sub>cc</sub> +0.3 | v | | Operating temperature | Topr | -25 to +85 | r | | Storage temperature | T <sub>stg</sub> | -65 to +125 | r | | V <sub>PP</sub> voltage(*9) | V <sub>pp</sub> | -0.2 to +12.6 (*13) | V | | Input voltage(*9) | RP | -0.5 (*12) to +12.6 (*13) | v | Notes) \*9.The maximum applicable voltage on any pin with respect to GND. - \* 10. Except V<sub>PP</sub> - \*11. Except RP. - \*12. -2.0V undershoot is allowed when the pulse width is less than 20nsec. - \*13. +14.0V overshoot is allowed when the pulse width is less than 20nsec. #### 7.Recommended DC Operating Conditions $$(T_{\bullet} = -25\% \text{ to } +85\%)$$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |----------------|------------------------|------------|------|----------------------------|------| | Supply voltage | V <sub>cc</sub> | 2.7 | 3.0 | 3.6 | V | | Input voltage | V <sub>III</sub> | 2.0 | | V <sub>cc</sub> +0.3 (*16) | V | | | V <sub>IL</sub> | -0.3 (*14) | | 0.8 | v | | | V <sub>III</sub> (*15) | 11.4 | | 12.6 | V | Notes) \* 14. -2.0V undershoot is allowed when the pulse width is less than 20nsec. - \*15. This voltage is applicable to F-RP Pin only. - \* 16. $V_{cc}$ is the lower one of S- $V_{cc}$ and F- $V_{cc}$ . #### 8.Pin Capacitance $$(T_a=25$$ °C, $f=1$ MHz $)$ | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | | |-------------------|------------------|---------------------|------|------|------|------|-----| | Input capacitance | C <sub>IN</sub> | V <sub>IN</sub> =0V | | | 20 | pF | *17 | | I/O capacitance | C <sub>I/O</sub> | V <sub>vo</sub> =0V | | | 22 | pF | *17 | Note) \*17. Sampled but not 100% tested LRS1314 ## 9.DC Electrical Characteristics SHARP $(T_a = -25\% \text{ to } +85\% \text{ , } V_{CC} = 2.7V \text{ to } 3.6V )$ | Parameter | | Note | Conditions | | Min. | Typ.(*18) | Max. | Unit | |---------------------------------------------|-----------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----------|------|------| | Input leakage current(I <sub>U</sub> ) | | , | V <sub>IN</sub> =0V to V <sub>CC</sub> | | -1.5 | | 1.5 | μА | | Output leakage current (I <sub>ID</sub> ) | | | F- $\overline{CE}$ , S- $\overline{CE}$ = $V_{III}$ or<br>F- $\overline{OE}$ , S- $\overline{OE}$ = $V_{IH}$ or<br>F- $\overline{WE}$ , S- $\overline{WE}$ = $V_{IH}$ , $V_{IO}$ = $0V$ to $V$ | cc | -1.5 | | 1.5 | μА | | Operating | F | *19 | Read current, F-V <sub>PP</sub> $\leq$ F-V <sub>CC</sub><br>F- $\overline{\text{CE}} \leq$ 0.2V,<br>VIN $\leq$ V <sub>CC</sub> -0.2V or V <sub>IN</sub> $\leq$ 0.2V | t <sub>CYCLE</sub> =200ns<br>I <sub>VO</sub> =0mA | | | 25 | mA | | supply<br>current | F<br>L<br>A<br>S<br>H | *2()<br>*21 | Summation of $V_{CC}$ Byte Write or securrent, and $V_{11}$ . Byte Write or securrent. F- $V_{CC} \ge 3.0V$ | | | | 57 | mΑ | | (I <sub>cc</sub> ) | | *20<br>*22 | Summation of $V_{CC}$ Block Erase or Clear Block lock-bits current, and $V_{PP}$ Block Erase or Clear Block lock-bits current. F- $V_{CC} \ge 3.0V$ | | | | 42 | mA | | | S<br>R<br>A<br>M | *23 | S- $\overline{CE}$ =0.2V,<br>$V_{IN} \ge V_{CC}$ -0.2V or $V_{IN} \le 0.2V$ | t <sub>CYCLE</sub> =200ns<br>I <sub>IO</sub> =0mA | | | 25 | mA | | | F | *24 | F-CE=V <sub>III</sub> , RP=V <sub>III</sub> | | | | 2.0 | mA | | Standby | F<br>L<br>A<br>S<br>H | *25 | $F-\overline{CE} \ge V_{CC}-0.2V,$ $F-V_{PP} \le 0.2V, \overline{RP} \le 0.2V$ | | • | | 20 | μА | | current (I <sub>SB</sub> ) | SR | *26 | S-CE=V <sub>III</sub> | | | | 3.0 | mA | | | A<br>M | *27 | S-CE≥V <sub>cc</sub> -0.2V | | | 0.3 | 25 | μА | | Output voltage | | | I <sub>o.</sub> =2.0mA | | | | 0.4 | v | | $(V_{OL}, V_{OH})$ | | _ | I <sub>OII</sub> =-1.0mA | · · · · · · · · · · · · · · · · · · · | 2.4 | | | V | Note) \* 18. $T_a=25^{\circ}C$ , $V_{CC}=3.0V$ - \* 19. This value is read current ( $I_{CCR}+I_{PPR}$ ) of the flash memory. - \*20. Sampled but not 100% tested. - \*21. This value is operation current ( $I_{CCW}+I_{PPW}$ ) of flash memory. - \*22. This value is operation current $(I_{CCE}+I_{PPE})$ of flash memory. - \*23. This value is operation current $(I_{CCI})$ of SRAM. - \*24. This value is stand-by current $(I_{CCS}+I_{PPS})$ of flash memory. - \*25. This value is deep power down cuurent ( $I_{CCD}+I_{PPD}$ ) of flash memory. - \*26. This value is stand-by current $(I_{SB1})$ of SRAM. - \*27. This value is stand-by current (I<sub>SB</sub>) of SRAM. PAGE ## PART2 Flash memory CONTENTS | PAGE | |---------------------------------------| | 1.0 INTRODUCTION9 | | 1.1 New Features | | 1.2 Product Overview9 | | | | 2.0 PRINCIPLES OF OPERATION12 | | 2.1 Data Protection12 | | 3.0 BUS OPERATION14 | | 3.1 Read14 | | 3.2 Output Disable14 | | 3.3 Standby14 | | 3.4 Deep Power-Down14 | | 3.5 Read Identifier Codes Operation15 | | 3.6 Write15 | | 4.0 COMMAND DEFINITIONS15 | | 4.1 Read Array Command17 | | 4.2 Read Identifier Codes Command17 | | 4.3 Read Status Register Command17 | | 4.4 Clear Status Register Command17 | | 4.5 Block Erase Command17 | | 4.6 Byte Write Command18 | | 4.7 Block Erase Suspend Command18 | | 4.8 Word Write Suspend Command | | 5.0 DESIGN CONSIDERATIONS | . <b>2</b> 5 | |---------------------------------------------------------------------|--------------| | 5.1 Three-Line Output Control | . 25 | | 5.2 RY/BY and Word Write Polling | . 25 | | 5.3 Power Supply Decoupling | . 25 | | 5.4 V <sub>PP</sub> Trace on Printed Circuit Boards | . 25 | | 5.5 V <sub>CC</sub> , V <sub>PP</sub> , $\overline{RP}$ Transitions | . 26 | | 5.6 Power-Up/Down Protection | . 26 | | 5.7 Power Dissipation | . 26 | | | | | 6.0 ELECTRICAL SPECIFICATIONS | . 27 | | 6 1 Absolute Maximum Ratings | . 27 | | 6.2 Operating Conditions | . 28 | | 6.2.1 AC Input/Output Test Conditions | . 28 | | 6.2.2 DC Characteristics | . 29 | | 6.2.3 AC Characteristics - Read-Only Operations. | . 31 | | 6.2.4 AC Characteristics - Write Operations | . 33 | | 6.2.5 Alternative CE-Controlled Writes | . 35 | | 6.2.6 Reset Operations | . 37 | | 6.2.7 Block Erase and Word Write Performance | . 38 | #### 1 INTRODUCTION This datasheet contains LRS1314 specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4, and 5 describe the memory organization and functionality. Section 6 covers electrical specifications. #### 1.1 New Features The LRS1314 Flash memory maintains backwards-compatibility with SHARP's LH28F800BG-L. Key enhancements over the LH28F800BG-L include: - ·Enhanced Suspend Capabilities - ·Boot Block Architecture - $\cdot V_{PPLK}$ has been lowered from 6.5V to 1.5V to support 3.3V block erase and word write operations. Designs that switch $V_{PP}$ off during read operations should make sure that the $V_{PP}$ voltage transitions to GND. - ·Allow V<sub>PP</sub> connection to 3.3V. #### 1.2 Product Overview The LRS1314 is a high-performance 8-Mbit Smart Voltage Flash memory organized as 512 Kword of 16 bits. The 512 Kword of data is arranged in two 4K-word boot blocks, six 4K-word parameter blocks and fifteen 32K-word main blocks which are individually erasable in-system. The memory map is shown in Figure 2. SmartVoltage technology provides a choice of $V_{CC}$ and $V_{PP}$ combinations, as shown in Table 1, to meet system performance and power expectations. In addition to flexible erase and program voltages, the dedicated $V_{PP}$ pin gives complete data protection when $V_{PP} \leq V_{PPLK}$ . Table 1. V<sub>CC</sub> and V<sub>PP</sub> Voltage Combinations | V <sub>CC</sub> Voltage | V <sub>PP</sub> Voltage | |-------------------------|-------------------------| | 2.7V to 3.6V(*1) | 3.0V to 3.6V | #### NOTE: \*1. Block Erase and Word Write operations with V<sub>CC</sub> <3.0V are not supported. Internal $V_{CC}$ and $V_{PP}$ detection circuitry automatically configures the device for optimized read and write operations. A Command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase and word write operations. A block erase operation erases one of the device's 32K-word blocks typically within 1.14sec., 4K-word blocks typically within 0.38sec. independent of other blocks. Each block can be independently erased 100,000 times. Block erase suspend mode allows system software to suspend block erase to read or write data from any other block. Writing memory data is performed in word increments of the device's 32K-word blocks typically within 44.6µs, 4K-word blocks typically within 45.9µs. Word write suspend mode enables the system to read data or execute code from any other flash memory array location. The boot block can be locked for the $\overline{WP}$ pin. Block erase or word write for boot block must not be caried out by $\overline{WP}$ to Low and $\overline{RP}$ to $V_{IH}$ . The status register indicates when the WSM's block erase or word write operation is finished. The RY/ $\overline{BY}$ output gives an additional indicator of WSM activity by providing both a hardware signal of status (versus software polling) and status masking (interrupt masking for background block erase, for example). Status polling using RY/ $\overline{BY}$ minimizes both CPU overhead and system power consumption. When low, RY/ $\overline{BY}$ indicates that the WSM is performing a block erase, byte write, or lock-bit configuration. RY/ $\overline{BY}$ -high indicates that the WSM is ready for a new command, block erase is suspended (and word write is inactive), word write is suspended, or the device is in deep power-down mode. The access time is 150ns ( $t_{AVQV}$ ) over the commercial temperature range (-25°C to +85°C) and $V_{CC}$ supply voltage range of 2.7V-3.6V. The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). In APS mode, the typical $I_{CCR}$ current is 1 mA at 3.3V $V_{CC}$ . When $\overline{\text{CE}}$ and $\overline{\text{RP}}$ pins are at $V_{\text{CC}}$ , the $I_{\text{CC}}$ CMOS standby mode is enabled. When the $\overline{\text{RP}}$ pin is at GND, deep power-down mode is enabled which minimizes power consumption and provides write protection during reset. A reset time $(t_{\text{PHQV}})$ is required from $\overline{\text{RP}}$ switching high until outputs are valid. Likewise, the device has a wake time $(t_{\text{PHEL}})$ from $\overline{\text{RP}}$ -high until writes to the CUI are recognized. With $\overline{\text{RP}}$ at GND, the WSM is reset and the status register is cleared. Figure 1. Block Diagram | | | Table 2. Pin Descriptions | |---------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sym | Type | Name and Function | | | INPUT | ADDRESS INPUTS: Inputs for addresses during read and write operations. Addresses are internally latched during a write cycle. | | 1 -/ - 0 / 131 | INPUT/<br>OUTPUT | DATA INPUT/OUTPUTS: Inputs data and commands during CUI write cycles; outputs data during memory array, status register, and identifier code read cycles. Data pins float to high-impedance when the chip is deselected or outputs are disabled. Data is internally latched during a write cycle. | | CE(*2) | INPUT | CHIP ENABLE: Activates the device's control logic, input buffers, decoders, and sense amplifiers. CE-high deselects the device and reduces power consumption to standby levels. | | য়৽ | INPUT | RESET/DEEP POWER-DOWN: Puts the device in deep power-down mode and resets internal automation. $\overline{RP}$ -high enables normal operation. When driven low, $\overline{RP}$ inhibits write operations which provides data protection during power transitions. Exit from deep power-down sets the device to read array mode. Block erase or word write with $V_{IH} < \overline{RP} < V_{HH}$ produce spurious results and should not be attempted. | | OE(*3) | INPUT | OUTPUT ENABLE: Gates the device's outputs during a read cycle. | | WE(*4) | INPUT | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data are latched on the rising edge of the $\overline{\text{WE}}$ pulse. | | RY/BY ( | OUTPUT | READY/ $\overline{BUSY}$ : Indicates the status of the internal WSM. When low, the WSM is performing an internal operation (block erase or word write). RY/ $\overline{BY}$ -high indicates that the WSM is ready for new commands, block erase is suspended, and word write is inactive, word write is suspended, or the device is in deep power-down mode. RY/ $\overline{BY}$ is always active and does not float when the chip is deselected or data outputs are disabled. | | WP | INPUT | WRITE PROTECT: Master controll for boot blocks locking. When V <sub>IL</sub> , locked boot blocks cannot be erased and programmed. | | FF( 5) | SUPPLY | BLOCK ERASE and WORD WRITE POWER SUPPLY: For erasing array blocks or writing words. With $V_{PP} \le V_{PPLK}$ , memory contents cannot be altered. Block erase and word write with an invalid $V_{PP}$ (see DC Characteristics) produce spurious results and should not be attempted. | | V <sub>CC(*6)</sub> | SUPPLY | DEVICE POWER SUPPLY: Do not float any power pins. With $V_{CC} \le V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (see DC Characteristics) produce spurious results and should not be attempted. | | GND | SUPPLY | GROUND: Do not float any ground pins. | - \*1. A<sub>16</sub>, A<sub>17</sub>, A<sub>18</sub> mean F-A<sub>16</sub>, F-A<sub>17</sub> and F-A<sub>18</sub> in the Part 1. \*2. CE means F-CE in the Part 1. \*3. OE means F-OE in the Part 1. - \*4. $\overline{WE}$ means F- $\overline{WE}$ in the Part 1. - \*5. $V_{PP}$ means F- $V_{PP}$ in the Part 1. \*6. $V_{CC}$ means F- $V_{CC}$ in the Part 1. #### 2 PRINCIPLES OF OPERATION The LRS1314 Flash memory includes an on-chip WSM to manage block erase and word write functions. It allows for: 100% TTL-level control inputs, fixed power supplies during block erasure, byte write, and lock-bit configuration, and minimal processor overhead with RAM-Like interface timings. After initial device power-up or return from deep power-down mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby, and output disable operations. Status register and identifier codes can be accessed through the CUI independent of the $V_{PP}$ voltage. High voltage on $V_{PP}$ enables successful block erasure and word writing. All functions associated with altering memory contents-block erase, byte write, Lock-bit configuration, status, and identifier codes-are accessed via the CUI and verified through the status register. Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM, which controls the block erase and word write. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification, and margining of data. Addresses and data are internally latch during write cycles. Writing the appropriate command outputs array data, accesses the identifier codes, or outputs status register data. Interface software that initiates and polls progress of block erase and word write can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read or write data from any other block. Word write suspend allows system software to suspend a word write to read data from any other flash memory array location. #### 2.1 Data Protection Depending on the application, the system designer may choose to make the $V_{PP}$ power supply switchable (available only when memory block erases or word writes are required) or hardwired to $V_{PPH}$ . The device accommodates either design practice and encourages optimization of the processor-memory interface. When $V_{PP} \le V_{PPLK}$ , memory contents cannot be altered. The CUI, with two-step block erase or word write command sequences, provides protection from unwanted operations even when high voltage is applied to $V_{PP}$ . All write functions are disabled when $V_{CC}$ is below the write lockout voltage $V_{LKO}$ or when $\overline{RP}$ is at $V_{IL}$ . The device's block locking capability provides additional protection from inadvertent code or data alteration by gating erase and word write operations. | F 32K-word Main Block | 14 | |-------------------------|----| | 0<br>F | | | 32K-word Main Block | 13 | | 32K-word Main Block | 12 | | 32K-word Main Block | 11 | | 32K-word Main Block | 10 | | 32K-word Main Block | 9 | | 32K-word Main Block | 8 | | 32K-word Main Block | 7 | | 32K-word Main Block | 6 | | 32K-word Main Block | 5 | | 32K-word Main Block | 4 | | 32K-word Main Block | 3 | | 32K-word Main Block | 2 | | 32K-word Main Block | 1 | | 32K-word Main Block | 0 | | 4K-word Parameter Block | 5 | | 4K-word Parameter Block | 4 | | 4K-word Parameter Block | 3 | | 4K-word Parameter Block | 2 | | 4K-word Parameter Block | 1 | | 4K-word Parameter Block | 0 | | 4K-word Boot Block | 1 | | 4K-word Boot Block | 0 | Figure 2. Memory Map #### 3 BUS OPERATION The local CPU reads and writes flash memory in-system. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. #### 3.1 Read Information can be read from any block, identifier codes, or status register independent of the $V_{PP}$ voltage. $\overline{RP}$ can be at either $V_{IH}$ or $V_{HH}$ . The first task is to write the appropriate read mode command (Read Array, Read Identifier Codes, or Read Status Register) to the CUI. Upon initial device power-up or after exit from deep power-down mode, the device automatically resets to read array mode. Five control pins dictate the data flow in and out of the component: $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$ , $\overline{RP}$ and $\overline{WP}$ . $\overline{CE}$ and $\overline{OE}$ must be driven active to obtain data at the outputs. $\overline{CE}$ is the device selection control, and when active enables the selected memory device. $\overline{OE}$ is the data output ( $I/O_0$ - $I/O_{15}$ ) control and when active drives the selected memory data onto the I/O bus. $\overline{WE}$ must be at $V_{IH}$ and $\overline{RP}$ must be at $V_{IH}$ or $V_{HH}$ . Figure 10 illustrates a read cycle. #### 3.2 Output Disable With $\overline{OE}$ at a logic-high level (V<sub>IH</sub>), the device outputs are disabled. Output pins I/O<sub>0</sub>-I/O<sub>15</sub> are placed in a high-impedance state. #### 3.3 Standby $\overline{\text{CE}}$ at a logic-high level (V<sub>IH</sub>) places the device in standby mode which substantially reduces device power consumption. I/O<sub>0</sub>-I/O<sub>15</sub> outputs are placed in a high-impedance state independent of $\overline{\text{OE}}$ If deselected during block erase or word write, the device continues functioning, and consuming active power until the operation completes. #### 3.4 Deep Power-Down $\overline{RP}$ at $V_{IL}$ initiates the deep power-down mode. In read modes, $\overline{RP}$ -low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. $\overline{RP}$ must be held low for a minimum of 100 ns. Time $t_{PHOV}$ is required after return from power-down until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI is reset to read array mode and status register is set to 80H. During block erase or word write modes, $\overline{RP}$ -low will abort the operation $RY/\overline{BY}$ remains low until the reset operation is complete. Memory contents being altered are no longer valid; the data may be partially erased or written. Time $t_{PHWL}$ is required after $\overline{RP}$ goes to logic-high $(V_{IH})$ before another command can be written. As with any automated device, it is important to assert RP during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase or word write modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. SHARP's flash memories allow proper CPU initialization following a system reset through the use of the RP input. In this application, RP is controlled by the same RESET signal that resets the system CPU. #### 3.5 Read Identifier Codes Operation The read identifier codes operation outputs the manufacturer code, device code (see Figure 3). Using the manufacturer and device codes, the system CPU can automatically match the device with its proper algorithms. Figure 3. Device Identifier Code Memory Map #### 3.6 Write Writing commands to the CUI enable reading of device data and identifier codes. They also control inspection and clearing of the status register. The Block Erase command requires appropriate command data and an address within the block to be erased. The Word Write command requires the command and address of the location to be written. The CUI does not occupy an addressable memory location. It is written when $\overline{WE}$ and $\overline{CE}$ are active. The address and data needed to execute a command are latched on the rising edge of $\overline{WE}$ or $\overline{CE}$ (whichever goes high first). Standard microprocessor write timings are used. Figures 11 and 12 illustrate $\overline{WE}$ and $\overline{CE}$ -controlled write operations. #### **4 COMMAND DEFINITIONS** When the $V_{PP} \le V_{PPLK}$ , Read operations from the status register, identifier codes, or blocks are enabled. Placing $V_{PPH}$ on $V_{PP}$ enables successful block erase and word write operations. Device operations are selected by writing specific commands into the CUI. Table 4 defines these commands. Table 3. Bus Operations | Mode | Notes | RP | CE | ŌĒ | WE | Address | $V_{pp}$ | I/O <sub>0-7</sub> | RY/BY | |-----------------------|----------|------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|----------|--------------------|-----------------| | Read | *1,2,3,8 | V <sub>IH</sub> or<br>V <sub>HH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | D <sub>OUT</sub> | Х | | Output Disable | *3 | V <sub>IH</sub> or<br>V <sub>HH</sub> | $V_{IL}$ | V <sub>IH</sub> | $V_{IH}$ | Х | Х | High Z | X | | Standby | *3 | V <sub>IH</sub> or<br>V <sub>HH</sub> | V <sub>IH</sub> | Х | Х | Х | х | High Z | Х | | Deep Power-Down | *4 | $V_{IL}$ | X | X | Χ | X | Х | High Z | $v_{oh}$ | | Read Identifier Codes | | V <sub>IH</sub> or<br>V <sub>HH</sub> | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | See<br>Figure 3 | Х | *5 | V <sub>OH</sub> | | Write | *3,6,3,8 | $egin{array}{c} egin{array}{c} egin{array}{c} V_{IH} \ \end{array} \end{array}$ or | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | х | D <sub>IN</sub> | Х | - Refer to DC Characteristics. When V<sub>PP</sub>≤V<sub>PPLK</sub>, memory contents can be read, but not altered. - \*2. X can be V<sub>IL</sub> or V<sub>IH</sub> for control pins and addresses, and V<sub>PPLK</sub> or V<sub>PPH</sub> for V<sub>PP</sub>. See DC Characteristics for V<sub>PPLK</sub> and V<sub>PPH</sub> voltages. - V<sub>PPLK</sub> and V<sub>PPH</sub> voltages. \*3. RY/BY is V<sub>OL</sub> when the WSM is executing internal block erase or word write algorithms. It is V<sub>OH</sub> during when the WSM is not busy, in block erase suspend mode (with word write inactive), word write suspend mode, or deep power-down mode. - \*4. RP at GND±0.2V ensures the lowest deep power-down current. - \*5. See Section 4.2 for read identifier code data. - \*6. $V_{IH} < \overline{RP} < V_{HH}$ produce spurious results and should not be attempted. - \*7. Refer to Table 4 for valid D<sub>IN</sub> during a write operation. - \*8. Don't use the timing both $\overline{OE}$ and $\overline{WE}$ are $V_{II}$ . | Table 4. Command Definitions(*7) | | | | | | | | | | |---------------------------------------|------------|-------|-----------------|----------|-----------|------------------|----------------------|----------------------|--| | | Bus Cycles | | First Bus Cycle | | | Second Bus Cycle | | | | | Command | Req'd. | Notes | Oper(*1) | Addr(*2) | Data(*3) | Oper(*1) | Addr <sup>(*2)</sup> | Data <sup>(*3)</sup> | | | Read Array/Reset | 1 | | Write | X | FFH | • | | | | | Read Identifier Codes | ≥2 | *4 | Write | Х | 90H | Read | ΙA | ĪD | | | Read Status Register | 2 | | Write | Χ | 70H | Read | Х | SRD | | | Clear Status Register | 1 | | Write | Χ | 50H | | | | | | Block Erase | 2 | *5 | Write | BA | 20H | Write | BA | D0H | | | Word Write | 2 | *5,6 | Write | WA | 40H | Write | WA | WD | | | | | | | | or<br>10H | | | | | | Block Erase<br>and Word Write Suspend | 1 | *5 | Write | Х | B0H | | | | | | Block Erase<br>and Word Write Resume | 1 | *5 | Write | Х | D0H | | | | | #### NOTES: - \*1. BUS operations are defined in Table 3. - \*2. X=Any valid address within the device. IA=Identifier Code Address: see Figure 3. BA=Address within the block being erased or locked. WA=Address of memory location to be written. \*3. SRD=Data read from status register. See Table 7 for a description of the status register bits. WD=Data to be written at location WA. Data is latched on the rising edge of WE or CE (whichever goes high ID=Data read from identifier codes. - \*4. Following the Read Identifier Codes command, read operations access manufacturer, device codes. See Section 4.2 for read identifier code data. - \*5. If the block is boot block, $\overline{WP}$ must be at $V_{IH}$ or $\overline{RP}$ must be at $V_{HH}$ to enable block erase or word write operations. Attempts to issue a block erase or word write to a boot block while $\overline{WP}$ is $V_{IH}$ or $\overline{RP}$ is $V_{IH}$ . - \*6. Either 40H or 10H are recognized by the WSM as the word write setup. - \*7. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used. #### 4.1 Read Array Command Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started a block erase, byte write or lock-bit configuration, the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend or Word Write Suspend command. The Read Array command functions independently of the V<sub>PP</sub> voltage and RP can be V<sub>IH</sub> or V<sub>HH</sub>. #### 4.2 Read Identifier Codes Command The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 3 retrieve the manufacturer and codes (see Table 5 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the $V_{PP}$ voltage and $\overline{RP}$ can be $V_{IH}$ or $V_{HH}$ . Following the Read Identifier Codes command, the following information can be read: Table 5. Identifier Codes | Code | Address | Data | |---------------------------|---------|-------| | Manufacture Code | H00000 | 00B0H | | Device Code (Top boot) | 00001H | 0060H | | Device Code (Bottom boot) | 00001H | 0062H | #### 4.3 Read Status Register Command The status register may be read to determine when a block erase or word write is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the status register until another valid command is written. The status register contents are latched on the falling edge of $\overline{OE}$ or $\overline{CE}$ whichever occurs. $\overline{OE}$ or $\overline{CE}$ must toggle to $V_{IH}$ before further reads to update the status register latch. The Read Status Register command functions independently of the $V_{PP}$ voltage. $\overline{RP}$ can be $V_{IH}$ or $V_{HH}$ . #### 4.4 Clear Status Register Command Status register bits SR.5, SR.4, SR.3, and SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 7). By allowing system software to reset these bits, several operations (such as cumulatively erasing multiple blocks or writing several bytes in sequence) may be performed. The status register may be polled to determine if an error occurre during the sequence. To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied $V_{PP}$ Voltage. $\overline{RP}$ can be $V_{IH}$ or $V_{HH}.$ This command is not functional during block erase or word write suspend modes. #### 4.5 Block Erase Command Erase is executed one block at a time and initiated by a two-cycle command. A block erase setup is first written, followed by an block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After, the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 4). The CPU can detect block erase completion by analyzing the output data of the $RY/\overline{BY}$ pin or status register bit SR.7. When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued. This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1". Also, reliable block erasure can only occur when $V_{CC}=V_{CC2}$ and $V_{PP}$ = $V_{PPH}$ . In the absence of this high voltage, block contents are protected against erasure. If block erase is attempted while V<sub>PP</sub>≤V<sub>PPLK</sub>, SR.3 and SR.5 will be set to "1". Successful block erase for boot blocks requires that the corresponding, if set, that $\overline{WP}=V_{IH}$ or RP=VHH. If block erase is attempted when the corresponding $\overline{WP}=V_{IL}$ or $\overline{RP}=V_{IH}$ , SR.1 and SR.5 will be set to "1". Block erase operations with $V_{IH}$ < $\overline{RP}$ < $V_{HH}$ produce spurious results and should not be attempted. #### 4.6 Word Write Command Word write is executed by a two-cycle command sequence. Word write setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of $\overline{WE}$ ). The WSM then takes over, controlling the word write and write verify algorithms internally. After the word write sequence is written, the device automatically outputs status register data when read (see Figure 5). The CPU can detect the completion of the word write event by analyzing the RY/ $\overline{BY}$ pin or status register bit SR.7. When word write is complete, status register bit SR.4 should be checked. If word write error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until it receives another command. Reliable word writes can only occur when $V_{CC}=V_{CC2}$ and $V_{PP}=V_{PPH}$ . In the absence of this high voltage, memory contents are protected against word writes. If word write is attempted while $V_{PP} \le V_{PPLK}$ , status register bits SR.3 and SR.4 will be set to "1". Successful word write for boot blocks requires that the corresponding , if set, that $\overline{WP} = V_{IH}$ or $\overline{RP} = V_{HH}$ . If word write is attempted to boot block when the corresponding $\overline{WP} = V_{IL}$ or $\overline{RP} = V_{IH}$ , SR.1 and SR.4 will be set to "1". Word write operations with $V_{IH} < \overline{RP} < V_{HH}$ produce spurious results and should not be attempted. #### 4.7 Block Erase Suspend Command The Block Erase Suspend command allows block-erase interruption to read or word-write data in another block of memory. Once the block-erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the Block Erase Suspend command is written. Polling status register bits SR.7 and SR.6 can determine when the block erase operation has been suspended (both will be set to "1"). RY/ $\overline{\rm BY}$ will also transition to V $_{\rm OH}$ . Specification t $_{\rm WHRH2}$ defines the block erase suspend latency. At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Word Write command sequence can also be issued during erase suspend to program data in other blocks. Using the Word Write Suspend command (see Section 4.8), a word write operation can also be suspended. During a word write operation with block erase suspended, status register bit SR.7 will return to "0" and the RY/ $\overline{\rm BY}$ output will transition to V<sub>OL</sub>. However, SR.6 will remain "1" to indicate block erase suspend status. The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear and RY/ $\overline{\text{BY}}$ will return to Vol. After the Erase Resume command is written, the device automatically outputs status register data when read (see Figure 6). Vpp must remain at VppH (the same Vpp level used for block erase) while block erase is suspended. $\overline{\text{RP}}$ must also remain at V<sub>IH</sub> or V<sub>H</sub> (the same $\overline{\text{RP}}$ level used for block erase). Block erase cannot resume until word write operations initiated during block erase suspend have completed. #### 4.8 Word Write Suspend Command The Word Write Suspend command allows word write interruption to read data in other flash memory locations. Once the word write process starts, writing the Word Write Suspend command requests that the WSM suspend the word write sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the Word Write Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the word write operation has been suspended (both will be set to "1"). RY/ $\overline{\text{BY}}$ will also transition to $V_{\text{OH}}$ . Specification $t_{\text{WHRH1}}$ defines the word write suspend latency. At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while word write is suspended are Read Status Register and Word Write Resume. After Word Write Resume command is written to the flash memory, the WSM will continue the word write process. Status register bits SR.2 and SR.7 will automatically clear and RY/ $\overline{\rm BY}$ will return to V $_{\rm OL}$ . After the Word Write Resume command is written, the device automatically outputs status register data when read (see Figure 7). $V_{\rm PP}$ must remain at $V_{\rm PPH}$ (the same $V_{\rm PP}$ level used for word write) while in word write suspend mode. $\overline{\rm RP}$ must also remain at $V_{\rm IH}$ or $V_{\rm HH}$ (the same $\overline{\rm RP}$ level used for word write). $\overline{\rm WP}$ must also remain $V_{\rm IL}$ or $V_{\rm IH}$ (the same $\overline{\rm WP}$ level used for word write). Table 6. Write Protection Alternatives | Operation | Vpp | RP | WP | Effect | |-------------|----------|----------|-------------------|-----------------------| | | $V_{IL}$ | Х | X | All Blocks Locked. | | Word Write | | $V_{II}$ | Х | All Blocks Locked. | | or | [ | $v_{HH}$ | Х | All Blocks Unlocked. | | Block Erase | >VPPLK | | V <sub>II</sub> . | 2 Boot Blocks Locked. | | | | $v_{iH}$ | $v_{\text{IH}}$ | All Blocks Unlocked. | | WSMS | ESS | ECLBS | BWSLBS | Register Definit<br>VPPS | BWSS | DPS | R | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 = Ready<br>0 = Busy<br>SR.6 = ERASH<br>1 = Block 1<br>0 = Block 1<br>SR.5 = ERASH<br>1 = Error i<br>0 = Succes<br>SR.4 = WORE<br>1 = Error i<br>0 = Succes<br>SR.3 = V <sub>PP</sub> ST<br>1 = V <sub>PP</sub> Collowed 1<br>SR.2 = WORE<br>1 = Word 1<br>0 = Word 1<br>SR.1 = DEVIC<br>1 = WP and 1<br>0 = Unlock | E SUSPEND ST. Erase Suspende Erase in Progres In Block Erasure In Block Erasure In Word Write Wor | ATUS ed ess/Completed e e e e END STATUS ed ess/Completed TATUS Detected, Open | l<br>ration Abort | Write completed SR.6-0 are involved. If both SR.5 are an improper of SR.3 does not level. The WS only after Bloosequences. SR feedback only SR.0 is reserved. | tion. Talid while SR.2 and SR.4 are "1"s command sequence of the o | s after a block enterce was enterce inuous indicates to and indicates to the Write commenteed to reports oph. | rase attempt,<br>ed.<br>on of V <sub>PP</sub><br>he V <sub>PP</sub> level<br>land<br>s accurate | Figure 4. Automated Block Erase Flowchart Figure 5. Automated Word Write Flowchart Figure 6. Block Erase Suspend/Resume Flowchart Figure 7. Word Write Suspend/Resume Flowchart #### 5 DESIGN CONSIDERATIONS #### 5.1 Three-Line Output Control The device will often be used in large memory arrays. SHARP provides three control inputs to accommodate multiple memory connections. Three-line control provides for: - a. Lowest possible memory power dissipation. - b. Complete assurance that data bus contention will not occur. To use these control inputs efficiently, an address decoder should enable $\overline{CE}$ while $\overline{OE}$ should be connected to all memory devices and the system's $\overline{READ}$ control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. $\overline{RP}$ should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset. #### 5.2 RY/ $\overline{BY}$ and Block Erase and Word Write Polling $RY/\overline{BY}$ is a full CMOS output that provides a hardware method of detecting block erase and word write completion. It transitions low after block erase or word write commands and returns to $V_{OH}$ when the WSM has finished executing the internal algorithm. $RY/\overline{BY}$ can be connected to an interrupt input of the system CPU or controller. It is active at all times. $RY/\overline{BY}$ is also $V_{OH}$ when the device is in block erase suspend (with word write inactive), word write suspend or deep power-down modes. #### 5.3 Power Supply Decoupling Flash memory power switching characteristics require careful device decoupling. System designers are interested in three supply current issues; standby current levels, active current levels and transient peaks produced by falling and rising edges of CE and OE. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 µF ceramic capacitor connected between its $V_{CC}$ and GND and between its $V_{PP}$ and GND. These high-frequency, low inductance capacitors should be placed as close as possible to package leads. Additionally, for every eight devices, a 4.7 µF electrolytic capacitor should be placed at the array's power supply connection between V<sub>CC</sub> and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace #### 5.4 V<sub>PP</sub> Trace on Printed Circuit Boards Updating flash memories that reside in the target system requires that the printed circuit board designer pay attention to the $V_{PP}$ Power supply trace. The $V_{PP}$ pin supplies the memory cell current for word writing and block erasing. Use similar trace widths and layout considerations given to the $V_{CC}$ power bus. Adequate $V_{PP}$ supply traces and decoupling will decrease $V_{PP}$ voltage spikes and overshoots. #### 5.5 V<sub>CC</sub>, V<sub>PP</sub>, RP Transitions Block erase and word write are not guaranteed if $V_{PP}$ falls outside of a valid $V_{PPH}$ range, $V_{CC}$ falls outside of a valid $V_{CC2}$ range, or $\overline{RP} \neq V_{IH}$ or $V_{HH}$ . If $V_{PP}$ error is detected, status register bit SR.3 is set to "1" along with SR.4 or SR.5, depending on the attempted operation. If $\overline{RP}$ transitions to $V_{IL}$ during block erase or word write, $RY/\overline{BY}$ will remain low until the reset operation is complete. Then, the operation will abort and the device will enter deep power-down. The aborted operation may leave data partially altered. Therefore, the command sequence must be repeated after normal operation is restored. Device power-off or $\overline{RP}$ transitions to $V_{IL}$ clear the status register. The CUI latches commands issued by system software and is not altered by $V_{PP}$ or $\overline{CE}$ transitions or WSM actions. Its state is read array mode upon power-up, after exit from deep power-down or after $V_{CC}$ transitions below $V_{LKO}$ . After block erase or word write, even after V<sub>PP</sub> transitions down to V<sub>PPLK</sub>, the CUI must be placed in read array mode via the Read Array command if subsequent access to the memory array is desired. #### 5.6 Power-Up/Down Protection The device is designed to offer protection against accidental block erasure or word writing during power transitions. Upon power-up, the device is indifferent as to which power supply ( $V_{PP}$ or $V_{CC}$ ) powers-up first. Internal circuitry resets the CUI to read array mode at power-up. A system designer must guard against spurious writes for $V_{CC}$ voltages above $V_{LKO}$ when $V_{PP}$ is active. Since both $\overline{WE}$ and $\overline{CE}$ must be low for a command write, driving either to $V_{IH}$ will inhibit writes. The CUI's two-step command sequence architecture provides added level of protection against data alteration. The device is disabled while $\overline{RP}$ = $V_{IL}$ regardless of its control inputs state. #### 5.7 Power Dissipation When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash memory's nonvolatility increases usable battery life because data is retained when system power is removed. In addition, deep power-down mode ensures extremely low power consumption even when system power is applied. For example, portable computing products and other power sensitive applications that use an array of devices for solid-state storage can consume negligible power by lowering $\overline{RP}$ to $V_{IL}$ standby or sleep modes. If access is again needed, the devices can be read following the $t_{PHOV}$ and $t_{PHWL}$ wake-up cycles required after $\overline{RP}$ is first raised to $V_{IH}$ . See AC Characteristics—Read Only and Write Operations and Figures 12, 13 and 14 for more information. | 6 ELECTRICAL SPECIFICATIONS | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6.1 Absolute Maximum Ratings* | | <operating temprature=""> Commercial Products During Read, Block Erase and Word Write25°C to +85°C(*1)</operating> | | <storage temperature="">65°C to +125°C</storage> | | <voltage any="" on="" pin=""> except V<sub>CC</sub>, V<sub>PP</sub>, and RP2.0V to +7.0V<sup>(*2)</sup> V<sub>CC</sub> Supply Voltage2.0V to +7.0V<sup>(*2)</sup> V<sub>PP</sub> Update Voltage during Block Erase and</voltage> | | <output circuit="" current="" short="">100mA(*4)</output> | \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. - \*1. Operating temperature is for commercial product defined by this specification. - \*2. All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on V<sub>CC</sub> and Vpp pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins and V<sub>CC</sub> is V<sub>CC</sub>+0.5V which, during transitions, may overshoot to V<sub>CC</sub>+2.0V for periods <20ns. - \*3. Maximum DC voltage on V<sub>PP</sub> and RP may overshoot to +14.0V for periods <20ns. - \*4. Output shorted for no more than one second. No more than one output shorted at a time. #### 6.2 Operating Conditions Temperature and V<sub>CC</sub> Operating Conditions | | Symbol | Parameter | Notes | Min | Max | Unit | Test Condition | |---|-----------|--------------------------------------------|-------|-----|-----|------|---------------------| | | TA | Operating Temperature | | -25 | +85 | °C | Ambient Temperature | | ı | $V_{CC1}$ | V <sub>CC</sub> Supply Voltage (2.7V-3.6V) | *1 | 2.7 | 3.6 | V | | | | VCC2 | V <sub>CC</sub> Supply Voltage (3.0V-3.6V) | | 3.0 | 3.6 | V | | #### NOTES: #### 6.2.1 AC INPUT/OUTPUT TEST CONDITIONS Figure 8. Transient Input/Output Reference Waveform for $V_{CC}$ =2.7V-3.6V Figure 9. Transient Equivalent Testing Load Circuit #### $V_{CC} = 2.7V \text{ to } 3.6V$ <sup>\*1.</sup> Block erase and word write operations with $V_{CC}$ <3.0V are not supported. #### 6.2.2 DC CHARACTERISTICS DC Characteristics | DC Characteristics | | | | | | | | |--------------------|-------------------------------------|-------|-----|---------|------|-------------------------------------------------|--| | | | | | 7V-3.6V | | Test | | | Sym | Parameter | Notes | Тур | Max | Unit | Conditions | | | IIL | Input Load Current | *1 | | ±0.5 | μA | V <sub>CC</sub> =V <sub>CC</sub> Max | | | | | | | | | V <sub>IN</sub> =V <sub>CC</sub> or GND | | | I <sub>OL</sub> | Output Leakage | *1 | | ±0.5 | μA | V <sub>CC</sub> =V <sub>CC</sub> Max | | | | Current | | | | | V <sub>OUT</sub> =V <sub>CC</sub> or GND | | | I <sub>CCS</sub> | V <sub>CC</sub> Standby Current | *1,3, | 25 | 50 | μA | CMOS Inputs | | | | | *6 | | | | $V_{CC} = V_{CC} Max$ | | | | | | | | | CE=RP=V <sub>CC</sub> ±0.2V | | | | | | 0.2 | 2 | mA | TTL Inputs | | | | 1 | | | | | V <sub>CC</sub> =V <sub>CC</sub> Max | | | | | | | | | CE=RP=V <sub>IH</sub> | | | ICCD | V <sub>CC</sub> Deep Power-Down | *1 | 4 | 20 | μA | RP=GND±0.2V | | | | Current | | | | | $I_{OUT}(RY/\overline{BY}=0mA$ | | | I <sub>CCR</sub> | V <sub>CC</sub> Read Current | *1,5 | 15 | 25 | mA | CMOS Inputs | | | | | *6 | | | | V <sub>CC</sub> =V <sub>CC</sub> Max, | | | | | | | | | CE=GND | | | | | | | 20 | | f=5MHz, I <sub>OUT</sub> =0mA | | | | | | | 30 | mA | TTL Inputs | | | , | | | | | | V <sub>CC</sub> =V <sub>CC</sub> Max,<br>CE=GND | | | | * | | | | | f=5MHz, I <sub>OUT</sub> =0mA | | | <del> </del> | V <sub>CC</sub> Word Write | *1,7 | 5 | 17 | mA | V <sub>pp</sub> =V <sub>ppH</sub> | | | ICCW | Current | ,, | ٦ | 17 | шсх | V PP-V PPH | | | 1 | V <sub>CC</sub> Block Erase | *1,7 | 4 | 17 | mA | V <sub>PP</sub> =V <sub>PPH</sub> | | | ICCE | Current | - | 7 | 17 | 1 | 'PP-'PPH | | | I <sub>CCWS</sub> | V <sub>CC</sub> Word Write | *1,2 | 1 | 6 | mA | CE=V <sub>IH</sub> | | | I <sub>CCES</sub> | Current | | • | • | | In | | | I <sub>PPS</sub> | V <sub>PP</sub> Standby or Read | *1 | ±2 | ±15 | μА | $V_{pp} \leq V_{CC}$ | | | I <sub>PPR</sub> | Current | | 10 | 200 | μА | V <sub>pp</sub> >V <sub>CC</sub> | | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-Down | *1 | 0.1 | 5 | μА | RP=GND±0.2V | | | 1115 | Current | | | | ' | | | | I <sub>PPW</sub> | V <sub>PP</sub> Word Write | *1,7 | 12 | 40 | mA | V <sub>PP</sub> =V <sub>PPH</sub> | | | 1 | Current | | | | | | | | I <sub>PPE</sub> | V <sub>PP</sub> Block Erase Current | *1,7 | 8 | 25 | mA | V <sub>PP</sub> =V <sub>PPH</sub> | | | I <sub>PPWS</sub> | V <sub>pp</sub> Word Write | *1 | 10 | 200 | μА | $V_{PP}=V_{PPH}$ | | | I <sub>PPES</sub> | Current | | | | ļ . | ***** | | | | <u> </u> | • | | | | | | | | | V <sub>CC</sub> =2.7V-3.6V | | | | Test | |-------------------|-------------------------------------------------------------------|----------------------------|-------------------------|-------------------------|------|------------------------------------------------------------------| | Sym | Parameter | Notes | Min | Max | Unit | Conditions | | V <sub>II</sub> . | Input Low Voltage | *7 | -0.5 | 0.8 | V | Conditions | | V <sub>IH</sub> | Input High Voltage | *7 | 2.0 | V <sub>CC</sub><br>+0.5 | V | | | V <sub>OL</sub> | Output Low Voltage | *3,7 | | 0.4 | V | V <sub>CC</sub> =V <sub>CC</sub> Min,<br>I <sub>OL</sub> =2.0mA | | V <sub>OH1</sub> | Output High Voltage<br>(TTL) | *3,7 | 2.4 | | V | V <sub>CC</sub> =V <sub>CC</sub> Min,<br>I <sub>OH</sub> =-2.0mA | | V <sub>OH2</sub> | Output High Voltage<br>(CMOS) | *3,7 | 0.85<br>V <sub>CC</sub> | | V | V <sub>CC</sub> =V <sub>CC</sub> Min<br>I <sub>OH</sub> =-2.5mA | | | | | V <sub>CC</sub><br>-0.4 | | V | V <sub>CC</sub> =V <sub>CC</sub> Min<br>I <sub>OH</sub> =-100μA | | V <sub>PPLK</sub> | V <sub>PP</sub> Lockout during<br>Normal Operations | *4,7 | | 1.5 | V | | | V <sub>PPH</sub> | V <sub>PP</sub> during Word Write<br>or Block Erase<br>Operations | | 3.0 | 3.6 | V | | | $V_{LKO}$ | V <sub>CC</sub> Lockout Voltage | | 2.0 | | V | | | $V_{HH}$ | RP Unlock Voltage | *8,9 | 11.4 | 12.6 | V | Block Erase and<br>Word Write for Boot<br>Blocks | - \*1. All currents are in RMS unless otherwise noted. Typical values at $V_{CC}$ =3.3V and $T_a$ =+25 $^{\circ}$ C. - \*2. I<sub>CCWS</sub> and I<sub>CCES</sub> are specified with the device de-selected. If read or word written while in erase suspend mode, the device's current draw is the sum of $I_{CCWS}$ or $I_{CCES}$ and $I_{CCR}$ or $I_{CCW}$ , respectively. - \*3. Includes RY/ $\overline{BY}$ . - \*4. Block erases and word writes are inhibited when $V_{PP} \le V_{PPLK}$ , and not guaranteed in the range between $V_{PPLK}(max)$ and $V_{PPH}(min)$ . - \*5. Automatic Power Savings (APS) reduces typical $I_{CCR}$ to 3mA at 3.3V $V_{CC}$ in static operation. \*6. CMOS inputs are either $V_{CC}\pm0.2V$ or GND $\pm0.2V$ . TTL inputs are either $V_{IL}$ or $V_{IH}$ . - \*7. Sampled, not 100% tested. - \*8. Block erases and word writes are inhibited when the corresponding $\overline{RP}$ =V<sub>IH</sub>. Block erase and word write operations are not guaranteed with V<sub>CC</sub><3.0V or V<sub>IH</sub>< $\overline{RP}$ <V<sub>HH</sub> and should not be attempted. \*9. $\overline{RP}$ connection to a V<sub>HH</sub> supply is allowed for a maximum cumulative period of 80 hours. ## 6.2.3 AC CHARACTERISTICS - READ-ONLY OPERATIONS(\*1) $V_{CC}$ =2.7V-3.6V, $T_a$ =-25°C to +85°C | Sym | Parameter | Notes | Min | Max | Unit | |-------------------|---------------------------------------------------------------------|-------|-----|-----|------| | tAVAV | Read Cycle Time | | 150 | | ns | | t <sub>AVQV</sub> | Address to Output Delay | | | 150 | ns | | tELQV | CE to Output Delay | *2 | | 150 | ns | | t <sub>PHQV</sub> | RP High to Output Delay | | | 600 | ns | | t <sub>GLQV</sub> | OE to Output Delay | *2 | | 55 | ns | | t <sub>ELQX</sub> | CE to Output in Low Z | *3 | 0 | | ns | | t <sub>EHQZ</sub> | CE High to Output in High Z | *3 | | 55 | ns | | t <sub>GLQX</sub> | OE to Output in Low Z | *3 | 0 | | ns | | t <sub>GHQZ</sub> | OE High to Output in High Z | *3 | | 25 | ns | | <sup>t</sup> он | Output Hold from Address, CEor OE<br>Change, Whichever Occurs First | *3 | 0 | | ns | <sup>\*1.</sup> See AC Input/Output Reference Waveform for maximum allowable input slew rate. \*2. OE may be delayed up to t<sub>ELQV</sub>-t<sub>GLQV</sub> after the falling edge of CE without impact on t<sub>ELQV</sub>. \*3. Sampled, not 100% tested. ### 6.2.4 AC CHARACTERISTICS - WRITE OPERATION(\*1) $V_{CC}$ =2.7V-3.6V, $T_a$ =-25°C to +85°C | Sym | Parameter | Notes | Min | Max | Unit | |--------------------|-----------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------| | t <sub>AVAV</sub> | Write Cycle Time | | 150 | | ns | | t <sub>PHWL</sub> | RP High Recovery toWE Going Low | *2 | 1 | | μs | | tELWL | CE Setup to WE Going Low | | 10 | | ns | | twLWH | WE Pulse Width | | 50 | | ns | | t <sub>PHHWH</sub> | RP V <sub>HH</sub> to CE Going High | *2 | 100 | | ns | | t <sub>SHWH</sub> | $\overline{\mathrm{WP}}\mathrm{V}_{\mathrm{IH}}\mathrm{Setup}$ to $\overline{\mathrm{WE}}\mathrm{Going}\mathrm{High}$ | *2 | 100 | | ns | | t <sub>VPWH</sub> | V <sub>PP</sub> Setup to WE Going High | *2 | 100 | | ns | | t <sub>AVWH</sub> | Address Setup to WE Going High | *3 | 50 | | ns | | t <sub>DVWH</sub> | Data Setup to WE Going High | *3 | 50 | | ns | | t <sub>WHDX</sub> | Data Hold from WE High | | 5 | | ns | | t <sub>WHAX</sub> | Address Hold from WE High | | 5 | | ns | | twheh | CE Hold from WE High | | 10 | | ns | | twhwL | WE Pulse Width High | | 30 | | ns | | twhrl | WE High to RY/BY Going Low | | | 100 | ns | | twHGL | Write Recovery before Read | | 0 | | ns | | t <sub>QVVL</sub> | V <sub>PP</sub> Hold from Valid SRD, RY/BY High | *2,4 | 0 | | ns | | t <sub>OVPH</sub> | $\overline{RP}$ V <sub>HH</sub> Hold from Valid SRD, RY/ $\overline{BY}$ High | *2,4 | 0 | | ns | | tovsl | $\overline{WP}$ V <sub>IH</sub> Hold from Valid SRD, RY/ $\overline{BY}$ High | *2,4 | 0 | | ns | <sup>\*1.</sup> Read timing characteristics during block erase and word write operations are the same as during read-onry operations. Refer to AC Characteristics for read-only operations. <sup>\*2.</sup> Sampled, not 100% tested. <sup>\*3.</sup> Refer to Table 4 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase or word write. \*4. V<sub>PP</sub> should be held at V<sub>PPH</sub> (and if necessary RP should be held at V<sub>HH</sub>) until determination of block erase or word write success (SR.1/3/4/5=0). Figure 11. AC Waveform for WE-Controlled Write Operations ## 6.2.5 AC CHARACTERISTICS for CE-CONTROLLED WRITES OPERATION(\*1) $V_{CC}$ =2.7V-3.6V, $T_a$ =-25°C to +85°C | Sym | Parameter | Notes | Min | Max | Unit | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------| | t <sub>AVAV</sub> | Write Cycle Time | | 150 | | ns | | t <sub>PHEL</sub> | RP High Recovery to CE Going Low | *2 | 1 | - | μs | | twlel | WE Setup to CE Going Low | | 0 | | ns | | tELEH | CE Pulse Width | | 70 | | ns | | t <sub>PHHEH</sub> | RP V <sub>HH</sub> Setup to CE Going High | *2 | 100 | | ns | | t <sub>SHEH</sub> | WP V <sub>IH</sub> Setup to CE Going High | *2 | 100 | | ns | | t <sub>VPEH</sub> | V <sub>PP</sub> Setup to CE Going High | *2 | 100 | | ns | | tAVEH | Address Setup to CE Going High | *3 | 50 | | ns | | t <sub>DVEH</sub> | Data Setup to CE Going High | *3 | 50 | | ns | | t <sub>EHDX</sub> | Data Hold from CE High | | 5 | | ns | | t <sub>EHAX</sub> | Address Hold from CE High | | 5 | | ns | | t <sub>EHWH</sub> | WE Hold from CE High | | 0 | | ns | | t <sub>EHEL</sub> | CE Pulse Width High | | 25 | | ns | | tEHRL | CE High to RY/BY Going Low | | | 100 | ns | | tEHGL | Write Recovery before Read | | 0 | | ns | | t <sub>QVVL</sub> | $V_{PP}$ Hold from Valid SRD, RY/ $\overline{BY}$ High | *2,4 | 0 | | ns | | t <sub>OVPH</sub> | SEL TO THE STATE OF THE SELECTION | | 0 | | ns | | tovsl | $\overline{\text{WP}}$ V <sub>IH</sub> Hold from Valid SRD, RY/ $\overline{\text{BY}}$ High | *2,4 | 0 | | ns | NOTES: <sup>\*1.</sup> In systems where $\overline{CE}$ defines the write pulse width (within a longer $\overline{WE}$ timing waveform), all setup, hold, and inactive WE times should be measured relative to the CE waveform. <sup>\*2.</sup> Sampled, not 100% tested. <sup>\*3.</sup> Refer to Table 4 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase or word write. \*4. V<sub>PP</sub> should be held at V<sub>PPH</sub> (and if necessary RP should be held at V<sub>HH</sub>) until determination of block erase or word write success (SR.1/3/4/5=0). Figure 12. AC Waveform for CE-Controlled Write Operations Figure 13. AC Waveform for Reset Operation Reset AC Specifications | | | | V <sub>CC</sub> | | | |-------------------|---------------------------------------------------------------------------------------------|-------|-----------------|-----|------| | Sym | Parameter | Notes | Min | Max | Unit | | t <sub>PLPH</sub> | RP Pulse Low Time (If RP is tied to V <sub>CC</sub> , this specification is not applicable) | | 100 | | ns | | t <sub>PLRH</sub> | RP Low to Reset during Block Erase or Word Write | *1,2 | | 22 | μs | | t <sub>VPH</sub> | V <sub>CC</sub> 2.7V to RP High | *3 | 100 | | ns | #### NOTES: - \*1. If $\overline{RP}$ is asserted while a block erase or word write operation is not executing, the reset will complete within 100ns. - \*2. A reset time, $t_{PHQV}$ , is required from the latter of RY/ $\overline{BY}$ or $\overline{RP}$ going high until outputs are valid. - \*3. When the device power-up, holding $\overline{RP}$ low minimum 100ns is required after $V_{CC}$ has been in predefined range and also has been in stable there. ### 6.2.7 BLOCK ERASE AND WORD WRITE PERFORMANCE(\*3) $V_{CC}=3.0V-3.6V$ , $T_{a}=-25^{\circ}C$ to $+85^{\circ}C$ | | Parameter | | Notes | V <sub>PP</sub> | | | | | |--------------------|--------------------------------------------|------------------------------------|-------|-----------------|------|-----|------|--| | Sym | | | | Min | Тур | Max | Unit | | | t <sub>WHQV1</sub> | Word Write Time | 32K word block | *2 | | 44.6 | | μs | | | t <sub>EHQV1</sub> | | 4K word block | *2 | | 45.9 | | | | | | Word Write Time | 32K word block | *2 | | 1.46 | | sec | | | | | 4Kword block | *2 | | 0.19 | | | | | t <sub>WHQV2</sub> | Block Erase Time | 32K word block | *2 | | 1.14 | | sec | | | t <sub>EHQV2</sub> | 1 | 4K word block | *2 | | 0.38 | | | | | t <sub>WHRH1</sub> | Word Write Suspend Latency Time to<br>Read | | | | 7 | 8 | μs | | | t <sub>WHRH2</sub> | Erase Suspend Laten | Erase Suspend Latency Time to Read | | | 18 | 22 | μs | | NOTES: - \*2. Excludes system-level overhead. \*3. Sampled but not 100% tested. <sup>\*1.</sup> Typical values measured at Ta=+25°C and nominal voltages. Subject to change based on device characterization. ### LRS1314 # Part 3 SRAM CONTENTS | 1. Description | 40 | |----------------------------------------|----| | 2. Truth Table | 41 | | 3. Block Diagram | 41 | | 4. Absolute Maximum Ratings | 42 | | 5. Recommended DC Operating Conditions | 42 | | 6. DC Electrical Characteristics | 42 | | 7. AC Electrical Characteristics | 43 | | 8. Data Retention Characteristics | 44 | | 9 Timing Chart | 45 | ### 1.Description The LRS1314 is a 2M bit static RAM organized as $65,536 \times 16$ bit which provides low-power standby mode. It is fabricated using silicon-gate CMOS process technology. #### **Features** | Access Time | 85 ns(Max.) | |-----------------------|----------------------------------------------------------| | Operating current | 45 mA(Max.) | | | 25 mA(Max. t <sub>CYCLE</sub> =200ns) | | Standby current | 25 μA(Max.) | | | 0.3 $\mu$ A(Typ. $V_{CCDR}$ =3V, $T_a$ =25 $^{\circ}$ C) | | Single power supply | 2.7V to 3.6V | | Operating temperature | -25℃ to +85℃ | | 0 1 11 7 | | Fully static operation Three-state output Not designed or rated as radiation hardened P-type bulk silicon LRS1314 ### 4. Absolute Maximum Ratings | Parameter | Symbol | Ratings | Unit | |-----------------------|------------------|-----------------------------------|------| | Supply voltage(*1) | V <sub>cc</sub> | -0.3 to +4.6 | v | | Input voltage(*1) | V <sub>IN</sub> | -0.3 (*2) to V <sub>cc</sub> +0.3 | v | | Operating temperature | Tope | -25 to +85 | r | | Storage temperature | T <sub>stg</sub> | -65 to +125 | r | #### Notes - \*1. The maximum applicable voltage on any pin with respect to GND. - \*2. -3.0V undershoot is allowed to the pulse width less than 50ns. ### 5.Recommended DC Operating Conditions $(T_s = -25^{\circ}C \text{ to } +85^{\circ}C)$ | Parameter | Symbol | Min. | Тур. | Max. | Unit | |----------------|------------------|-----------|------|----------------------|------| | Supply voltage | V <sub>cc</sub> | 2.7 | 3.0 | 3.6 | v | | Input voltage | V <sub>III</sub> | 2.0 | | V <sub>cc</sub> +0.3 | V | | | V <sub>E</sub> | -0.3 (*3) | | 0.8 | v | #### Note \*3. -3.0V undershoot is allowed to the pulse width less than 50ns. #### 6.DC Electrical Characteristics (T<sub>a</sub>=-25°C to +85°C, $V_{CC}$ =2.7V to 3.6V ) | | | | | • | | | | |------------------------------|------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----------|------|-----------------| | Parameter | Symbol | Conditions | | Min. | Typ. (*4) | Max. | Unit | | Input leakage<br>current | I <sub>u</sub> | V <sub>IN</sub> =0V to V <sub>CC</sub> | | -1.0 | | 1.0 | μА | | Output<br>leakage<br>current | I <sub>to</sub> | CE=V <sub>IH</sub> or OE=V <sub>IH</sub> or WE=V <sub>IL</sub> V <sub>IQ</sub> =0V to V <sub>CC</sub> | | -1.0 | | 1.0 | μА | | Operating supply | I <sub>cc1</sub> | $\overline{\text{CE}}=V_{IL}, V_{IN}=V_{IL} \text{ or } V_{IH}$ | t <sub>CYCLE</sub> =Min<br>I <sub>IO</sub> =0mA | | 20 | 45 | mA | | current | I <sub>CC2</sub> | $\overline{CE} \le 0.2V$ $V_{IN} = 0.2V$ or $V_{CC} = 0.2V$ | t <sub>CYCLE</sub> =200ns<br>I <sub>IO</sub> =0mA | | | 25 | mA | | Standby | I <sub>SB</sub> | Œ≧V <sub>cc</sub> -0.2V | | | 0.3 | 25 | μА | | , | I <sub>SB1</sub> | CE=V <sub>IH</sub> | | | | 3.0 | mA <sup>.</sup> | | Output | VaL | I <sub>ct.</sub> =2.0mA | | | | 0.4 | V | | voltage | Von | I <sub>CH</sub> =-1.0mA | | 2.4 | | | V | #### Note \*4. $T_a=25^{\circ}C$ , $V_{cc}=3.0V$ ### 7. AC Electrical Characteristics ### AC Test Conditions | Input pulse level | 0.6V to 2.2V | |------------------------------------|---------------------------------| | Input rise and fall time | 5ns | | Input and Output timing Ref. level | 1.4V | | Output load | 1TTL+C <sub>L</sub> (30pF) (*5) | Note \* 5.Including scope and jig capacitance. Read cycle $(T_n = -25\% \text{ to } +85\% \text{ , } V_{cc} = 2.7\text{V to } 3.6\text{V})$ | Parameter | Symbol | Min. | Max. | Unit | | |-------------------------------------|-------------------|------|------|------|---| | Read cycle time | t <sub>RC</sub> | 85 | | ns | | | Address access time | t <sub>AA</sub> | | 85 | ns | | | CE access time | t <sub>ACF.</sub> | | 85 | ns | | | Output enable to output valid | toe | | 45 | ns | | | Output hold from address change | t <sub>OH</sub> | 10 | | ns | | | CE Low to output active | t <sub>ız</sub> | 10 | | ns | | | OE Low to output active | touz | 5 | | ns | | | LB or UB Low to output active | t <sub>BLZ</sub> | 5 | | ns | | | CE High to output in High impedance | t <sub>117.</sub> | 0 | 40 | ns | | | OE High to output in High impedance | t <sub>OIIZ</sub> | 0 | 35 | ns | | | LB or UB High to output active | t <sub>BHZ</sub> | 0 | 35 | ns | _ | #### Write cycle $(T_a = -25\% \text{ to } +85\% \text{ , } V_{cc} = 2.7\text{V to } 3.6\text{V})$ | Parameter | Symbol | Min. | Max. | Unit | | |-------------------------------------|------------------|------|------|------|----| | Write cycle time | t <sub>wc</sub> | 85 | | ns | | | Chip enable to end of write | t <sub>CW</sub> | 70 | | ns | | | Address valid to end of write | t <sub>AW</sub> | 70 | | ns | | | Address setup time | t <sub>AS</sub> | 0 | | ns | | | Write pulse width | t <sub>wp</sub> | 65 | | ns | | | Write recovery time | t <sub>wR</sub> | 0 | | ns | | | Input data setup time | t <sub>DW</sub> | 35 | | ns | | | Input data hold time | t <sub>DH</sub> | 0 | | ns | | | WE High to output active | t <sub>ow</sub> | 5 | | ns | *6 | | WE Low to output in High impedance | t <sub>wz</sub> | 0 | 40 | ns | *6 | | OE High to output in High impedance | t <sub>OHZ</sub> | 0 | 35 | ns | *6 | Note <sup>\*6</sup>. Active output to High impedance and High impedance to output active tests specified for a $\pm 200$ mV transition from steady state levels into the test load. ### 8.Data Retention Characteristics $(T_{\bullet} = -25^{\circ} \text{C to } +85^{\circ} \text{C})$ | | | | | (1,- | -23 C 10 | +02, C | , | |-------------------------------|-------------------|--------------------------------------------|--------|-----------------|----------|--------|------| | Parameter | Symbol | Conditions | | Min. | Тур. | Max. | Unit | | Data Retention supply voltage | V <sub>CCDR</sub> | CE≧V <sub>CCDR</sub> -0.2V | | 2.0 | | 3.6 | v | | Data Retention | | $\frac{V_{CCDR}=3V}{CE} \ge V_{CCDR}-0.2V$ | T,=25℃ | | 0.3 | 1.0 | μА | | supply current | I ccor | γV <sub>CCDR</sub> -0.2V | | | | 20 | μА | | Chip enable setup time | t <sub>CDR</sub> | | | 0 | | | ms | | Chip enable | | | | (*7) | | | | | hold time | t <sub>R</sub> | | | t <sub>RC</sub> | <u> </u> | | ms | <sup>\*7</sup> Read cycle time. \*8. WE is high for Read cycle. #### Notes - \*9. A write occurs during the overlap of a low $\overline{CE}$ , low $\overline{WE}$ and low $\overline{UB}$ or low $\overline{LB}$ . - \*10. $t_{CW}$ is measured from the later of going low $\overline{CE}$ to the end of write. - \*11. $t_{BW}$ is measured from the later of going low $\overline{UB}$ or low $\overline{LB}$ to the end of write. - \* 12. $t_{AS}$ is measured from the address valid to the beginning of write. - \*13. t<sub>wR</sub> is measured from the end of write to the address change. t<sub>wR</sub> applies in case a write ends at $\overline{CE}$ or $\overline{WE}$ going high. - \*14. During this period, I/O pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied. - \*15. If CE goes low simultaneously with WE going low or after WE going low, the outputs remain in high impedance state. - \*16. If $\overline{CE}$ goes high simultaneously with $\overline{WE}$ going high or before $\overline{WE}$ going high, the outputs remain in high impedance state. LRS1314 LRS1314, Flash Memory Flash Non-Volatile Memory Flash E2ROM Flash ROM Read Only Memory ETOX Static, SRAM, RAM, Random Access Memory Stacked Chip Combo Chips Combination Chip Stack Chip