## **Document Title** ## 512Kx36-bit, 1Mx18-bit QDR™ SRAM ## **Revision History** | Rev. No. | <u>History</u> | <u>Draft Date</u> | <u>Remark</u> | |----------|----------------------|-------------------|---------------| | 0.0 | 1. Initial document. | Jan. 27, 2004 | Advance | | 1.0 | Final spec release | Mar. 18, 2004 | Final | The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or contact Headquarters. ## 512Kx36-bit, 1Mx18-bit QDR™ SRAM #### **FEATURES** - 1.8V/2.5V +0.1V/-0.1V Power Supply. - I/O Supply Voltage 1.5V +0.1V/-0.1V for 1.5V I/O, 1.8V+0.1V/-0.1V for 1.8V I/O. - Separate independent read and write data ports with concurrent read and write operation - HSTL I/O. - Full data coherency, providing most current data . - Synchronous pipeline read with self timed early write. - Registered address, control and data input/output. - DDR(Double Data Rate) Interface on read and write ports. - Fixed 2-bit burst for both read and write operation. - Clock-stop supports to reduce current. - Two input clocks(K and $\overline{K}$ ) for accurate DDR timing at clock rising edges only. - Two Input clocks for output data(C and C) to minimize clock-skew and flight-time mismatches. - Single address bus. - Byte writable function. - Sepatate read/write control pin(R and W) - Simple depth expansion with no data contention. - Programmable output impedance. - JTAG 1149.1 compatible test access port. - 165FBGA(11x15 ball aray FBGA) with body size of 13x15mm | Organization | Part<br>Number | Cycle<br>Time | Access<br>Time | Unit | |--------------|-----------------|---------------|----------------|------| | X36 | K7Q163662B-FC16 | 6.0 | 2.5 | ns | | X18 | K7Q161862B-FC16 | 6.0 | 2.5 | ns | ## **FUNCTIONAL BLOCK DIAGRAM** Notes: 1. Numbers in ( ) are for x18 device. ## PIN CONFIGURATIONS (TOP VIEW) K7Q161862B(1Mx18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|------|------|------|-----------------|-----|-----------------|------|------|------|-----| | Α | NC | Vss | NC | W | BW <sub>1</sub> | K | NC | R | SA | Vss | NC | | В | NC | Q9 | D9 | SA | NC | K | <del>BW</del> 0 | SA | NC | NC | Q8 | | С | NC | NC | D10 | Vss | SA | SA | SA | Vss | NC | Q7 | D8 | | D | NC | D11 | Q10 | Vss | Vss | Vss | Vss | Vss | NC | NC | D7 | | E | NC | NC | Q11 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D6 | Q6 | | F | NC | Q12 | D12 | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | Q5 | | G | NC | D13 | Q13 | Vddq | VDD | Vss | VDD | VDDQ | NC | NC | D5 | | н | NC | VREF | VDDQ | VDDQ | VDD | Vss | VDD | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | D14 | VDDQ | VDD | Vss | VDD | VDDQ | NC | Q4 | D4 | | K | NC | NC | Q14 | VDDQ | VDD | Vss | VDD | VDDQ | NC | D3 | Q3 | | L | NC | Q15 | D15 | Vddq | Vss | Vss | Vss | VDDQ | NC | NC | Q2 | | М | NC | NC | D16 | Vss | Vss | Vss | Vss | Vss | NC | Q1 | D2 | | N | NC | D17 | Q16 | Vss | SA | SA | SA | Vss | NC | NC | D1 | | Р | NC | NC | Q17 | SA | SA | С | SA | SA | NC | D0 | Q0 | | R | TDO | TCK | SA | SA | SA | C | SA | SA | SA | TMS | TDI | Notes: 1. \* Checked pins are reserved for higher density address 2. BWo controls write to D0:D8 and BW1 controls write to D9:D17. #### **PIN NAME** | SYMBOL | PIN NUMBERS | DESCRIPTION | NOTE | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------| | $K, \overline{K}$ | 6B, 6A | Input Clock | | | C, $\overline{C}$ | 6P, 6R | Input Clocks for Output data | 1 | | SA | 9A,4B,8B,5C-7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R | Address Inputs | | | D <sub>0-17</sub> | 10P,11N,11M,10K,11J,11G,10E,11D,11C,3B,3C,2D,<br>3F,2G,3J,3L,3M,2N | Data Inputs | | | Q <sub>0-17</sub> | 11P,10M,11L,11K,10J,11F,11E,10C,11B,2B,3D,3E,<br>2F,3G,3K,2L,3N,3P | Data Outputs | | | W | 4A | Write Control | | | R | 8A | Read Control | | | BW <sub>0</sub> , BW <sub>1</sub> | 7B, 5A | Byte Write Control Pin | | | VREF | 2H,10H | Input Reference Voltage | | | ZQ | 11H | Output Driver Impedance Control Input | 2 | | VDD | 5F,7F,5G,7G,5H,7H,5J,7J,5K,7K | Power Supply ( 2.5V ) | | | VDDQ | 4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L | Output Power Supply (1.5V or 1.8V) | | | Vss | 2A,10A,4C,8C,4D-8D,5E-7E,<br>6F,6G,6H,6J,6K,5L-7L,4M-8M,4N,8N | Ground | | | TMS | 10R | JTAG Test Mode Select | | | TDI | 11R | JTAG Test Data Input | | | TCK | 2R | JTAG Test Clock | | | TDO | 1R | JTAG Test Data Output | | | NC | 3A,7A,1B,5B,9B,10B,1C,2C,9C,1D,9D,<br>10D,1E,2E,9E,1F,9F,10F,1G,9G,10G,1H,1J,2J,9J,1K,<br>2K,9J,1L,9L,10L,1M,2M,9M,1N,9N,10N,1P,2P,9P | No Connect | 3 | Notes: 1. C, $\overline{C}$ , K or $\overline{K}$ cannot be set to VREF voltage. 2. When ZQ pin is directly connected to VDD output impedance is set to minimum value and it cannot be connected to ground or left unconnected. 3. Not connected to chip pad internally. NC D31 Q32 Q33 D33 D34 Q35 TDO Н J K Ν R # 512Kx36 & 1Mx18 QDR™ b2 SRAM | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|-----|-----|------|-----------------|-----|-----------------|------|-----|-----|----| | Α | NC | Vss | NC | W | BW <sub>2</sub> | K | BW <sub>1</sub> | R | NC | Vss | NC | | В | Q27 | Q18 | D18 | SA | BWз | К | <del>BW</del> 0 | SA | D17 | Q17 | Q8 | | С | D27 | Q28 | D19 | Vss | SA | SA | SA | Vss | D16 | Q7 | D8 | | D | D28 | D20 | Q19 | Vss | Vss | Vss | Vss | Vss | Q16 | D15 | D7 | | Е | Q29 | D29 | Q20 | VDDQ | Vss | Vss | Vss | VDDQ | Q15 | D6 | Q6 | | F | Q30 | Q21 | D21 | Vddq | VDD | Vss | VDD | VDDQ | D14 | Q14 | Q5 | | G | D30 | D22 | Q22 | VDDQ | VDD | Vss | VDD | VDDQ | Q13 | D13 | D5 | Vss Vss Vss Vss Vss SA С С $V_{DD}$ VDD $V_{DD}$ Vss Vss SA SA SA VDDQ VDDQ VDDQ VDDQ Vss Vss SA SA VDDQ D12 Q12 D11 D10 Q10 Q9 SA VREF Q4 D3 Q11 Q1 D9 D0 TMS ZQ D4 Q3 Q2 D2 D1 Q0 TDI $V_{DD}$ VDD $V_{DD}$ Vss Vss SA SA SA | • | | |--------------|------------------------------------------------------| | Notes : 1. * | Checked pins are reserved for higher density address | VREF Q31 D32 Q24 Q34 D26 D35 TCK PIN CONFIGURATIONS(TOP VIEW) K7Q163662B(512Kx36) VDDQ D23 Q23 D24 D25 Q25 Q26 SA VDDQ $V_{DDQ}$ VDDQ VDDQ Vss Vss SA SA ### **PIN NAME** | SYMBOL | PIN NUMBERS | DESCRIPTION | NOTES | |----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------| | K, $\overline{K}$ | 6B, 6A | Input Clock | | | C, $\overline{C}$ | 6P, 6R | Input Clocks for Output data | 1 | | SA | 4B,8B,5C-7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R | Address Inputs | | | D0-35 | 10P,11N,11M,10K,11J,11G,10E,11D,11C,10N,9M,9L<br>9J,10G,9F,10D,9C,9B,3B,3C,2D,3F,2G,3J,3L,3M,2N<br>1C,1D,2E,1G,1J,2K,1M,1N,2P | Data Inputs | | | Q0-35 | 11P,10M,11L,11K,10J,11F,11E,10C,11B,9P,9N,10L<br>9K,9G,10F,9E,9D,10B,2B,3D,3E,2F,3G,3K,2L,3N<br>3P,1B,2C,1E,1F,2J,1K,1L,2M,1P | Data Outputs | | | $\overline{W}$ | 4A | Write Control Pin | | | R | 8A | Read Control Pin | | | $\overline{BW}_0, \overline{BW}_1, \overline{BW}_2, \overline{BW}_3$ | 7B,7A,5A,5B | Byte Write Control Pin | | | VREF | 2H,10H | Input Reference Voltage | | | ZQ | 11H | Output Driver Impedance Control Input | 2 | | Vdd | 5F,7F,5G,7G,5H,7H,5J,7J,5K,7K | Power Supply ( 2.5V ) | | | VDDQ | 4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L | Output Power Supply (1.5V or 1.8V) | | | Vss | 2A,10A,4C,8C,4D-8D,5E-7E,<br>6F,6G,6H,6J,6K,5L-7L,4M-8M,4N,8N | Ground | | | TMS | 10R | JTAG Test Mode Select | | | TDI | 11R | JTAG Test Data Input | | | TCK | 2R | JTAG Test Clock | | | TDO | 1R | JTAG Test Data Output | | | NC | 3A,9A,1H | No Connect | 3 | **Notes:** 1. C, $\overline{C}$ , K or $\overline{K}$ cannot be set to VREF voltage. <sup>3.</sup> Not connected to chip pad internally. <sup>2.</sup> $\overline{BW_0}$ controls write to D0:D8, $\overline{BW_1}$ controls write to D9:D17, $\overline{BW_2}$ controls write to D18:D26 and $\overline{BW_3}$ controls write to D27:D35. <sup>2.</sup> When ZQ pin is directly connected to Vpp output impedance is set to minimum value and it cannot be connected to ground or left unconnected. #### **GENERAL DESCRIPTION** The K7Q163662B and K7Q161862B are 18,874,368-bits QDR(Quad Data Rate) Synchronous Pipelined Burst SRAMs. They are organized as 524,288 words by 36bits for K7Q163662B and 1,048,576 words by 18 bits for K7Q161862B. The QDR operation is possible by supporting DDR read and write operations through separate data output and input ports with the same cycle. Memory bandwidth is maxmized as data can be transferred into sram on every rising edge of K and $\overline{K}$ , and transferred out of sram on every rising edge of C and $\overline{C}$ . And totally independent read and write ports eliminate the need for high speed bus turn around. Address, data inputs, and all control signals are synchronized to the input clock ( K or $\overline{K}$ ). Normally data outputs are synchronized to output clocks ( C and $\overline{C}$ ), but when C and $\overline{C}$ are tied high, the data outputs are synchronized to the input clocks ( K and $\overline{K}$ ). Read address is registered on rising edges of the input K clocks, and write address is registered on rising edges of the input $\overline{K}$ clocks. Common address bus is used to access address both for read and write operations. The internal burst counter is fiexd to 2-bit sequential for both read and write operations. Synchronous pipeline read and early write enable high speed operations. Simple depth expansion is accomplished by using $\overline{R}$ and $\overline{W}$ for port selection. Byte write operation is supported with $\overline{BW}_0$ and $\overline{BW}_1$ ( $\overline{BW}_2$ and $\overline{BW}_3$ ) pins. IEEE 1149.1 serial boundary scan (JTAG) simplifies monitoriing package pads attachment status with system. The K7Q163662B and K7Q161862B are implemented with SAMSUNG's high performance 6T CMOS technology and is available in 165pin FBGA packages. Multiple power and ground pins minimize ground bounce. #### **Read Operations** Read cycles are initiated by activating $\overline{R}$ at the rising edge of the positive input clock K. Address is presented and stored in the read address register synchronized with K clock. For 2-bit burst DDR operation, it will access two 36-bit or 18-bit data words with each read command. The first pipelined data is transfered out of the device triggered by C clock following next K clock rising edge. Next burst data is triggered by the rising edge of following $\overline{C}$ clock rising edge. Continuous read operations are initiated with K clock rising edge. And pipelined data are transferred out of device on every rising edge of both C and $\overline{C}$ clocks. In case C and $\overline{C}$ tied to high, output data are triggered by K and $\overline{K}$ instead of C and $\overline{C}$ . When the $\overline{R}$ is disabled after a read operation, the K7Q163662B and K7Q161862B will first complete burst read operation before entering into deselect mode at the next K clock rising edge. Then output drivers disabled automatically to high impedance state. #### **Write Operations** Write cycles are initiated by activating $\overline{W}$ at the rising edge of the positive input clock K. Address is presented and stored in the write address register synchronized with following $\overline{K}$ clock. For 2-bit burst DDR operation, it will write two 36-bit or 18-bit data words with each write command. The first "early" data is transfered and registered in to the device synchronous with same K clock rising edge with $\overline{W}$ presented. Next burst data is transfered and registered synchronous with following $\overline{K}$ clock rising edge. Continuous write operations are initiated with K rising edge. And "early writed" data is presented to the device on every rising edge of both K and $\overline{K}$ clocks. When the $\overline{W}$ is disabled, the K7Q163662B and K7Q161862B will enter into deselect mode. The device disregards input data presented on the same cycle W disabled. The K7Q163662B and K7Q161862B support byte write operations. With activating $\overline{BW_0}$ or $\overline{BW_1}$ ( $\overline{BW_2}$ or $\overline{BW_3}$ ) in write cycle, only one byte of input data is presented. In K7Q161862B, $\overline{BW_0}$ controls write operation to D0:D8, $\overline{BW_1}$ controls write operation to D9:D17. And in K7Q163662B $\overline{BW_2}$ controls write operation to D18:D26, $\overline{BW_3}$ controls write operation to D27:D35. #### **Programmable Impedance Output Buffer Operation** The designer can program the SRAM's output buffer impedance by terminating the ZQ pin to Vss through a precision resistor(RQ). The value of RQ (within 15%) is five times the output impedance desired. For example, $250\Omega$ resistor will give an output impedance of $50\Omega$ . Impedance updates occur early in cycles that do not activate the outputs, such as deselect cycles. In all cases impedance updates are transparent to the user and do not produce access time "push-outs" or other anomalous behavior in the SRAM. There are no power up requirements for the SRAM. However, to guarantee optimum output driver impedance after power up, the SRAM needs 1024 non-read cycles. #### Single Clock Mode The K7Q163662B and K7Q161862B can be used with the single clock pair K and $\overline{K}$ . In this mode, C and $\overline{C}$ must be tied high during power up and this single clock pair control both the input and output registers. C and $\overline{C}$ cannot be tied high during operation. System flight time and clock skew could not be compensated in single clock mode. ### **Depth Expansion** Separate input and output ports enables easy depth expansion. Each port can be selected and deselected independently and read and write operation do not affect each other. Before chip deselected, all read and write pending operations are completed. ### **STATE DIAGRAM** Notes: 1. Internal burst counter is fixed as 2-bit linear, i.e. when first address is A0+0, next internal burst address is A0+1. - 2. "READ" refers to read active status with $\overline{R}$ =Low, " $\overline{READ}$ " refers to read inactive status with $\overline{R}$ =high. "WRITE" and " $\overline{WRITE}$ " are the same case. - 3. Read and write state machine can be active simultaneously. - 4. State machine control timing sequence is controlled by K. ## **TRUTH TABLES** #### **SYNCHRONOUS TRUTH TABLE** | V | K R | | R W | I | D | | Q | OPERATION | |---------|-----|---|----------------|----------------|----------------|----------------|--------------|-----------| | N. | | | D(A0) D(A1) | | Q(A0) | Q(A1) | OFERATION | | | Stopped | Х | Х | Previous state | Previous state | Previous state | Previous state | Clock Stop | | | 1 | Н | Н | Х | Х | High-Z | High-Z | No Operation | | | 1 | L | Х | Х | Х | Dou⊤ at C(t+1) | Do∪⊤ at C(t+1) | Read | | | 1 | Х | L | Din at K(t) | Din at K(t) | Х | Х | Write | | Notes: 1. X means "Don't Care". - 2. The rising edge of clock is symbolized by ( $\uparrow$ ). - 3. Before enter into clock stop status, all pending read and write operations will be completed. ### WRITE TRUTH TABLE(x18) | K | K | w | BW <sub>0</sub> | BW <sub>1</sub> | OPERATION | |----------|---|---|-----------------|-----------------|------------------------| | <b>↑</b> | | Н | Х | Х | READ/NOP | | | 1 | Н | X | X | READ/NOP | | 1 | | L | L | L | WRITE ALL BYTEs ( K↑ ) | | | 1 | L | L | L | WRITE ALL BYTEs ( K↑) | | 1 | | L | L | Н | WRITE BYTE 0 ( K↑ ) | | | 1 | L | L | Н | WRITE BYTE 0 ( K↑) | | 1 | | L | Н | L | WRITE BYTE 1 ( K↑ ) | | | 1 | L | Н | L | WRITE BYTE 1 ( K↑) | | 1 | | L | Н | Н | WRITE NOTHING ( K↑) | | | 1 | L | Н | Н | WRITE NOTHING ( K↑) | Notes: 1. X means "Don't Care". 2. All inputs in this table must meet setup and hold time around the rising edge of CLK( $\uparrow$ ). ### WRITE TRUTH TABLE(x36) | K | ĸ | w | BW <sub>0</sub> | BW <sub>1</sub> | BW <sub>2</sub> | BW <sub>3</sub> | OPERATION | |---|----------|---|-----------------|-----------------|-----------------|-----------------|--------------------------------| | 1 | | Н | Х | Х | Х | Х | READ/NOP | | | <b>↑</b> | Н | Х | Х | Х | Х | READ/NOP | | 1 | | L | L | L | L | L | WRITE ALL BYTEs ( K↑ ) | | | 1 | L | L | L | L | L | WRITE ALL BYTEs ( K↑) | | 1 | | L | L | Н | Н | Н | WRITE BYTE 0 ( K↑ ) | | | 1 | L | L | Н | Н | Н | WRITE BYTE 0 ( K↑) | | 1 | | L | Н | L | Н | Н | WRITE BYTE 1 ( K↑ ) | | | 1 | L | Н | L | Н | Н | WRITE BYTE 1 ( K↑) | | 1 | | L | Н | Н | L | L | WRITE BYTE 2 and BYTE 3 ( K↑ ) | | | 1 | L | Н | Н | L | L | WRITE BYTE 2 and BYTE 3 ( K↑) | | 1 | | L | Н | Н | Н | Н | WRITE NOTHING ( K↑ ) | | | 1 | L | Н | Н | Н | Н | WRITE NOTHING ( K ↑) | Notes: 1. X means "Don't Care". 2. All inputs in this table must meet setup and hold time around the rising edge of CLK( $\uparrow$ ). #### **ABSOLUTE MAXIMUM RATINGS\*** | PARAMETER | SYMBOL | RATING | UNIT | |----------------------------------------|--------|-----------------|------| | Voltage on VDD Supply Relative to Vss | Vdd | -0.5 to 3.6 | V | | Voltage on VDDQ Supply Relative to Vss | VDDQ | -0.5 to VDD | V | | Voltage on Input Pin Relative to Vss | Vin | -0.5 to VDD+0.3 | V | | Storage Temperature | Tstg | -65 to 150 | °C | | Operating Temperature | Topr | 0 to 70 | °C | | Storage Temperature Range Under Bias | TBIAS | -10 to 85 | °C | <sup>\*</sup>Note: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### DC ELECTRICAL CHARACTERISTICS | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | MAX | UNIT | NOTES | |-------------------------------|--------|-------------------------------------------------------------------------|-----|----------|----------|------|-------| | Input Leakage Current | lıL | VDD=Max; VIN=Vss to VDDQ | | -2 | +2 | μΑ | | | Output Leakage Current | lol | Output Disabled, | | -2 | +2 | μΑ | | | Operating Current (x18) : DDR | Icc | VDD=Max , IOUT=0mA<br>Cycle Time ≥ tкнкн Min | -16 | - | 400 | mA | 1,5 | | Operating Current (x36) : DDR | Icc | VDD=Max , IOUT=0mA<br>Cycle Time ≥ tкнкн Min | -16 | - | 500 | mA | 1,5 | | Standby Current(NOP) : DDR | ISB1 | Device deselected, IouT=0mA,<br>f=Max,<br>All Inputs≤0.2V or ≥ VDD-0.2V | -16 | - | 240 | mA | 1,6 | | Output High Voltage | VoH1 | | | VDDQ/2 | VDDQ | V | 2,7 | | Output Low Voltage | Vol1 | | | Vss | VDDQ/2 | V | 3,7 | | Output High Voltage | VOH2 | IOH=-1.0mA | | VDDQ-0.2 | VDDQ | V | 4 | | Output Low Voltage | VOL2 | IoL=1.0mA | | Vss | 0.2 | V | 4 | | Input Low Voltage | VIL | | | -0.3 | VREF-0.1 | V | 8,9 | | Input High Voltage | ViH | | | VREF+0.1 | VDDQ+0.3 | V | 8,10 | Notes: 1. Minimum cycle. Iout=0mA. - 2. $|IOH| = (VDDQ/2)/(RQ/5) \pm 15\%$ @ VOH = VDDQ/2 for $175\Omega \le RQ \le 350\Omega$ . - 3. $|IoL| = (VDDQ/2)/(RQ/5) \pm 15\%$ @Vol=VDDQ/2 for $175\Omega \le RQ \le 350\Omega$ . - 4. Minimum Impedance Mode when ZQ pin is connected to VDD. - 5. Operating current is calculated with 50% read cycles and 50% write cycles. - 6. Standby Current is only after all pending read and write burst opeactions are completed. - 7. Programmable Impedance Mode. - 8. These are DC test criteria. DC design criteria is VREF±50mV. The AC VIH/VIL levels are defined separately for measuring timing parameters. - 9. V<sub>IL</sub> (Min)DC=-0.3V, V<sub>IL</sub> (Min)AC=-1.5V(pulse width $\leq$ 3ns). - 10. VIH (Max)DC=VDDQ+0.3, VIH (Max)AC=VDDQ+0.85V(pulse width $\leq$ 3ns). <sup>2.</sup> VDDQ must not exceed VDD during normal operation. ### **Overershoot Timing** ### **Undershoot Timing** ### **RECOMMENDED DC OPERATING CONDITIONS** (0°C ≤ TA ≤ 70°C) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | |-------------------|--------|------|------|------|------| | Supply Voltage | Vdd | 1.7 | 2.5 | 2.6 | V | | Supply Voltage | VDDQ | 1.4 | 1.5 | 1.9 | V | | Reference Voltage | VREF | 0.68 | 0.75 | 0.95 | V | | Ground | Vss | 0 | 0 | 0 | V | #### **AC TIMING CHARACTERISTICS** | DADAMETER | CVMDOL | - | 16 | UNITS | NOTES | |-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | | Clock | | | | | | | Clock Cycle Time(K, $\overline{K}$ , C, $\overline{C}$ ) | tкнкн | 6.0 | | ns | | | Clock HIGH time (K, K, C, C) | tkhkl | 2.4 | | ns | | | Clock Low time (K, $\overline{K}$ , C, $\overline{\overline{C}}$ ) | tklkh | 2.4 | | ns | | | Clock to $\overline{\text{clock}}$ $(\text{K}^{\uparrow} \to \overline{\text{K}}^{\uparrow}, \text{C}^{\uparrow} \to \overline{\text{C}}^{\uparrow})$ | tĸн <del>к</del> н | 2.7 | 3.3 | ns | | | Clock to data clock (K $\uparrow \to C\uparrow$ , $\overline{K}\uparrow \to \overline{C}\uparrow$ ) | tкнсн | 0.0 | 2.0 | ns | | | Output Times | | | | | | | C, C High to Output Valid | tchqv | | 2.5 | ns | 3 | | C, C High to Output Hold | tchqx | 1.2 | | ns | 3 | | C High to Output High-Z | tchqz | | 2.5 | ns | 3 | | C High to Output Low-Z | tCHQX1 | 1.2 | | ns | 3 | | Setup Times | | | | | | | Address valid to K rising edge | tavkh | 0.7 | | ns | | | Control inputs valid to K rising edge | tıvkh | 0.7 | | ns | 2 | | Data-in valid to K, K rising edge | tdvkh | 0.7 | | ns | | | Hold Times | | | | | | | K rising edge to address hold | tkhax | 0.7 | | v | | | K rising edge to control inputs hold | tkhix | 0.7 | | ns | | | K, K rising edge to data-in hold | tkhdx | 0.7 | | ns | | **Notes:** 1. All address inputs must meet the specified setup and hold times for all latching clock edges. - 2. Control signals are $\overline{R}$ , $\overline{W}$ , $\overline{BW_0}$ , $\overline{BW_1}$ and $(\overline{BW_2}$ , $\overline{BW_3}$ , also for x36) 3. If C, $\overline{C}$ are tied high, K, $\overline{K}$ become the references for C, $\overline{C}$ timing parameters. - 4. To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ. The specs as shown do not imply bus contention beacuse tCHQX1 is a MIN parameter that is worst case at totally different test conditions (0°C, 2.6V) than tCHQZ, which is a MAX parameter(worst case at 70°C, 2.4V) It is not possible for two SRAMs on the same board to be at such different voltage and temperature. #### **AC TEST CONDITIONS** | Parameter | Symbol | Value | Unit | |-------------------------------|---------|-----------|------| | Core Power Supply Voltage | VDD | 1.7~2.6 | / | | Output Power Supply Voltage | VDDQ | 1.4~1.9 | ٧ | | Input High/Low Level | VIH/VIL | 1.25/0.25 | / | | Input Reference Level | VREF | 0.75 | / | | Input Rise/Fall Time | TR/TF | 0.3/0.3 | ns | | Output Timing Reference Level | | VDDQ/2 | ٧ | Note: Parameters are tested with RQ=250 $\Omega$ ## **AC TEST OUTPUT LOAD** ### **PIN CAPACITANCE** | PRMETER | SYMBOL | TESTCONDITION | TYP | MAX | Unit | NOTES | |-----------------------------------|--------|---------------|-----|-----|------|-------| | Address Control Input Capacitance | CIN | VIN=0V | 4 | 5 | pF | | | Input and Output Capacitance | Соит | Vout=0V | 6 | 7 | pF | | | Clock Capacitance | Cclk | - | 5 | 6 | pF | | Note: 1. Parameters are tested with RQ=250 $\Omega$ and VDDQ=1.5V. 2. Periodically sampled and not 100% tested. ### **APPLICATION INFORMATION** #### 1Mx18 ### TIMING WAVE FORMS OF READ AND NOP Note: 1. Q1-1 refers to output from address A1+0, Q1-2 refers to output from address A1+1 i.e. the next internal burst address following A1+0. 2. Outputs are disabled(High-Z) one cycle after a NOP. ### TIMING WAVE FORMS OF WRITE AND NOP # TIMING WAVE FORMS OF READ, WRITE AND NOP WRITE READ WRITE READ NOP **READ** WRITE **WRITE** Κ K SA $\overline{\mathsf{W}}$ R D4-2 D6-1 D6-2 Q(Data Out)-Q3-2 Q5-1 Q5-2 Q1-2 Q3-1 С C ■ Don't Care ■ Undefined Note: 1. Q1-1 refers to output from address A1+0, Q1-2 refers to output from address A1+1 i.e. the next internal burst address following A1+0. - 2. Outputs are disabled(High-Z) one cycle after a NOP. - 3. If address A1=A2, data Q1-1=D2-1, data Q1-2=D2-2. Write data is forwarded immediately as read results. - 4. BWx are assumed active. #### IEEE 1149.1 TEST ACCESS PORT AND BOUNDARY SCAN-JTAG This part contains an IEEE standard 1149.1 Compatible Test Access Port(TAP). The package pads are monitored by the Serial Scan circuitry when in test mode. This is to support connectivity testing during manufacturing and system diagnostics. Internal data is not driven out of the SRAM under JTAG control. In conformance with IEEE 1149.1, the SRAM contains a TAP controller, Instruction Register, Bypass Register and ID register. The TAP controller has a standard 16-state machine that resets internally upon power-up, therefore, TRST signal is not required. It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfacing with normal operation of the SRAM, TCK must be tied to Vss to preclude mid level input. TMS and TDI are designed so an undriven input will produce a response identical to the application of a logic 1, and may be left unconnected. But they may also be tied to VDD through a resistor. TDO should be left unconnected. ### JTAG Block Diagram ### **JTAG Instruction Coding** | IR2 | IR1 | IR0 | Instruction | TDO Output | Notes | |-----|-----|-----|-------------|-------------------------|-------| | 0 | 0 | 0 | EXTEST | Boundary Scan Register | 1 | | 0 | 0 | 1 | IDCODE | Identification Register | 3 | | 0 | 1 | 0 | SAMPLE-Z | Boundary Scan Register | 2 | | 0 | 1 | 1 | RESERVED | Do Not Use | 6 | | 1 | 0 | 0 | SAMPLE | Boundary Scan Register | 5 | | 1 | 0 | 1 | RESERVED | Do Not Use | 6 | | 1 | 1 | 0 | RESERVED | Do Not Use | 6 | | 1 | 1 | 1 | BYPASS | Bypass Register | 4 | #### NOTE: - Places DQs in Hi-Z in order to sample all input data regardless of other SRAM inputs. This instruction is not IEEE 1149.1 compliant. - Places DQs in Hi-Z in order to sample all input data regardless of other SRAM inputs. - 3. TDI is sampled as an input to the first ID register to allow for the serial shift of the external TDI data. - Bypass register is initiated to Vss when BYPASS instruction is invoked. The Bypass Register also holds serially loaded TDI when exiting the Shift DR states. - 5. SAMPLE instruction dose not places DQs in Hi-Z. - 6. This instruction is reserved for future use. #### **TAP Controller State Diagram** ## **SCAN REGISTER DEFINITION** | Part | Instruction Register | Bypass Register | ID Register | Boundary Scan | |---------|----------------------|-----------------|-------------|---------------| | 512Kx36 | 3 bits | 1 bit | 32 bits | 107 bits | | 1Mx18 | 3 bits | 1 bit | 32 bits | 107 bits | ### **ID REGISTER DEFINITION** | Part | Revision Number<br>(31:29) | Part Configuration (28:12) | Samsung JEDEC Code<br>(11: 1) | Start Bit(0) | |---------|----------------------------|----------------------------|-------------------------------|--------------| | 512Kx36 | 000 | 00def0wx0t0q0b0s0 | 00001001110 | 1 | | 1Mx18 | 000 | 00def0wx0t0q0b0s0 | 00001001110 | 1 | Note : Part Configuration /def=001 for 16Mb, /wx=11 for x36, 10 for x18. /t=Don't Care. /q=1 for QDR, 0 for DDR /b=1 for 4Bit Burst, 0 for 2Bit Burst /s=1 for Separate I/O, 0 for Common I/O ## **BOUNDARY SCAN EXIT ORDER** | ORDER | PIN ID | |-------|--------| | 1 | 6R | | 2 | 6P | | 3 | 6N | | 4 | 7P | | 5 | 7N | | 6 | 7R | | 7 | 8R | | 8 | 8P | | 9 | 9R | | 10 | 11P | | 11 | 10P | | 12 | 10N | | 13 | 9P | | 14 | 10M | | 15 | 11 N | | 16 | 9M | | 17 | 9N | | 18 | 11L | | 19 | 11 M | | 20 | 9L | | 21 | 10L | | 22 | 11K | | 23 | 10K | | 24 | 9J | | 25 | 9K | | 26 | 10J | | 27 | 11J | | 28 | 11H | | 29 | 10G | | 30 | 9G | | 31 | 11F | | 32 | 11G | | 33 | 9F | | 34 | 10F | | 35 | 11E | | 36 | 10E | | ORDER | PIN ID | |-------|----------| | 37 | 10D | | 38 | 9E | | 39 | 10C | | 40 | 11D | | 41 | 9C | | 42 | 9D | | 43 | 11B | | 44 | 11C | | 45 | 9B | | 46 | 10B | | 47 | 11A | | 48 | Internal | | 49 | 9A | | 50 | 8B | | 51 | 7C | | 52 | 6C | | 53 | 8A | | 54 | 7A | | 55 | 7B | | 56 | 6B | | 57 | 6A | | 58 | 5B | | 59 | 5A | | 60 | 4A | | 61 | 5C | | 62 | 4B | | 63 | 3A | | 64 | 1H | | 65 | 1A | | 66 | 2B | | 67 | 3B | | 68 | 1C | | 69 | 1B | | 70 | 3D | | 71 | 3C | | 72 | 1D | | ORDER | PIN ID | |-------|--------| | 73 | 2C | | 74 | 3E | | 75 | 2D | | 76 | 2E | | 77 | 1E | | 78 | 2F | | 79 | 3F | | 80 | 1G | | 81 | 1F | | 82 | 3G | | 83 | 2G | | 84 | 1J | | 85 | 2J | | 86 | 3K | | 87 | 3J | | 88 | 2K | | 89 | 1K | | 90 | 2L | | 91 | 3L | | 92 | 1M | | 93 | 1L | | 94 | 3N | | 95 | 3M | | 96 | 1N | | 97 | 2M | | 98 | 3P | | 99 | 2N | | 100 | 2P | | 101 | 1P | | 102 | 3R | | 103 | 4R | | 104 | 4P | | 105 | 5P | | 106 | 5N | | 107 | 5R | | | | Note: 1. NC pins are read as "X" ( i.e. don't care.) ### JTAG DC OPERATING CONDITIONS | Parameter | Symbol | Min | Тур | Max | Unit | Note | |-------------------------------|--------|----------|-----|----------|------|------| | Power Supply Voltage | VDD | 1.7 | 2.5 | 2.6 | V | | | Input High Level | ViH | 0.7*VDD | - | VDD+0.3 | V | | | Input Low Level | VIL | -0.3 | - | 0.3*VDD | V | | | Output High Voltage(IoH=-2mA) | Voн | 0.75*VDD | - | VDD | V | | | Output Low Voltage(IoL=2mA) | Vol | Vss | - | 0.25*VDD | V | | Note: 1. The input level of SRAM pin is to follow the SRAM DC specification. ## **JTAG AC TEST CONDITIONS** | Parameter | Symbol | Min | Unit | Note | |-----------------------------------------|---------|---------|------|------| | Input High/Low Level | VIH/VIL | VDD/0.0 | V | | | Input Rise/Fall Time | TR/TF | 1.0/1.0 | ns | | | Input and Output Timing Reference Level | | VDD/2 | V | 1 | Note: 1. See SRAM AC test output load on page 11. ## **JTAG AC Characteristics** | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------|--------|-----|-----|------|------| | TCK Cycle Time | tснсн | 50 | = | ns | | | TCK High Pulse Width | tchcl | 20 | - | ns | | | TCK Low Pulse Width | tclch | 20 | - | ns | | | TMS Input Setup Time | tmvch | 5 | - | ns | | | TMS Input Hold Time | tchmx | 5 | - | ns | | | TDI Input Setup Time | tdvch | 5 | - | ns | | | TDI Input Hold Time | tCHDX | 5 | - | ns | | | SRAM Input Setup Time | tsvch | 5 | - | ns | | | SRAM Input Hold Time | tchsx | 5 | - | ns | | | Clock Low to Output Valid | tclqv | 0 | 10 | ns | | ### **JTAG TIMING DIAGRAM** ### 165 FBGA PACKAGE DIMENSIONS 13mm x 15mm Body, 1.0mm Bump Pitch, 11x15 Ball Array | Symbol | Value | Units | Note | Symbol | Value | Units | Note | |--------|-----------------|-------|------|--------|----------------|-------|------| | Α | 13 ± 0.1 | mm | | E | 1.0 | mm | | | В | 15 ± 0.1 | mm | | F | 14.0 | mm | | | С | 1.3 ± 0.1 | mm | | G | 10.0 | mm | | | D | $0.35 \pm 0.05$ | mm | | Н | $0.5 \pm 0.05$ | mm | |