# 4Mx32 SDRAM E-die TSOP Revision 1.0 May. 2003 ## **Revision History** **Revision 1.0 (May 14. 2003)** • First spec release. #### 1M x 32Bit x 4 Banks SDRAM in 86TSOP2 #### **FEATURES** - •. 3.3V power supply - · LVTTL compatible with multiplexed address - · Four banks operation - · MRS cycle with address key programs - -. CAS latency (2 & 3) - -. Burst length (1, 2, 4, 8 & Full page) - -. Burst type (Sequential & Interleave) - All inputs are sampled at the positive going edge of the system clock - •. Burst read single-bit write operation - DQM for masking - . Auto & self refresh - •. 64ms refresh period (4K cycle). - •. 86TSOP2. #### **GENERAL DESCRIPTION** The K4S283232E is 134,217,728 bits synchronous high data rate Dynamic RAM organized as $4 \times 1,048,576$ words by 32 bits, fabricated with SAMSUNG's high performance CMOS technology. Synchronous design allows precise cycle control with the use of system clock and I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst lengths and programmable latencies allow the same device to be useful for a variety of high bandwidth and high performance memory system applications. #### ORDERING INFORMATION | Part No. | Max Freq. | Interface | Package | |-------------------|--------------|-----------|---------| | K4S283232E-TC/L60 | 166MHz(CL=3) | | | | K4S283232E-TC/L75 | 133MHz(CL=3) | LVTTL | 86TSOP2 | | K4S283232E-TC/L1L | 100MHz(CL=3) | | | \* Samsung Electronics reserves the right to change products or specification without notice. ## **PIN CONFIGURATION** (Top view) | VDD | 10 | 86 🗆 | Vss | |--------|-------------|------|------| | | | | | | DQ0 | 92 | 85 | DQ15 | | VDDQ | <b>9</b> 3 | 84 | Vssq | | DQ1 | <b>9</b> 4 | 83 | DQ14 | | DQ2 | <b>9</b> 5 | 82 | DQ13 | | Vssq | <b>9</b> 6 | 81 | Vddq | | DQ3 | <b>9</b> 7 | 80 | DQ12 | | DQ4 | <b>9</b> 8 | 79 | DQ11 | | VDDQ | <b>9</b> | 78 | Vssq | | DQ5 | <b>प</b> 10 | 77 | DQ10 | | DQ6 | <b>-</b> 11 | 76 | DQ9 | | Vssq | <b>L</b> 12 | 75 | Vddq | | DQ7 | <b>口</b> 13 | 74 | DQ8 | | N.C | <b>1</b> 4 | 73 | N.C | | VDD | <b>口</b> 15 | 72 | Vss | | DQM0 | <b>口</b> 16 | 71 🗗 | DQM1 | | WE | <b>口</b> 17 | 70 | N.C | | CAS | <b>1</b> 8 | 69 🗖 | | | RAS | <b>1</b> 9 | 68 | CLK | | CS | <b>2</b> 0 | 67 | CKE | | A11 | <b>□</b> 21 | 66 🗖 | A9 | | BA0 | <b>Q</b> 22 | 65 | A8 | | BA1 | <b>2</b> 3 | 64 | A7 | | A10/AP | <b>Q</b> 24 | 63 | A6 | | A0 | <b>2</b> 5 | 62 | A5 | | A1 | <b>Q</b> 26 | 61 | A4 | | A2 | <b>Q</b> 27 | 60 🗖 | A3 | | DQM2 | <b>2</b> 8 | 59 | DQM3 | | VDD | <b>2</b> 9 | 58 | Vss | | N.C | <b>4</b> 30 | 57 | N.C | | DQ16 | <b>4</b> 31 | 56 🗖 | DQ31 | | Vssq | <b>4</b> 32 | 55 | Vddq | | DQ17 | <b>4</b> 33 | 54 | DQ30 | | DQ18 | <b>4</b> 34 | 53 | DQ29 | | VDDQ | <b>4</b> 35 | 52 | Vssq | | DQ19 | <b>4</b> 36 | 51 | DQ28 | | DQ20 | <b>4</b> 37 | 50 | DQ27 | | Vssq | <b>4</b> 38 | 49 | VDDQ | | DQ21 | <b>4</b> 39 | 48 | DQ26 | | DQ22 | 40 | 47 | DQ25 | | VDDQ | <b>4</b> 1 | 46 | Vssq | | DQ23 | <b>4</b> 2 | 45 | DQ24 | | VDD | 43 | 44 | Vss | | | | | | 86Pin TSOP (II) (400mil x 875mil) (0.5 mm Pin pitch) ## PIN FUNCTION DESCRIPTION | Pin | Name | Input Function | |-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | System clock | Active on the positive going edge to sample all inputs. | | cs | Chip select | Disables or enables device operation by masking or enabling all inputs except CLK, CKE and DQM | | CKE | Clock enable | Masks system clock to freeze operation from the next clock cycle. CKE should be enabled at least one cycle prior to new command. Disable input buffers for power down in standby. | | A0 ~ A11 | Address | Row/column addresses are multiplexed on the same pins.<br>Row address : RA0 ~ RA11, Column address : CA0 ~ CA7 | | BAo ~ BA1 | Bank select address | Selects bank to be activated during row address latch time. Selects bank for read/write during column address latch time. | | RAS | Row address strobe | Latches row addresses on the positive going edge of the CLK with RAS low. Enables row access & precharge. | | CAS | Column address strobe | Latches column addresses on the positive going edge of the CLK with $\overline{\text{CAS}}$ low. Enables column access. | | WE | Write enable | Enables write operation and row precharge. Latches data in starting from CAS, WE active. | | DQM | Data input/output mask | Makes data output Hi-Z, tsHz after the clock and masks the output. Blocks data input when DQM active. | | DQ0 ~ 31 | Data input/output | Data inputs/outputs are multiplexed on the same pins. | | VDD/Vss | Power supply/ground | Power and ground for the input buffers and the core logic. | | VDDQ/VSSQ | Data output power/ground | Isolated power supply and ground for the output buffers to provide improved noise immunity. | | N.C/RFU | No connection<br>/reserved for future use | This pin is recommended to be left No Connection on the device. | ## **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Value | Unit | |---------------------------------------|-----------|------------|------| | Voltage on any pin relative to Vss | VIN, VOUT | -1.0 ~ 4.6 | V | | Voltage on VDD supply relative to Vss | Vdd, Vddq | -1.0 ~ 4.6 | V | | Storage temperature | Тѕтс | -55 ~ +150 | °C | | Power dissipation | PD | 1 | W | | Short circuit current | los | 50 | mA | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommended operating condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. #### DC OPERATING CONDITIONS Recommended operating conditions (Voltage referenced to Vss = 0V, TA = 0 to $70^{\circ}C$ ) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------|--------|------|-----|---------|------|------------| | Supply voltage | VDD | 3.0 | 3.3 | 3.6 | V | | | Supply voltage | VDDQ | 3.0 | 3.3 | 3.6 | V | | | Input logic high voltage | ViH | 2.0 | 3.0 | VDD+0.3 | V | 1 | | Input logic low voltage | VIL | -0.3 | 0 | 0.8 | V | 2 | | Output logic high voltage | Voн | 2.4 | - | - | V | Iон = -2mA | | Output logic low voltage | Vol | - | - | 0.4 | V | IoL = 2mA | | Input leakage current | ILI | -10 | - | 10 | uA | 3 | **Note:** 1. VIH (max) = 5.6V AC. The overshoot voltage duration is $\leq 3$ ns. - 2. VIL (min) = -2.0V AC. The undershoot voltage duration is $\leq$ 3ns. - 3. Any input $0V \le VIN \le VDDQ$ . Input leakage currents include HI-Z output leakage for all bi-directional buffers with tri-state outputs. 4. Dout is disabled, $0V \le V_{OUT} \le V_{DDQ}$ . #### **CAPACITANCE** (VDD = 3.3V, TA = $23^{\circ}C$ , f = 1MHz, VREF = $0.9V \pm 50 \text{ mV}$ ) | Pin | Symbol | Min | Max | Unit | Note | |-----------------------------------|--------|-----|-----|------|------| | Clock | Ссік | 1 | 4.0 | pF | | | RAS, CAS, WE, CS, CKE, DQM0~ DQM3 | CIN | 1 | 4.0 | pF | | | Address(Ao ~ A11, BAo ~ BA1) | Cadd | - | 4.0 | pF | | | DQ0 ~ DQ31 | Соит | - | 6.0 | pF | | ## **DC CHARACTERISTICS** Recommended operating conditions (Voltage referenced to Vss = 0V, TA = 0 to $70^{\circ}$ C) | Parameter | Symbol | Test Conditio | n | , | /ersio | า | Unit | Note | |-----------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|--------|-----|------|------| | Faranteter | Symbol | rest Conditio | 11 | -60 | -75 | -1L | Onit | Note | | Operating Current<br>(One Bank Active) | ICC1 | Burst length = 1<br>tRc ≥ tRc(min)<br>lo = 0 mA | | 110 | 95 | 90 | mA | 1 | | Precharge Standby Current | ICC2P | CKE ≤ VIL(max), tcc = 10ns | | | 1 | | mA | | | in power-down mode | ) | | 1 | | ША | | | | | Precharge Standby Current | Icc2N | CKE $\geq$ VIH(min), $\overline{\text{CS}} \geq$ VIH(min), Input signals are changed one t | | | 12 | | mA | | | in non power-down mode | Icc2NS | CKE ≥ VIH(min), CLK ≤ VIL(max Input signals are stable | | 7 | | mA | | | | Active Standby Current | Active Standby Current ICC3P CKE ≤ VIL(max), tcc = 10ns | | | | | | mA | | | in power-down mode | Icc3PS | CKE & CLK ≤ VIL(max), tcc = ∞ | 4 | | | ш | | | | Active Standby Current in non power-down mode | Icc3N | CKE $\geq$ VIH(min), $\overline{\text{CS}} \geq$ VIH(min), Input signals are changed one t | | 25 | | | mA | | | (One Bank Active) | Icc3NS | CKE ≥ VIH(min), CLK ≤ VIL(max Input signals are stable | 25 | | | mA | | | | Operating Current (Burst Mode) | ICC4 | Io = 0 mA Page burst 4Banks Activated tccD = 2CLKs | 120 | 95 | 90 | mA | 1 | | | Refresh Current | ICC5 | tRC ≥ tRC(min) | 200 | 180 | 150 | mA | 2 | | | Self Refresh Current | ICC6 | CKE < 0.2V | С | | 2 | | mA | | | Con Refresh Current | 1000 | OIL = U.ZV | L | 800 | 800 | 800 | uA | | #### Notes: - 1. Measured with outputs open. - 2. Refresh period is 64ms. - 3. Unless otherwise noted, input swing level is CMOS(VIH/VIL=VDDQ/VSSQ) ## AC OPERATING TEST CONDITIONS (VDD = 3.0V ~ 3.6V, TA = 0 to 70°C) | Parameter | Value | Unit | |-------------------------------------------|-------------|------| | AC input levels (Vih/Vil) | 2.4/0.4 | V | | Input timing measurement reference level | 1.4 | V | | Input rise and fall time | tr/tf = 1/1 | ns | | Output timing measurement reference level | 1.4 | V | | Output load condition | See Fig. 2 | | (Fig. 1) DC output load circuit (Fig. 2) AC output load circuit ## **OPERATING AC PARAMETER** (AC operating conditions unless otherwise noted) | Parameter | | Symbol | | Version | | Unit | Note | |-------------------------------------|-----------|-----------|------|------------|-----|-------|------| | raiailletei | | Зуппон | - 60 | - 75 | -1L | Oilit | Note | | Row active to row active delay | | trrd(min) | 12 | 15 | 20 | ns | 1 | | RAS to CAS delay | | tRCD(min) | 18 | 20 | 24 | ns | 1 | | Row precharge time | | trp(min) | 18 | 20 | 24 | ns | 1 | | Row active time | tras(min) | 42 45 60 | | | ns | 1 | | | Now active time | tras(max) | | 100 | us | | | | | Row cycle time | | trc(min) | 60 | 65 | 84 | ns | 1 | | Last data in to row precharge | | trdl(min) | 2 | | | CLK | 2 | | Last data in to Active delay | | tdal(min) | | tRDL + tRP | | - | 3 | | Last data in to new col. address de | elay | tcdl(min) | | 1 | | CLK | 2 | | Last data in to burst stop | | tBDL(min) | | 1 | | CLK | 2 | | Col. address to col. address delay | | tccd(min) | | 1 | | CLK | 4 | | Number of valid output data | CAS lat | ency=3 | 2 | | | 00 | 5 | | Number of valid output data | CAS lat | ency=2 | | 1 | | ea | 5 | **Notes :** 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer. - 2. Minimum delay is required to complete write. - 3. Minimum 2CLK tDAL is required to complete row precharge. - 4. All parts allow every cycle column address change. - 5. In case of row precharge interrupt, auto precharge and read burst stop. ## AC CHARACTERISTICS (AC operating conditions unless otherwise noted) | Paramete | | Symbol | - ( | 60 | - 7 | 75 | -1 | IL | Unit | it Note | |---------------------------|---------------|----------|-----|------|-----|------|-----|------|------|---------| | Faramete | •1 | Syllibol | Min | Max | Min | Max | Min | Max | Onit | | | CLK cycle time | CAS latency=3 | tcc | 6.0 | 1000 | 7.5 | 1000 | 10 | 1000 | ns | 1 | | OLK Cycle time | CAS latency=2 | | 10 | | 10 | | 12 | | | | | CLK to valid output dolov | CAS latency=3 | tsac | | 5.4 | | 6 | | 6 | ns | 1,2 | | CLK to valid output delay | CAS latency=2 | | | 6 | | 6 | | 6 | | | | 0 (- ) -(- - -(- | CAS latency=3 | tон | 2.5 | | 2.5 | | 2.5 | | ns | 2 | | Output data hold time | CAS latency=2 | | 2.5 | | 2.5 | | 2.5 | | | | | CLK high pulse width | | tсн | 2.5 | | 2.5 | | 3 | | ns | 3 | | CLK low pulse width | | tCL | 2.5 | | 2.5 | | 3 | | ns | 3 | | Input setup time | | tss | 2 | | 2 | | 2.5 | | ns | 3 | | Input hold time | | tsH | 1 | | 1 | | 1.5 | | ns | 3 | | CLK to output in Low-Z | | tslz | 1 | | 1 | | 1 | | ns | 2 | | CLK to output in Hi 7 | CAS latency=3 | tshz | | 5.4 | | 6 | | 6 | ns | | | CLK to output in Hi-Z | CAS latency=2 | _ | | 6 | | 6 | | 6 | | | Notes: 1. Parameters depend on programmed CAS latency. 2. If clock rising time is longer than 1ns, (tr/2-0.5)ns should be added to the parameter. 3. Assumed input rise and fall time (tr & tf) = 1ns. If tr & tf is longer than 1ns, transient time compensation should be considered, i.e., [(tr + tf)/2-1]ns should be added to the parameter. ## SIMPLIFIED TRUTH TABLE | co | DMMAND | | CKEn-1 | CKEn | cs | RAS | CAS | WE | DQM | <b>BA</b> 0,1 | A10/AP | A11,<br>A9 ~ A0 | Note | |--------------------------------------|-----------------|---------------|--------|------|-----|-----|-----|----|-------|---------------|--------|-----------------------------------|------| | Register | Mode Regis | ter Set | Н | Х | L | L | L | L | Х | | OP COE | ΣE | 1, 2 | | | Auto Refres | h | Н | Н | L | L | L | Н | Х | | Х | | 3 | | Refresh | 0. 1 | Entry | - 11 | L | | _ | L | '' | ] ^ | | X | | | | Kellesii | Self<br>Refresh | Exit | L | Н | H L | Н | Н | Н | Х | | Х | | 3 | | | | LXII | _ | '' | Н | Х | Х | Х | ^ | | | | 3 | | Bank Active & Roy | w Addr. | | Н | Х | L | L | Н | Н | Х | V | Row A | Address | | | Read & | Auto Precha | arge Disable | Н | Х | X L | Н | L | Н | Х | V | L | Column<br>Address | 4 | | Column Address | Auto Precha | arge Enable | П | ^ | | П | _ | Н | ^ | V | Н | (A0~A7) | 4, 5 | | Write & | Auto Precha | arge Disable | Н | Х | L | Н | L | L | Х | V | L | Column<br>Address | 4 | | Column Address | Auto Precha | arge Enable | П | ^ | _ | | _ | _ | ^ | V | Н | (A <sub>0</sub> ~A <sub>7</sub> ) | 4, 5 | | Burst Stop | | | Н | Х | L | Н | Н | L | Х | | Х | | 6 | | Precharge | Bank Select | ank Selection | | Х | ı | L | Н | L | Х | V | L | х | | | Frecharge | All Banks | | Ι | Λ | | _ | | _ | ^ | Х | Н | | | | 0 0 | | Entry | Н | L | Н | Х | Х | Х | Х | | | | | | Clock Suspend or<br>Active Power Dow | 'n | Lilliy | - 11 | _ | L | V | V | V | | X | | | | | | | Exit | L | Н | Х | Х | Х | Х | Х | | | | | | | | Entry | Н | L | Н | Х | Х | Х | Х | | | | | | Precharge Power | Down Mode | Ellily | П | _ | L | Н | Н | Н | ^ | | Х | | | | Frecharge Fower | Down wode | Exit | L | Н | Н | Х | Х | Х | Х | | ^ | | | | | | EXIL | L | | L | V | V | V | ^ | | | | | | DQM | | | Н | | • | Х | • | • | V | | Х | | 7 | | No Operation Com | mand | | Ш | _ | Н | Х | Х | Х | Х | | V | | | | No Operation Con | iiiiaiiu | | Н | Х | L | Н | Н | Н | ^ | Х | | | | (V=Valid, X=Don't Care, H=Logic High, L=Logic Low) Note: 1. OP Code: Operand Code Ao ~ A11 & BAo ~ BA1 : Program keys. (@MRS) - 2. MRS can be issued only at all banks precharge state. - A new command can be issued after 2 CLK cycles of MRS. - 3. Auto refresh functions are as same as CBR refresh of DRAM. - The automatical precharge without row precharge command is meant by "Auto". - Auto/self refresh can be issued only at all banks precharge state. - 4. BA0 ~ BA1: Bank select addresses. - If both BA0 and BA1 are "Low" at read, write, row active and precharge, bank A is selected. - If BAo is "Low" and BA1 is "High" at read, write, row active and precharge, bank B is selected. - If BAo is "High" and BA1 is "Low" at read, write, row active and precharge, bank C is selected. - If both BAo and BA1 are "High" at read, write, row active and precharge, bank D is selected. - If A10/AP is "High" at row precharge, BA0 and BA1 are ignored and all banks are selected. 5. During burst read or write with auto precharge, new read/write command can not be issued. - Another bank read/write command can be issued after the end of burst. - New row active of the associated bank can be issued at tRP after the end of burst. - 6. Burst stop command is valid at every burst length. - 7. DQM sampled at the positive going edge of CLK masks the data-in at that same CLK in write operation (Write DQM latency is 0), but in read operation it makes the data-out Hi-Z state after 2 CLK cycles. (Read DQM latency is 2). ## A. MODE REGISTER FIELD TABLE TO PROGRAM MODES ## Register Programmed with Normal MRS | Address | BA0 ~ BA1 <sup>*1</sup> | A11 ~ A10/AP | А9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | <b>A</b> 1 | Α0 | |----------|-------------------------------|--------------|-------|-----------|----|----|----------|----|----|----|------------|-----| | Function | "0" Setting for<br>Normal MRS | RFU | W.B.L | Test Mode | | C/ | AS Laten | су | ВТ | Ви | ırst Lenç | gth | ## Normal MRS Mode | | Te | est Mode | CAS Latency | | | | Burst Type | | | Burst Length | | | | | |--------------------|--------|-------------------|-------------|----|----|----------|------------|-------------|--------------------------------|--------------|------------|----------|-----------|----------| | A8 | A7 | Туре | A6 | A5 | A4 | Latency | А3 | Туре | | A2 | <b>A</b> 1 | Α0 | BT=0 | BT=1 | | 0 | 0 | Mode Register Set | 0 | 0 | 0 | Reserved | 0 | Sequential | | 0 | 0 | 0 | 1 | 1 | | 0 | 1 | Reserved | 0 | 0 | 1 | 1 | 1 | Interleave | | 0 | 0 | 1 | 2 | 2 | | 1 | 0 | Reserved | 0 | 1 | 0 | 2 | ı | Mode S | Select | 0 | 1 | 0 | 4 | 4 | | 1 | 1 | Reserved | 0 | 1 | 1 | 3 | BA1 | BA0 | Mode | 0 | 1 | 1 | 8 | 8 | | Write Burst Length | | | 1 | 0 | 0 | Reserved | | | 1 | 0 | 0 | Reserved | Reserved | | | А9 | Length | | 1 | 0 | 1 | Reserved | 0 | <b>0</b> fo | Setting<br>for Nor-<br>mal MRS | 1 | 0 | 1 | Reserved | Reserved | | 0 | Burst | | 1 | 1 | 0 | Reserved | | | | 1 | 1 | 0 | Reserved | Reserved | | 1 | | Single Bit | 1 | 1 | 1 | Reserved | | | | 1 | 1 | 1 | Full Page | Reserved | Full Page Length: 256(x32) ## **B. Power Up Sequence** - 1. Apply power and start clock, Attempt to maintain CKE= "H", DQM= "H" and the other pins are NOP condition at the inputs. - 2. Power is applied to VDD and VDDQ (simultaneously). - 3. Maintain stable power, stable clock and NOP input condition for a minimum of 200us. - 4. Issue precharge commands for all banks of the devices. - 5. Issue 2 or more auto-refresh commands. - 6. Issue a mode register set command to initialize the mode register. Note: 1. In order to assert normal MRS, BA0 and BA1 should set "0" absolutely.