# **Document Title** ## 1Mx36-bit, 2Mx18-bit QDR™ SRAM # **Revision History** | Rev. No. | <u>History</u> | Draft Date | <u>Remark</u> | |----------|------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------| | 0.0 | 1. Initial document. | September 5, 2001 | Advance | | 0.1 | <ul><li>1. Changed Pin configuration at x36 organization.</li><li>9F ; from Q14 to D14 .</li><li>10F ; from D14 to Q14 .</li></ul> | November. 20. 2001 | Advance | | 0.2 | 1. Reserved pin for high density name change from NC to Vss/SA 2. Change cycle time of K7Q3236(18)84M from 4.5 ns to 4.4 ns | December. 5. 2001 | Preliminary | The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or contact Headquarters. ## 1Mx36-bit, 2Mx18-bit QDR™ SRAM #### **FEATURES** - 1.8V+0.1V/-0.1V Power Supply. - I/O Supply Voltage 1.5V+0.1V/-0.1V for 1.5V I/O, 1.8V+0.1V/ -0.1V for 1.8V I/O. - Separate independent read and write data ports with concurrent read and write operation - HSTL I/O - Full data coherency, providing most current data . - Synchronous pipeline read with self timed late write. - · Registered address, control and data input/output. - DDR(Double Data Rate) Interface on read and write ports. - Fixed 4-bit burst for both read and write operation. - Clock-stop supports to reduce current. - Two input clocks(K and K) for accurate DDR timing at clock rising edges only. - Two input clocks for output data(C and C) to minimize clock-skew and flight-time mismatches. - Single address bus. - Byte writable function. - Separate read/write control pin(R and W) - Simple depth expansion with no data contention. - Programmable output impedance. - JTAG 1149.1 compatible test access port. - 165FBGA(11x15 ball aray FBGA) with body size of 15x17mm | Organization | Part<br>Number | Cycle<br>Time | Access<br>Time | Unit | |--------------|-----------------|---------------|----------------|------| | | K7Q323654M-FC25 | 4.0 | 2.0 | ns | | | K7Q323654M-FC22 | 4.4 | 2.2 | ns | | X36 | K7Q323654M-FC20 | 5.0 | 2.2 | ns | | | K7Q323654M-FC16 | 6.0 | 2.5 | ns | | | K7Q323654M-FC13 | 7.5 | 3.0 | ns | | | K7Q321854M-FC25 | 4.0 | 2.0 | ns | | | K7Q321854M-FC22 | 4.4 | 2.2 | ns | | X18 | K7Q321854M-FC20 | 5.0 | 2.2 | ns | | | K7Q321854M-FC16 | 6.0 | 2.5 | ns | | | K7Q321854M-FC13 | 7.5 | 3.0 | ns | #### **FUNCTIONAL BLOCK DIAGRAM** Notes: 1. Numbers in () are for x18 device. ### PIN CONFIGURATIONS (TOP VIEW) K7Q321884M(2Mx18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|---------|------|----------------|-----------------|-----|-----------------|------|------|---------|-----| | Α | NC | Vss/SA* | SA | $\overline{W}$ | BW <sub>1</sub> | K | NC | R | SA | Vss/SA* | NC | | В | NC | Q9 | D9 | SA | NC | K | BW <sub>0</sub> | SA | NC | NC | Q8 | | С | NC | NC | D10 | Vss | SA | NC | SA | Vss | NC | Q7 | D8 | | D | NC | D11 | Q10 | Vss | Vss | Vss | Vss | Vss | NC | NC | D7 | | Е | NC | NC | Q11 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D6 | Q6 | | F | NC | Q12 | D12 | VDDQ | Vdd | Vss | Vdd | VDDQ | NC | NC | Q5 | | G | NC | D13 | Q13 | VDDQ | Vdd | Vss | Vdd | VDDQ | NC | NC | D5 | | н | NC | VREF | VDDQ | VDDQ | Vdd | Vss | Vdd | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | D14 | VDDQ | Vdd | Vss | Vdd | VDDQ | NC | Q4 | D4 | | K | NC | NC | Q14 | VDDQ | Vdd | Vss | Vdd | VDDQ | NC | D3 | Q3 | | L | NC | Q15 | D15 | VDDQ | Vss | Vss | Vss | VDDQ | NC | NC | Q2 | | М | NC | NC | D16 | Vss | Vss | Vss | Vss | Vss | NC | Q1 | D2 | | N | NC | D17 | Q16 | Vss | SA | SA | SA | Vss | NC | NC | D1 | | Р | NC | NC | Q17 | SA | SA | С | SA | SA | NC | D0 | Q0 | | R | TDO | TCK | SA | SA | SA | C | SA | SA | SA | TMS | TDI | Notes: 1.\* Checked No Connect(NC) pins are reserved for higher density address, i.e. 10A for 64Mb and 2A for 128Mb. 2. BWo controls write to D0:D8 and BW1 controls write to D9:D17. ### **PIN NAME** | SYMBOL | PIN NUMBERS | DESCRIPTION | NOTES | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------| | K, K | 6B, 6A | Input Clock | | | C, C | 6P, 6R | Input Clocks for Output data | 1 | | SA | 3A,9A,4B,8B,5C,7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R | Address Inputs | | | D <sub>0</sub> -17 | 10P,11N,11M,10K,11J,11G,10E,11D,11C,3B,3C,2D,<br>3F,2G,3J,3L,3M,2N | Data Inputs | | | Q <sub>0-17</sub> | 11P,10M,11L,11K,10J,11F,11E,10C,11B,2B,3D,3E,<br>2F,3G,3K,2L,3N,3P | Data Outputs | | | W | 4A | Write Control | | | R | 8A | Read Control | | | BW <sub>0</sub> , BW <sub>1</sub> | 7B, 5A | Byte Write Control | | | VREF | 2H,10H | Input Reference Voltage | | | ZQ | 11H | Output Driver Impedance Control | 2 | | Vdd | 5F,7F,5G,7G,5H,7H,5J,7J,5K,7K | Power Supply ( 1.8V ) | | | VDDQ | 4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L | Output Power Supply (1.5V or 1.8V) | | | Vss | 2A,10A,4C,8C,4D-8D,5E-7E,<br>6F,6G,6H,6J,6K,5L-7L,4M-8M,4N,8N | Ground | | | TMS | 10R | JTAG Test Mode Select | | | TDI | 11R | JTAG Test Data Input | | | TCK | 2R | JTAG Test Clock | | | TDO | 1R | JTAG Test Data Output | | | NC | 1A,7A,11A,1B,5B,9B,10B,1C,2C,6C,9C,1D,9D,10D<br>1E,2E,9E,1F,9F,10F,1G,9G,10G,1H,1J,2J,9J,1K<br>2K,9J,1L,9L,10L,1M,2M,9M,1N,9N,10N,1P,2P,9P | No Connect | 3 | **Notes:** 1. C, $\overline{C}$ , K or $\overline{K}$ cannot be set to VREF voltage. 2. When ZQ pin is directly connected to Vbb output impedance is set to minimum value and it cannot be connected to ground or left unconnected. 3. Not connected to chip pad internally. ### PIN CONFIGURATIONS (TOP VIEW) K7Q323684M(1Mx36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|---------|--------|----------------|-----------------|-----|-----------------|------|------|---------|-----| | Α | NC | Vss/SA* | NC/SA* | $\overline{W}$ | BW <sub>2</sub> | K | BW <sub>1</sub> | R | SA | Vss/SA* | NC | | В | Q27 | Q18 | D18 | SA | ВWз | K | <del>BW</del> 0 | SA | D17 | Q17 | Q8 | | С | D27 | Q28 | D19 | Vss | SA | NC | SA | Vss | D16 | Q7 | D8 | | D | D28 | D20 | Q19 | Vss | Vss | Vss | Vss | Vss | Q16 | D15 | D7 | | Е | Q29 | D29 | Q20 | VDDQ | Vss | Vss | Vss | VDDQ | Q15 | D6 | Q6 | | F | Q30 | Q21 | D21 | VDDQ | VDD | Vss | Vdd | VDDQ | D14 | Q14 | Q5 | | G | D30 | D22 | Q22 | VDDQ | VDD | Vss | Vdd | VDDQ | Q13 | D13 | D5 | | Н | NC | VREF | VDDQ | VDDQ | VDD | Vss | Vdd | VDDQ | VDDQ | VREF | ZQ | | J | D31 | Q31 | D23 | VDDQ | VDD | Vss | Vdd | VDDQ | D12 | Q4 | D4 | | K | Q32 | D32 | Q23 | VDDQ | VDD | Vss | Vdd | VDDQ | Q12 | D3 | Q3 | | L | Q33 | Q24 | D24 | VDDQ | Vss | Vss | Vss | VDDQ | D11 | Q11 | Q2 | | М | D33 | Q34 | D25 | Vss | Vss | Vss | Vss | Vss | D10 | Q1 | D2 | | N | D34 | D26 | Q25 | Vss | SA | SA | SA | Vss | Q10 | D9 | D1 | | Р | Q35 | D35 | Q26 | SA | SA | С | SA | SA | Q9 | D0 | Q0 | | R | TDO | TCK | SA | SA | SA | c | SA | SA | SA | TMS | TDI | Notes: 1.\* Checked No Connect(NC) pins are reserved for higher density address, i.e. 3A for 64Mb, 10A for 128Mb and 2A for 256Mb. 2. BWo controls write to D0:D8, BW1 controls write to D9:D17, BW2 controls write to D18:D26 and BW3 controls write to D27:D35. ### **PIN NAME** | SYMBOL | PIN NUMBERS | DESCRIPTION | NOTES | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------| | K, K | 6B, 6A | Input Clock | | | C, $\overline{C}$ | 6P, 6R | Input Clocks for Output data | 1 | | SA | 9A,4B,8B,5C,7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R | Address Inputs | | | D0-35 | 10P,11N,11M,10K,11J,11G,10E,11D,11C,10N,9M,9L<br>9J,10G,9F,10D,9C,9B,3B,3C,2D,3F,2G,3J,3L,3M,2N<br>1C,1D,2E,1G,1J,2K,1M,1N,2P | Data Inputs | | | Q0-35 | 11P,10M,11L,11K,10J,11F,11E,10C,11B,9P,9N,10L<br>9K,9G,10F,9E,9D,10B,2B,3D,3E,2F,3G,3K,2L,3N<br>3P,1B,2C,1E,1F,2J,1K,1L,2M,1P | Data Outputs | | | W | 4A | Write Control Pin | | | R | 8A | Read Control Pin | | | $\overline{BW}_0$ , $\overline{BW}_1$ , $\overline{BW}_2$ , $\overline{BW}_3$ | 7B,7A,5A,5B | Byte Write Control Pin | | | VREF | 2H,10H | Input Reference Voltage | | | ZQ | 11H | Output Driver Impedance Control | 2 | | VDD | 5F,7F,5G,7G,5H,7H,5J,7J,5K,7K | Power Supply ( 1.8V ) | | | VDDQ | 4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L | Output Power Supply (1.5V or 1.8V) | | | Vss | 2A,10A,4C,8C,4D-8D,5E-7E,<br>6F,6G,6H,6J,6K,5L-7L,4M-8M,4N,8N | Ground | | | TMS | 10R | JTAG Test Mode Select | | | TDI | 11R | JTAG Test Data Input | | | TCK | 2R | JTAG Test Clock | | | TDO | 1R | JTAG Test Data Output | | | NC | 1A,3A,11A,6C,1H | No Connect | 3 | **Notes:** 1. C, $\overline{C}$ , K or $\overline{K}$ cannot be set to VREF voltage. 2. When ZQ pin is directly connected to VDD output impedance is set to minimum value and it cannot be connected to ground or left unconnected. 3. Not connected to chip pad internally. #### **GENERAL DESCRIPTION** The K7Q323684M and K7Q321884M are 37,748,736-bits QDR(Quad Data Rate) Synchronous Pipelined Burst SRAMs. They are organized as 1,048,576 words by 36bits for K7Q323684M and 2,097,152 words by 18 bits for K7Q321884M. The QDR operation is possible by supporting DDR read and write operations through separate data output and input ports with the same cycle. Memory bandwidth is maxmized as data can be transfered into sram on every rising edge of K and $\overline{K}$ , and transfered out of sram on every rising edge of C and $\overline{C}$ . And totally independent read and write ports eliminate the need for high speed bus turn around. Address for read and write are latched on alternate rising edges of the input clock K. Data inputs, and all control signals are synchronized to the input clock ( K or $\overline{K}$ ). Normally data outputs are synchronized to output clocks ( C and $\overline{C}$ ), but when C and $\overline{C}$ are tied high, the data outputs are synchronized to the input clocks ( K and $\overline{K}$ ). Common address bus is used to access address both for read and write operations. The internal burst counter is fiexd to 4-bit sequential for both read and write operations, reguiring tow full clock bus cycles. Any request that attempts to interrupt a burst operation in progress is ignored. Synchronous pipeline read and late write enable high speed operations. Simple depth expansion is accomplished by using $\overline{R}$ and $\overline{W}$ for port selection. Byte write operation is supported with $\overline{BW_0}$ and $\overline{BW_1}$ ( $\overline{BW_2}$ and $\overline{BW_3}$ ) pins. IEEE 1149.1 serial boundary scan (JTAG) simplifies monitoring package pads attachment status with system. The K7Q323684M and K7Q321884M are implemented with SAMSUNG's high performance 6T CMOS technology and is available in 165pin FBGA packages. Multiple power and ground pins minimize ground bounce. #### **Read Operations** Read cycles are initiated by activating $\overline{R}$ at the rising edge of the positive input clock K. Address is presented and stored in the read address register synchronized with K clock. For 4-bit burst DDR operation, it will access four 36-bit or 18-bit data words with each read command. The first pipelined data is transfered out of the device triggered by C clock following next K clock rising edge. Next burst data is triggered by the rising edge of following $\overline{C}$ clock rising edge. The process continues until all four data are transfered. Continuous read operations are initiated with K clock rising edge. And pipelined data are transferred out of device on every rising edge of both C and $\overline{C}$ clocks. In case C and $\overline{C}$ tied to high, output data are triggered by K and $\overline{K}$ instead of C and $\overline{C}$ . When the $\overline{R}$ is disabled after a read operation, the K7Q323684M and K7Q321884M will first complete burst read operation before entering into deselect mode at the next K clock rising edge. Then output drivers disabled automatically to high impedance state. ### **Write Operations** Write cycles are initiated by activating $\overline{W}$ at the rising edge of the positive input clock K. Address is presented and stored in the write address register synchronized with K clock. For 4-bit burst DDR operation, it will write four 36-bit or 18-bit data words with each write command. The first "late" data is transfered and registered in to the device synchronous with next K clock rising edge. Next burst data is transfered and registered synchronous with following K clock rising edge. The process continues until all four data are transfered and registered. Continuous write operations are initiated with K rising edge. And "late writed" data is presented to the device on every rising edge of both K and $\overline{K}$ clocks. The device disregards input data presented on the same cycle $\overline{W}$ disabled. When the $\overline{W}$ is disabled after a read operation, the K7Q323684M and K7Q321884M will first complete burst read operation before entering into deselect mode at the next K clock rising edge. The K7Q323684M and K7Q321884M support byte write operations. With activating $\overline{BW_0}$ or $\overline{BW_1}$ ( $\overline{BW_2}$ or $\overline{BW_3}$ ) in write cycle, only one byte of input data is presented. In K7Q321884M, BWo controls write operation to D0:D8, BW1 controls write operation to D9:D17. And in K7Q323684M BW2 controls write operation to D18:D26, BW3 controls write operation to D27:D35. ## **Programmable Impedance Output Buffer Operation** The designer can program the SRAM's output buffer impedance by terminating the ZQ pin to Vss through a precision resistor(RQ). The value of RQ (within 15%) is five times the output impedance desired. For example, $250\Omega$ resistor will give an output impedance of $50\Omega$ . Impedance updates occur early in cycles that do not activate the outputs, such as deselect cycles. In all cases impedance updates are transparent to the user and do not produce access time "push-outs" or other anomalous behavior in the SRAM. There are no power up requirements for the SRAM. However, to guarantee optimum output driver impedance after power up, the SRAM needs 1024 non-read cycles. ## **Single Clock Mode** The K7Q323684M and K7Q321884M can be used with the single clock pair K and K. In this mode, C and $\overline{C}$ must be tied high during power up and this single clock pair control both the input and output registers. C and $\overline{C}$ cannot be tied high during operation. System flight time and clock skew could not be compensated in single clock mode. #### **Depth Expansion** Separate input and output ports enables easy depth expansion. Each port can be selected and deselected independently and read and write operation do not affect each other. Before chip deselected, all read and write pending operations are completed. ### **STATE DIAGRAM** Notes: 1. Internal burst counter is fixed as 2-bit linear, i.e. when first address is A0+0, next internal burst address is A0+1. - 2. "READ" refers to read active status with R=Low, "READ" refers to read inactive status with R=high. "WRITE" and "WRITE" are the same case. - 3. Read and write state machine can be active simultaneously. - 4. State machine control timing sequence is controlled by K. ### **TRUTH TABLES** ### **SYNCHRONOUS TRUTH TABLE** | K | R | w | | [ | ) | | Q | | | | OPERATION | |----------|---|----|------------------|------------------|------------------|-----------------------|-------------------|---------------------------|-------------------|---------------------------|--------------| | , r | K | VV | D(A1) | D(A2) | D(A3) | D(A4) | Q(A1) | Q(A2) | Q(A3) | Q(A4) | OPERATION | | Stopped | Х | Х | Previous state Clock Stop | | 1 | Н | Н | Х | Х | Х | Х | High-Z | High-Z | High-Z | High-Z | No Operation | | <b>↑</b> | L | х | х | Х | Х | Х | Dout<br>at C(t+1) | <u>D</u> о∪т<br>at C(t+1) | Dout<br>at C(t+2) | <u>D</u> о∪т<br>at C(t+2) | Read | | 1 | Н | L | Din<br>at K(t+1) | Din<br>at K(t+1) | Din<br>at K(t+2) | <u>D</u> in at K(t+2) | Х | Х | Х | Х | Write | Notes: 1. X means "Don't Care". - 2. The rising edge of clock is symbolized by ( $\uparrow$ ). - 3. Before enter into clock stop status, all pending read and write operations will be completed. ### WRITE TRUTH TABLE(x18) | K | K | w | BW <sub>0</sub> | BW <sub>1</sub> | OPERATION | |---|---|---|-----------------|-----------------|-----------------------| | 1 | | Н | Х | Х | READ/NOP | | | 1 | Н | Х | Х | READ/NOP | | 1 | | L | L | L | WRITE ALL BYTEs ( K↑) | | | 1 | L | L | L | WRITE ALL BYTEs ( K↑) | | 1 | | L | L | Н | WRITE BYTE 0 ( K↑ ) | | | 1 | L | L | Н | WRITE BYTE 0 ( K↑) | | 1 | | L | Н | L | WRITE BYTE 1 ( K↑ ) | | | 1 | L | Н | L | WRITE BYTE 1 ( K ↑ ) | | 1 | | L | Н | Н | WRITE NOTHING ( K↑) | | | 1 | L | Н | Н | WRITE NOTHING ( K↑) | Notes: 1. X means "Don't Care". ## WRITE TRUTH TABLE(x36) | K | K | w | BW <sub>0</sub> | BW <sub>1</sub> | BW <sub>2</sub> | BW <sub>3</sub> | OPERATION | |------------|---|---|-----------------|-----------------|-----------------|-----------------|--------------------------------| | $\uparrow$ | | Н | Х | Х | X | Х | READ/NOP | | | 1 | Н | Х | Х | X | Х | READ/NOP | | $\uparrow$ | | L | L | L | L | L | WRITE ALL BYTEs ( K↑ ) | | | 1 | L | L | L | L | L | WRITE ALL BYTEs ( K↑) | | $\uparrow$ | | L | L | Н | Н | Н | WRITE BYTE 0 ( K↑ ) | | | 1 | L | L | Н | Н | Н | WRITE BYTE 0 ( K↑) | | $\uparrow$ | | L | Н | L | Н | Н | WRITE BYTE 1 ( K↑ ) | | | 1 | L | Н | L | Н | Н | WRITE BYTE 1 ( K↑) | | $\uparrow$ | | L | Н | Н | L | L | WRITE BYTE 2 and BYTE 3 ( K↑ ) | | | 1 | L | Н | Н | L | L | WRITE BYTE 2 and BYTE 3 ( K↑) | | 1 | | L | Н | Н | Н | Н | WRITE NOTHING ( K↑) | | | 1 | L | Н | Н | Н | Н | WRITE NOTHING ( K↑) | Notes: 1. X means "Don't Care". <sup>2.</sup> All inputs in this table must meet setup and hold time around the rising edge of CLK( $\uparrow$ ). <sup>2.</sup> All inputs in this table must meet setup and hold time around the rising edge of CLK( $\uparrow$ ). #### **ABSOLUTE MAXIMUM RATINGS\*** | PARAMETER | SYMBOL | RATING | UNIT | |----------------------------------------|--------|-----------------|------| | Voltage on VDD Supply Relative to Vss | VDD | -0.5 to 2.9 | V | | Voltage on VDDQ Supply Relative to Vss | VDDQ | -0.5 to VDD | V | | Voltage on Input Pin Relative to Vss | VIN | -0.5 to VDD+0.3 | V | | Power Dissipation | Po | TBD | W | | Storage Temperature | Tstg | -65 to 150 | °C | | Operating Temperature | Topr | 0 to 70 | °C | | Storage Temperature Range Under Bias | TBIAS | -10 to 85 | °C | <sup>\*</sup>Note: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### DC ELECTRICAL CHARACTERISTICS(VDD=1.8V ±0.1V, TA=0°C to +70°C) | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | MAX | UNIT | NOTES | |------------------------------|--------|----------------------------------------------|-----|-------------|-------------|------|-------| | Input Leakage Current | lıL | VDD=Max; VIN=Vss to VDDQ | | -2 | +2 | μΑ | | | Output Leakage Current | loL | Output Disabled, | | -2 | +2 | μΑ | | | | | | -25 | - | TBD | mA | | | | | Van Mary Java Om A | -22 | - | TBD | | | | Operating Current (x18): DDR | Icc | VDD=Max , IOUT=0mA<br>Cycle Time ≥ tкнкн Min | -20 | - | TBD | | 1,5 | | | | Cycle Time 2 traka iviiii | -16 | - | TBD | | | | | | | -13 | - | TBD | | | | | | | -25 | - | TBD | | 1,5 | | Operating Current (x36): DDR | lcc | VDD=Max , IOUT=0mA<br>Cycle Time ≥ tкнкн Min | -22 | - | TBD | mA | | | | | | -20 | - | TBD | | | | | | | -16 | - | TBD | | | | | | | -13 | - | TBD | | | | | | | -25 | - | TBD | mA | | | | | Device deselected, Iout=0mA, | -22 | - | TBD | | | | Standby Current(NOP): DDR | ISB1 | f=Max, | -20 | - | TBD | | 1,6 | | | | All Inputs≤0.2V or ≥ VDD-0.2V | -16 | - | TBD | | | | | | | -13 | - | TBD | | | | Output High Voltage | Voн1 | | | VDDQ/2-0.12 | VDDQ/2+0.12 | V | 2,7 | | Output Low Voltage | VOL1 | | | VDDQ/2-0.12 | VDDQ/2+0.12 | V | 3,7 | | Output High Voltage | Voh2 | IOH=-1.0mA | | VDDQ-0.2 | VDDQ | V | 4 | | Output Low Voltage | VOL2 | IoL=1.0mA | | Vss | 0.2 | V | 4 | | Input Low Voltage | VIL | | | -0.3 | VREF-0.1 | V | 8,9 | | Input High Voltage | VIH | | | VREF+0.1 | VDDQ+0.3 | V | 8,10 | Notes: 1. Minimum cycle. IouT=0mA. - 2. $|IoH| = (VDDQ/2)/(RQ/5) \pm 15\%$ @VoH=VDDQ/2 for $175\Omega \le RQ \le 350\Omega$ . - 3. $|IoL|=(VDDQ/2)/(RQ/5)\pm15\%$ @ VoL=VDDQ/2 for $175\Omega \le RQ \le 350\Omega$ . - 4. Minimum Impedance Mode when ZQ pin is connected to Vss. - 5. Operating current is calculated with 50% read cycles and 50% write cycles. - 6. Standby Current is only after all pending read and write burst opeactions are completed. - 7. Programmable Impedance Mode. - These are DC test criteria. DC design criteria is VREF±50mV. The AC VIH/VIL levels are defined separately for measuring timing parameters. - 9. V<sub>IL</sub> (Min)DC=-0.3V, V<sub>IL</sub> (Min)AC=-1.5V(pulse width $\leq$ 3ns). - 10. Vih (Max)DC=VDDQ+0.3, Vih (Max)AC=VDDQ+0.85V(pulse width $\leq$ 3ns). <sup>2.</sup> VDDQ must not exceed VDD during normal operation. ### **Overershoot Timing** ## **Undershoot Timing** Note: For power-up, ViH $\leq$ VDDQ+0.3V and VDD $\leq$ 1.7V and VDDQ $\leq$ 1.4V for t $\leq$ 200ms ### **OPERATING CONDITIONS** $(0^{\circ}C \le TA \le 70^{\circ}C)$ | PARAMETER | SYMBOL | MIN | MAX | UNIT | |-------------------|--------|------|------|------| | Supply Voltage | Vdd | 1.7 | 1.9 | V | | Supply voltage | VDDQ | 1.4 | 1.9 | V | | Reference Voltage | VREF | 0.68 | 0.95 | V | | Ground | Vss | 0 | 0 | V | ### AC TIMING CHARACTERISTICS(VDD=1.8V±0.1V, TA=0°C to +70°C) | DADAMETER | CVMDOL | -: | 25 | -: | 22 | -: | 20 | | 16 | -1 | 13 | | NOTEO | |-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | | | | | | | | | | | | Clock Cycle Time(K, K, C, C) | tкнкн | 4.0 | | 4.4 | | 5 | | 6 | | 7.5 | | ns | | | Clock HIGH time (K, K, C, C) | tkhkl | 1.6 | | 1.8 | | 2.0 | | 2.4 | | 3.0 | | ns | | | Clock LOW time (K, K, C, C) | tklkh | 1.6 | | 1.8 | | 2.0 | | 2.4 | | 3.0 | | ns | | | Clock to $\overline{\text{clock}}$ $(\text{K}^{\uparrow} \to \overline{\text{K}}^{\uparrow}, \text{C}^{\uparrow} \to \overline{\text{C}}^{\uparrow})$ | tkH <del>K</del> H | 1.8 | 2.2 | 2.0 | 2.5 | 2.2 | 2.75 | 2.7 | 3.3 | 3.4 | 4.1 | ns | | | Clock to data clock (K $\uparrow \to C\uparrow$ , $\overline{K}\uparrow \to \overline{C}\uparrow$ ) | tкнсн | 0.0 | 1.8 | 0.0 | 2.0 | 0.0 | 0.0 | 0.0 | 2.0 | 0.0 | 2.5 | ns | | | Output Times | | | | | | | | | | | | | | | C, C High to Output Valid | tchqv | | 2.0 | | 2.2 | | 2.2 | | 2.5 | | 3.0 | ns | 3 | | C, C High to Output Hold | tchqx | 1.0 | | 1.0 | | 1.0 | | 1.2 | | 1.2 | | ns | 3 | | C High to Output High-Z | tchqz | | 2.0 | | 2.2 | | 2.2 | | 2.5 | | 3.0 | ns | 3 | | C High to Output Low-Z | tCHQX1 | 1.0 | | 1.0 | | 1.0 | | 1.2 | | 1.2 | | ns | 3 | | Setup Times | | | | | | | | | | | | | | | Address valid to K rising edge | tavkh | 0.5 | | 0.6 | | 0.6 | | 0.7 | | 0.8 | | ns | | | Control inputs valid to K rising edge | tı∨ĸн | 0.5 | | 0.6 | | 0.6 | | 0.7 | | 0.8 | | ns | 2 | | Data-in valid to K, K rising edge | tdvkh | 0.5 | | 0.6 | | 0.6 | | 0.7 | | 0.8 | | ns | | | Hold Times | Hold Times | | | | | | | | | | | | | | K rising edge to address hold | tkhax | 0.5 | | 0.6 | | 0.6 | | 0.7 | | 0.8 | | ٧ | | | K rising edge to control inputs hold | tkhix | 0.5 | | 0.6 | | 0.6 | | 0.7 | | 0.8 | | ns | | | $K, \overline{K}$ rising edge to data-in hold | tkhdx | 0.5 | | 0.6 | | 0.6 | | 0.7 | | 8.0 | | ns | | It is not possible for two SRAMs on the same board to be at such different voltage and temperature. Notes: 1. All address inputs must meet the specified setup and hold times for all latching clock edges. 2. Control signals are R\_W,BW0,BW1 and (BW2, BW3, also for x36) 3. If C,C are tied high, K,K become the references for C,C timing parameters. 4. To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ. The specs as shown do not imply bus contention beacuse tCHQX1 is a MIN parameter that is worst case at totally different test conditions (0°C, 1.9V) than tCHQZ, which is a MAX parameter (worst case at 70°C, 1.7V) #### **AC TEST CONDITIONS** | Parameter | Symbol | Value | Unit | |-------------------------------|---------|-----------|------| | Core Power Supply Voltage | VDD | 1.7~1.9 | ٧ | | Output Power Supply Voltage | VDDQ | 1.4~1.9 | ٧ | | Input High/Low Level | VIH/VIL | 1.25/0.25 | ٧ | | Input Reference Level | VREF | 0.75 | V | | Input Rise/Fall Time | TR/TF | 0.3/0.3 | ns | | Output Timing Reference Level | | VDDQ/2 | V | **Note**: Parameters are tested with RQ=250 $\Omega$ #### **AC TEST OUTPUT LOAD** ### **PIN CAPACITANCE** | PRMETER | SYMBOL | TESTCONDITION | MIN | MAX | Unit | NOTES | |-----------------------------------|--------|---------------|-----|-----|------|-------| | Address Control Input Capacitance | Cin | VIN=0V | 4 | 5 | pF | | | Input and Output Capacitance | Соит | Vout=0V | 6 | 7 | pF | | | Clock Capaucitance | Cclk | - | 5 | 6 | pF | | **Note**: 1. Parameters are tested with RQ=250 $\Omega$ and VDDQ=1.5V. 2. Periodically sampled and not 100% tested. #### THERMAL RESISTANCE | PRMETER | SYMBOL | TYP | Unit | NOTES | |---------------------|--------|-----|------|-------| | Junction to Ambient | θЈА | TBD | °C/W | | | Junction to Case | θυς | TBD | °C/W | | | Junction to Pins | θЈВ | TBD | °C/W | | Note: Junction temperature is a function of on-chip power dissipation, package thermal impedance, mounting site temperature and mounting site thermal impedance. TJ=TA + PD x $\theta$ JA ### **APPLICATION INRORMATION** ### 2Mx18 ### TIMING WAVE FORMS OF READ AND NOP Note: 1. Q1-1 refers to output from address A1+0, Q1-2 refers to output from address A1+1 i.e. the next internal burst address following A1+0. 2. Outputs are disabled one cycle after a NOP. ### TIMING WAVE FORMS OF WRITE AND NOP Note: 1. D1-1 refers to input to address A1+0, D1-2 refers to input to address A1+1, i.e the next internal burst address following A1+0. ## TIMING WAVE FORMS OF READ, WRITE AND NOP Note: 1. Q1-1 refers to output from address A1+0, Q1-2 refers to output from address A1+1 i.e. the next internal burst address following A1+0. - 2. Outputs are disabled one cycle after a NOP. - 3. If address A3=A2, data Q3-1=D2-1, data Q3-2=D2-2, data Q3-3=D2-3, data Q3-4=D2-4. Write data is forwarded immediately as read results. - 4. BWx assumed active #### IEEE 1149.1 TEST ACCESS PORT AND BOUNDARY SCAN-JTAG This part contains an IEEE standard 1149.1 Compatible Test Access Port(TAP). The package pads are monitored by the Serial Scan circuitry when in test mode. This is to support connectivity testing during manufacturing and system diagnostics. Internal data is not driven out of the SRAM under JTAG control. In conformance with IEEE 1149.1, the SRAM contains a TAP controller, Instruction Register, Bypass Register and ID register. The TAP controller has a standard 16-state machine that resets internally upon power-up, therefore, TRST signal is not required. It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfacing with normal operation of the SRAM, TCK must be tied to Vss to preclude mid level input. TMS and TDI are designed so an undriven input will produce a response identical to the application of a logic 1, and may be left unconnected. But they may also be tied to Vpd through a resistor. TDO should be left unconnected. ### **JTAG Block Diagram** ### **JTAG Instruction Coding** | IR2 | IR1 | IR0 | Instruction | TDO Output | Notes | |-----|-----|-----|-------------|-------------------------|-------| | 0 | 0 | 0 | SAMPLE-Z | Boundary Scan Register | 1 | | 0 | 0 | 1 | IDCODE | Identification Register | 2 | | 0 | 1 | 0 | SAMPLE-Z | Boundary Scan Register | 1 | | 0 | 1 | 1 | BYPASS | Bypass Register | 3 | | 1 | 0 | 0 | SAMPLE | Boundary Scan Register | 4 | | 1 | 0 | 1 | RESERVED | Do Not Use | 5 | | 1 | 1 | 0 | BYPASS | Bypass Register | 3 | | 1 | 1 | 1 | BYPASS | Bypass Register | 3 | #### NOTE: - Places DQs in Hi-Z in order to sample all input data regardless of other SRAM inputs. - TDI is sampled as an input to the first ID register to allow for the serial shift of the external TDI data. - Bypass register is initiated to Vss when BYPASS instruction is invoked. The Bypass Register also holds serially loaded TDI when exiting the Shift DR states - 4. SAMPLE instruction dose not places DQs in Hi-Z. - 5. This instruction is reserved for future use. #### **TAP Controller State Diagram** #### **SCAN REGISTER DEFINITION** | Part | Instruction Register | Bypass Register | ID Register | Boundary Scan | |-------|----------------------|-----------------|-------------|---------------| | 1Mx36 | 3 bits | 1 bit | 32 bits | 108 bits | | 2Mx18 | 3 bits | 1 bit | 32 bits | 108 bits | | 4Mx8 | 3 bits | 1 bit | 32 bits | 108 bits | ### **ID REGISTER DEFINITION** | Part | Revision Number<br>(31:29) | Part Configuration (28:12) | Samsung JEDEC Code<br>(11: 1) | Start Bit(0) | |-------|----------------------------|----------------------------|-------------------------------|--------------| | 1Mx36 | 000 | 00def0wx0t0q0b0s0 | 00001001110 | 1 | | 2Mx18 | 000 | 00def0wx0t0q0b0s0 | 00001001110 | 1 | | 4Mx8 | 000 | 00def0wx0t0q0b0s0 | 00001001110 | 1 | Note : Part Configuration /def=010 for 32Mb, /wx=11 for x36, 10 for x18, 01 for x8 /t=1 for DLL Ver., 0 for non-DLL Ver. /q=1 for DDR, 0 for DDR /b=1 for 4Bit Burst, 0 for 2Bit Burst /s=1 for Separate I/O, 0 for Common I/O ORDER PIN ID ### **BOUNDARY SCAN EXIT ORDER** | ORDER | PIN ID | |-------|--------| | 1 | 6R | | 2 | 6P | | 3 | 6N | | 4 | 7P | | 5 | 7N | | 6 | 7R | | 7 | 8R | | 8 | 8P | | 9 | 9R | | 10 | 11P | | 11 | 10P | | 12 | 10N | | 13 | 9P | | 14 | 10M | | 15 | 11N | | 16 | 9M | | 17 | 9N | | 18 | 11L | | 19 | 11M | | 20 | 9L | | 21 | 10L | | 22 | 11K | | 23 | 10K | | 24 | 9J | | 25 | 9K | | 26 | 10J | | 27 | 11J | | 28 | 11H | | 29 | 10G | | 30 | 9G | | 31 | 11F | | 32 | 11G | | 33 | 9F | | 34 | 10F | | 35 | 11E | | 36 | 10F | | ONDEN | FINID | |-------|-------| | 37 | 10D | | 38 | 9E | | 39 | 10C | | 40 | 11D | | 41 | 9C | | 42 | 9D | | 43 | 11B | | 44 | 11C | | 45 | 9B | | 46 | 10B | | 47 | 11A | | 48 | 10A | | 49 | 9A | | 50 | 8B | | 51 | 7C | | 52 | 6C | | 53 | 8A | | 54 | 7A | | 55 | 7B | | 56 | 6B | | 57 | 6A | | 58 | 5B | | 59 | 5A | | 60 | 4A | | 61 | 5C | | 62 | 4B | | 63 | 3A | | 64 | 2A | | 65 | 1A | | 66 | 2B | | 67 | 3B | | 68 | 1C | | 69 | 1B | | 70 | 3D | | 71 | 3C | | 72 | 1D | | | | | ORDER | PIN ID | |-------|--------| | 73 | 2C | | 74 | 3E | | 75 | 2D | | 76 | 2E | | 77 | 1E | | 78 | 2F | | 79 | 3F | | 80 | 1G | | 81 | 1F | | 82 | 3G | | 83 | 2G | | 84 | 1H | | 85 | 1J | | 86 | 2J | | 87 | 3K | | 88 | 3J | | 89 | 2K | | 90 | 1K | | 91 | 2L | | 92 | 3L | | 93 | 1M | | 94 | 1L | | 95 | 3N | | 96 | 3M | | 97 | 1N | | 98 | 2M | | 99 | 3P | | 100 | 2N | | 101 | 2P | | 102 | 1P | | 103 | 3R | | 104 | 4R | | 105 | 4P | | 106 | 5P | | 107 | 5N | | 108 | 5R | | | | Note : 1. NC pins are read as "X" (i.e. don't care.) ### **JTAG DC OPERATING CONDITIONS** | Parameter | Symbol | Min | Тур | Max | Unit | Note | |-------------------------------|--------|------|-----|---------|------|------| | Power Supply Voltage | VDD | 1.7 | 1.8 | 1.9 | V | | | Input High Level | VIH | 1.3 | - | VDD+0.3 | V | | | Input Low Level | VIL | -0.3 | - | 0.5 | V | | | Output High Voltage(IoH=-2mA) | Voн | 1.4 | - | VDD | V | | | Output Low Voltage(IoL=2mA) | Vol | Vss | - | 0.4 | V | | Note : 1. The input level of SRAM pin is to follow the SRAM DC specification. ### **JTAG AC TEST CONDITIONS** | Parameter | Symbol | Min | Unit | Note | |-----------------------------------------|---------|---------|------|------| | Input High/Low Level | VIH/VIL | 1.3/0.5 | V | | | Input Rise/Fall Time | TR/TF | 1.0/1.0 | ns | | | Input and Output Timing Reference Level | | 0.9 | V | 1 | Note: 1. See SRAM AC test output load on page 11. ### **JTAG AC Characteristics** | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------|--------|-----|-----|------|------| | TCK Cycle Time | tснсн | 50 | - | ns | | | TCK High Pulse Width | tchcl | 20 | - | ns | | | TCK Low Pulse Width | tclch | 20 | - | ns | | | TMS Input Setup Time | tmvch | 5 | - | ns | | | TMS Input Hold Time | tchmx | 5 | - | ns | | | TDI Input Setup Time | tDVCH | 5 | - | ns | | | TDI Input Hold Time | tchdx | 5 | - | ns | | | SRAM Input Setup Time | tsvch | 5 | - | ns | | | SRAM Input Hold Time | tchsx | 5 | - | ns | | | Clock Low to Output Valid | tclqv | 0 | 10 | ns | | ### **JTAG TIMING DIAGRAM** #### 165 FBGA PACKAGE DIMENSIONS 15mm x 17mm Body, 1.0mm Bump Pitch, 11x15 Ball Array | Symbol | Value | Units | Note | Symbol | Value | Units | Note | |--------|-------------|-------|------|--------|-----------------|-------|------| | Α | 17 ± 0.1 | mm | | E | 1.0 | mm | | | В | 15 ± 0.1 | mm | | F | 14.0 | mm | | | С | 1.3 ± 0.1 | mm | | G | 10.0 | mm | | | D | 0.35 ± 0.05 | mm | | Н | $0.45 \pm 0.05$ | mm | |