# KAD0228BD 8-Bit 30 MSPS CMOS A/D Converter **Data Sheet** #### **OVERVIEW** The KAD0228BD is a CMOS 8-bit A/D converter for video applications. It is a two-step ping-pong A/D converter consisting of reference resistor matrix, coarse 4-bit ADC and fine 4-bit ADC. Its maximum conversion rate is 30MSPS and supply voltage is 5V single. #### **FEATURES** Resolution: 8-bit Differential Linearity Error: ± 0.6 LSB Typ. Maximum Conversion Rate: 30MSPS Sample and Hold Function Included Low Power Consumption: Less than 90mW (at 20MSPS Typ.) (Reference Current Excluded) Digital Input: CMOS Level 3-state TTL Compatible Output • Built-in Reference Voltage Bias Circuit • Reference Impedance: 300 $\Omega$ Power Supply: 5V single #### ORDERING INFORMATION | Device | Package | Temperature Range | |-----------|------------|-------------------| | KAD0228BD | 24-SOP-300 | 0 to +70 °C | #### TYPICAL APPLICATIONS - PC or computer based video signal processing such as multi-media, frame-grabber, scanner, etc. - General purpose video applications including camcorder, digital video (TV/VCR), broadcasting and studio equipments. - Medical electronics such as ultra-sound, imaging. - High speed instrumentations such as digital scope, transit recorder, radar. ## **BLOCK DIAGRAM** ## **PIN DESCRIPTIONS** | Pin No. | Symbol | I/O | Description | | |---------|------------------|-----|---------------------------------------------------------------------------------------|--| | 1 | OEB | 1 | 3-state output enable.<br>3-state when OEB = $V_{DD}$ , enable when OEB = $V_{SS}$ | | | 2 | DV <sub>SS</sub> | - | Digital ground for digital output buffer | | | 3 | DATA 0 | 0 | Digital output data (LSB) | | | 4 | DATA 1 | 0 | Digital output data | | | 5 | DATA 2 | 0 | Digital output data | | | 6 | DATA 3 | 0 | Digital output data | | | 7 | DATA 4 | 0 | Digital output data | | | 8 | DATA 5 | 0 | Digital output data | | | 9 | DATA 6 | 0 | Digital output data | | | 10 | DATA 7 | 0 | Digital output data (MSB) | | | 11 | $DV_DD$ | _ | Digital supply for digital output buffer | | | 12 | CLK | I | CMOS digital clock input | | | 13 | DV <sub>DD</sub> | _ | Digital supply for digital interior circuitry | | | 14 | $AV_DD$ | _ | Analog supply for comparator, reference resistor switch | | | 15 | AV <sub>DD</sub> | - | Same as pin No. 14 | | | 16 | VRTS | 0 | Internal self-biased reference top. Shorted with VRT pin (17), generates 2.6 V. | | | 17 | VRT | I | Reference resistor top side | | | 18 | AV <sub>DD</sub> | - | Same as pin No. 14 | | | 19 | AIN | I | Analog input | | | 20 | $AV_SS$ | - | Analog ground for comparator, reference resistor switch | | | 21 | AV <sub>SS</sub> | - | Same as pin No. 20 | | | 22 | VRBS | 0 | Internal self-biased reference bottom.<br>Shorted with VRB pin (23), generates 0.6 V. | | | 23 | VRB | I | Reference resistor bottom side | | | 24 | DV <sub>SS</sub> | _ | Digital ground for digital interior circuitry | | ## **PIN CONFIGURATION (24 SOP)** ## ABSOLUTE MAXIMUM RATINGS (NOTE 1 & 2) | Characteristics | Symbol | Value | Unit | |-----------------------------|----------|------------------------------------|------| | Supply Voltage | $V_{DD}$ | -0.5 to 7.0 | V | | Analog Input Voltage | AIN | V <sub>SS</sub> to V <sub>DD</sub> | V | | Reference Input Voltage | VRT, VRB | V <sub>SS</sub> to V <sub>DD</sub> | V | | Storage Temperature Range | Tstg | -55 to +125 | °C | | Operating Temperature Range | Topr | –20 to +75 | °C | | ESD Susceptibility (note 3) | Vesd | > ± 1500 | V | #### NOTES: - 1. ABSOLUTE MAXIMUM RATINGS are those values beyond which the device may be damaged permanently. Normal operation is not guaranteed at or above these extremes. - 2. All voltages are measured with respect to the V<sub>SS</sub> voltage level otherwise specified. - 3. 100pF discharged through a $1.5k\Omega$ resistor (Human body model). # RECOMMENDED OPERATING CONDITIONS (NOTE 4) | Characteristics | Symbol | Min. | Тур. | Max. | Unit | |----------------------------------|------------------------------------------------|------|------|------|------| | Supply Voltage | $AV_{DD}$ - $AV_{SS}$<br>$DV_{DD}$ - $DV_{SS}$ | 4.75 | 5.0 | 5.25 | V | | Supply Voltage Difference | AV <sub>DD</sub> - DV <sub>DD</sub> | -0.1 | 0.0 | 0.1 | V | | Reference Input Voltage (Note 5) | VRB | 0 | 0.6 | _ | V | | | VRT | _ | 2.6 | 2.8 | | | Analog Input Voltage | AIN | VRB | _ | VRT | V | | Clock High Time | t <sub>pwH</sub> | 15 | _ | _ | ns | | Clock Low Time | t <sub>pwL</sub> | 15 | _ | - | | | Digital Input "L" Voltage | $V_{IL}$ | _ | _ | 1.0 | V | | Digital Input "H" Voltage | V <sub>IH</sub> | 4.0 | _ | _ | | | Operating Temperature | T <sub>opr</sub> | 0 | _ | 70 | °C | #### NOTES: - 4. It is strongly recommended that all the supply pins (AV $_{DD}$ , DV $_{DD}$ ) be powered from the same source. - 5. The value of (VRB to VRT) can be moved to the up side ( 2V to 4V), but characteristics can't be guaranteed. ### STATIC ELECTRICAL CHARACTERISTICS (Converter Specifications: $AV_{DD} = DV_{DD} = 5V$ , $AV_{SS} = DV_{SS} = 0V$ , $Ta = 25^{\circ}C$ , VRB = 0.6V, and VRT = 2.6V unless otherwise specified) | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------------------------|------------------------------------|------------------------------------------------------------------------------|---------------|----------------|----------------|------| | Reference Current | IREF | VRT = 2.6 V, VRB = 0.6 V | 5.0 | 6.7 | 10 | mA | | Reference Resistance | RREF | - | 200 | 300 | 400 | Ω | | Internal Bias | VRBS<br>VREF | Short VRT and VRTS<br>Short VRB and VRBS | 0.55<br>1.9 | 0.60<br>2.0 | 0.65<br>2.1 | V | | Digital Input Low Current | I <sub>IL</sub> | $V_{DD} = 5.25, V_{IL} = V_{SS}$ | _ | _ | 1 | μΑ | | Digital Input High Current | I <sub>IH</sub> | V <sub>DD</sub> = 5.25, V <sub>IH</sub> = V <sub>DD</sub> | _ | _ | 1 | μΑ | | Digital Output Current (Output Enable) | I <sub>OL</sub><br>I <sub>OH</sub> | $V_{DD} = 4.75, V_{OL} = 0.4V$<br>$V_{OH} = V_{DD} - 0.5V$<br>OEB = $V_{SS}$ | 3.5<br>-1.1 | _<br>_ | _<br>_ | mA | | Digital Output Current (Output High Imp.) | IOZL<br>IOZH | $V_{DD}$ = 5.25, $V_{OL}$ = $V_{SS}$<br>$V_{OH}$ = $V_{DD}$ , OEB = $V_{DD}$ | <u>-</u><br>- | <u>-</u><br>- | 16<br>16 | uA | | Offset Voltage Error | EOT<br>EOB | V <sub>EE</sub> = 5.0<br>VRT = 2.6 V, VRB = 0.6 V | 0<br>0 | -25<br>+20 | -68<br>+40 | mV | | Difference Linearity Error<br>Integral Linearity Error | ELD<br>ELI | V <sub>DD</sub> = 5.0<br>VRT = 2.6 V, VRB = 0.6 V | <u> </u> | ± 0.6<br>± 0.8 | ± 1.0<br>± 1.2 | LSB | ### **DYNAMIC CHARACTERISTICS** (Converter Specifications: $AV_{DD} = DV_{DD} = 5V$ , $AV_{SS} = DV_{SS} = 0V$ , Ta = 25°C, VRB = 0.6V, and VRT = 2.6V unless otherwise specified.) | Characteristics | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------------------------|----------------------------------------|----------------------------------------------------------------|---------------|----------------|-------------|----------------| | Maximum Conversion Rate | fc | AIN = 0.6 to 2.6V<br>1MHz sine wave | 30 | ı | ı | MSPS | | Dynamic Supply Current | I <sub>VDD</sub> | Fs = 20MHz,<br>AIN = NTSC ramp input | _ | 18 | 27 | mA | | Digital Output Data Delay (note 6) | t <sub>d</sub> | OEB = V <sub>SS</sub> | _ | 18 | 30 | ns | | Digital Output Data Delay (Output High Imp.) (Note 7) | t <sub>disH</sub><br>t <sub>disL</sub> | - | _<br>_ | <u>-</u> | 100<br>100 | ns | | Digital Data Valid Time (note 7) | t <sub>eneH</sub><br>t <sub>eneL</sub> | - | <u>-</u><br>- | <u>-</u> | 100<br>100 | ns | | Signal-to-Noise Ratio | SNR 1<br>SNR 2<br>SNR 3 | CK = 20MHz. AIN = 1MHz sine wave 2MHz sine wave 4MHz sine wave | -<br>-<br>- | 45<br>45<br>41 | -<br>-<br>- | dB<br>dB<br>dB | | Differentlal Phase<br>Differentlal Gain | DP<br>DG | NTSC 20 IRE mod Ramp signal, Fs = 14.3MSPS | _<br>_ | 0.7<br>1.0 | _<br>_ | deg<br>% | | Sampling Time Offset | t <sub>sto</sub> | _ | _ | 5 | 10 | ns | #### NOTES: - 6. See "Delay Timing Diagram" - 7. See "3-state Output Test Circuit and Timing Diagram". ## **DELAY TIMING DIAGRAM** ## I/O CHART | Index | Analog Input (V) | Digital Output | | |-------|-----------------------|----------------|-----------------| | 0 | - 0.6078125 | 00000000 | | | 1 | 0.6078125 - 0.6156250 | 0000001 | VRT = 0.6V | | 2 | 0.6156250 - 0.6234375 | 0000010 | VRT = 2.6V | | | | | | | 126 | 1.5921875 - 1.6000000 | 01111111 | 1LSB = 7.8125mV | | 127 | 1.6000000 - 1.6078125 | 10000000 | | | 128 | 1.6078125 - 1.6156250 | 10000001 | | | | | | | | 254 | 2.5843750 - 2.5921875 | 11111110 | | | 255 | 2.5921875 - | 11111111 | | ## 3-STATE OUTPUT TEST CIRCUIT AND TIMING DIAGRAM #### **FUNCTION DESCRIPTION** KAD0228BD is a two-step ping-pong A/D converter comprising 4-bit coarse ADC and fine ADC of 4.459 bit, approximately. Coarse ADC is composed of 15 auto zero comparators, and fine ADC has 22 sampling amplifier pairs of which the two sampling amplifier operate alternately in a ping-pong manner, and also has 22 analog MUXs and 22 latching comparators. - 2. Using a CMOS auto zero comparator and switching 1 to 16 different sets of reference voltage to the fine sampling amplifier bank according to the coarse ADC state, the difficulties in implementing high accuracy (more than 8 bits) DAC was eliminated, thus low-power, high-performance, high-speed ADC was achieved. KA0228BD uses an averaging method to reduce the charge injection mismatch in the sampling switches, so the overall differential non-linearity error is enhanced. - 3. KAD0228BD operates as follows (see Timing Diagram): During the first "H" cycle if external clock the analog input data is sampled and tracked, and the input is held from the falling edge of the CLK (the analog input is abbreviated to AIN in the timing diagram), which is compared with the 16-level coarse reference voltage and latched to result in data CAD. According to the coarse ADC data, the fine reference voltage FRV is set and fed to the fine sampling amplifier bank. This FRV voltage set is compared with the sampled analog input, and resulted in the fine sampling amplifier data. The fine sampling amplifier operates in a ping-pong style to reproduce the analog data with sufficiently large gain, and then MUXed to the latching comparators, Latching comparator bank generates the fine ADC data (FAD), which is used to generate the digital output (DATA) together with the CAD data. The overall pipeline delay is 2.5 clocks. - 4. KAD0228BD has the correction scheme of the error which comes from the mismatch in the coarse ADC and the fine sampling amplifier offset. This error correction scheme can handle up to 3 LSBs, and hence helps enhance the differential linearity. - 5. Inside KAD0228BD, reference resistors are placed between AV<sub>DD</sub> and VRTS, and between AV<sub>SS</sub> and VRBS so that VRTS and VRBS generate the 2.6V, and 0.6V reference respectively. In order to utilize the internal self-biased reference voltage, the VRTS pin (16) is to be shorted with VRT pin (17) and the VRBS pin (22) is to be shorted with the VRB pin (23). It is not recommended to take advantage of the self-biased internal reference voltage in case of applying KAD0228BD in a special system which offers high accuracy, though ( see reference circuit diagram). #### REFERENCE CIRCUIT DIAGRAM #### **TIMING DIAGRAM** ### **TEST CIRCUIT** NOTE: AV<sub>DD</sub> and DV<sub>DD</sub> are needed to be out from common source. Make the distance between CLK source and CLK DUT pin as short as possible. Test circuit can be changed because of test equipment and test items. ## A/D INPUT AMPLIFIER AND CLAMPING CIRCUIT ## PACKAGE DIAGRAM