## **Document Title** ### 256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM ## **Revision History** | Rev. No. | <u>History</u> | Draft Date | <u>Remark</u> | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------| | 0.0 | Initial draft | May. 07 . 1998 | Preliminary | | 0.1 | Modify DC characteristics( Input Leakage Current test Conditions) form VDD=Vss to VDD to Max. | June .08. 1998 | Preliminary | | 0.2 | Remove 119BGA Package Type. | Aug. 20. 1998 | Preliminary | | 0.3 | Change DC Characteristics. ISB value from 65mA to 110mA at -72 ISB value from 60mA to 110mA at -85 ISB value from 50mA to 100mA at -10 ISB1 value from 10mA to 30mA ISB2 value from 10mA to 30mA | Aug. 27. 1998 | Preliminary | | 0.4 | 1. Changed tcp from 4.0ns to 4.2ns at -85. Changed DC condition at Icc and parameters Icc; from 375mA to 400mA at -72, from 340mA to 380mA at -85, from 300mA to 350mA at -10, ISB; from 110mA to 130mA at -72, from 110mA to 130mA at -85, from 100mA to 120mA at -10 | Sep. 09. 1998 | Preliminary | | 0.5 | ADD VDDQ Supply voltage( 2.5V ) | Dec. 10. 1998 | Preliminary | | 0.6 | Changed Vol Max value from 0.2V to 0.4V at 2.5V I/O. | Dec. 23. 1998 | Preliminary | | 1.0 | Final spec Release. | Jan. 29. 1999 | Final | | 2.0 | 1. Remove VDDQ Supply voltage( 2.5V I/O ) | Feb. 25. 1999 | Final | | 3.0 | 1. Add VDDQ Supply voltage( 2.5V I/O ) | May. 13. 1999 | Final | The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or contact Headquarters. - 1 - ### 256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM #### **FEATURES** - Synchronous Operation. - 2 Stage Pipelined operation with 4 Burst. - On-Chip Address Counter. - Self-Timed Write Cycle. - On-Chip Address and Control Registers. - 3.3V+0.165V/-0.165V Power Supply. - I/O Supply Voltage 3.3V+0.165V/-0.165V for 3.3V I/O or 2.5V+0.4V/-0.125V for 2.5V I/O - 5V Tolerant Inputs Except I/O Pins. - Byte Writable Function. - Global Write Enable Controls a full bus-width write. - Power Down State via ZZ Signal. - LBO Pin allows a choice of either a interleaved burst or a linear burst. - Three Chip Enables for simple depth expansion with No Data Contention only for TQFP; 2cycle Enable, 2cycle Disable. - Asynchronous Output Enable Control. - ADSP, ADSC, ADV Burst Control Pins. - TTL-Level Three-State Output. - 100-TQFP-1420A Package #### **FAST ACCESS TIMES** | PARAMETER | Symbol | -14 | -11 | -10 | Unit | |---------------------------|--------|-----|-----|-----|------| | Cycle Time | tcyc | 7.2 | 8.5 | 10 | ns | | Clock Access Time | tcD | 4.0 | 4.2 | 4.5 | ns | | Output Enable Access Time | toe | 4.0 | 4.2 | 4.5 | ns | #### **GENERAL DESCRIPTION** The K7A803601M and K7A801801M are 9,437,184-bit Synchronous Static Random Access Memory designed for high performance second level cache of Pentium and Power PC based System. It is organized as 256K(512K) words of 36(18) bits and integrates address and control registers, a 2-bit burst address counter and added some <a href="new functions">new functions</a> for high performance cache RAM applications; <a href="GW">GW</a>, <a href="BW">BW</a>, <a href="LBO">LBO</a>, <a href="ZZ">ZZ</a>. Write cycles are internally self-timed and synchronous. Full bus-width write is done by $\overline{GW}$ , and each byte write is performed by the combination of $\overline{WEx}$ and $\overline{BW}$ when $\overline{GW}$ is high. And with $\overline{CS}_1$ high, $\overline{ADSP}$ is blocked to control signals. Burst cycle can be initiated with either the address status processor(ADSP) or address status cache controller(ADSC) inputs. Subsequent burst addresses are generated internally in the system's burst sequence and are controlled by the burst address advance(ADV) input. <del>LBO</del> pin is DC operated and determines burst sequence(linear or interleaved). ZZ pin controls Power Down State and reduces Stand-by current regardless of CLK. The K7A803601M and K7A801801M are fabricated using SAM-SUNG's high performance CMOS technology and is available in a 100pin TQFP package. Multiple power and ground pins are utilized to minimize ground bounce. #### LOGIC BLOCK DIAGRAM #### PIN CONFIGURATION(TOP VIEW) #### **PIN NAME** | SYMBOL | PIN NAME | TQFP PIN NO. | SYMBOL | PIN NAME | TQFP PIN NO. | |-------------------------------------|---------------------------|----------------------|---------|---------------------|-------------------------| | A0 - A17 | Address Inputs | 32,33,34,35,36,37,43 | VDD | Power Supply(+3.3V) | 15,41,65,91 | | | | 44,45,46,47,48,49,50 | Vss | Ground | 17,40,67,90 | | | | 81,82,99,100 | N.C. | No Connect | 14,16,38,39,42,66 | | ADV | Burst Address Advance | 83 | | | | | ADSP | Address Status Processor | 84 | DQao~a7 | Data Inputs/Outputs | 52,53,56,57,58,59,62,63 | | ADSC | Address Status Controller | 85 | DQb0~b7 | | 68,69,72,73,74,75,78,79 | | CLK<br>CS <sub>1</sub> | Clock | 89 | DQco~c7 | | 2,3,6,7,8,9,12,13 | | CS <sub>1</sub> | Chip Select | 98 | DQdo~d7 | | 18,19,22,23,24,25,28,29 | | CS <sub>2</sub> | Chip Select | 97 | DQPa~Pd | | 51,80,1,30 | | CS <sub>2</sub><br>CS <sub>2</sub> | Chip Select | 92 | VDDQ | Output Power Supply | 4,11,20,27,54,61,70,77 | | $\overline{\text{WE}}$ x(x=a,b,c,d) | Byte Write Inputs | 93,94,95,96 | | (2.5V or 3.3V) | | | OE | Output Enable | 86 | Vssq | Output Ground | 5,10,21,26,55,60,71,76 | | GW | Global Write Enable | 88 | | | | | BW | Byte Write Enable | 87 | | | | | ZZ | Power Down Input | 64 | | | | | LBO | Burst Mode Control | 31 | | | | Note: 1. Ao and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired. <sup>2.</sup> The pin 42 is reserved for address bit for the 16Mb. #### PIN CONFIGURATION(TOP VIEW) #### **PIN NAME** | SYMBOL | PIN NAME | TQFP PIN NO. | SYMBOL | PIN NAME | TQFP PIN NO. | |-------------------------------------------|---------------------------|----------------------|-----------|---------------------|---------------------------| | A0 - A18 | Address Inputs | 32,33,34,35,36,37,43 | VDD | Power Supply(+3.3V) | 15,41,65,91 | | | | 44,45,46,47,48,49,50 | Vss | Ground | 17,40,67,90 | | | | 80,81,82,99,100 | N.C. | No Connect | 1,2,3,6,7,14,16,25,28,29, | | ADV | Burst Address Advance | 83 | | | 30,38,39,42,51,52,53,56, | | ADSP | Address Status Processor | 84 | | | 57,66,75,78,79,95,96 | | ADSC | Address Status Controller | 85 | | | | | CLK | Clock | 89 | DQa0 ~ a7 | Data Inputs/Outputs | 58,59,62,63,68,69,72,73 | | CS <sub>1</sub> | Chip Select | 98 | DQb0 ~ b7 | | 8,9,12,13,18,19,22,23 | | CS <sub>2</sub> | Chip Select | 97 | DQPa, Pb | | 74,24 | | CS <sub>2</sub><br>CS <sub>2</sub><br>WEx | Chip Select | 92 | VDDQ | Output Power Supply | 4,11,20,27,54,61,70,77 | | WEx | Byte Write Inputs | 93,94 | | (2.5V or 3.3V) | | | OE<br>GW<br>BW | Output Enable | 86 | Vssq | Output Ground | 5,10,21,26,55,60,71,76 | | GW | Global Write Enable | 88 | | | | | BW | Byte Write Enable | 87 | | | | | ZZ<br>LBO | Power Down Input | 64 | | | | | LBO | Burst Mode Control | 31 | | | | Note: 1. Ao and A1 are the two least significant bits(LSB) of the address field and set the internal burst counter if burst is desired. <sup>2.</sup> The pin 42 is reserved for address bit for the 16Mb. #### **FUNCTION DESCRIPTION** The K7A803601M and K7A801801M are synchronous SRAM designed to support the burst address accessing sequence of the Power PC based microprocessor. All inputs (with the exception of OE, LBO and ZZ) are sampled on rising clock edges. The start and duration of the burst access is controlled by ADSC, ADSP and ADV and chip select pins. The accesses are enabled with the chip select signals and output enabled signals. Wait states are inserted into the access with $\overline{ADV}$ . When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally. Read cycles are initiated with ADSP (regardless of WEx and ADSC) using the new external address clocked into the on-chip address register whenever ADSP is sampled low, the chip selects are sampled active, and the output buffer is enabled with OE. In read operation the data of cell array accessed by the current address, registered in the Data-out registers by the positive edge of CLK, are carried to the Data-out buffer by the next positive edge of CLK. The data, registered in the Data-out buffer, are projected to the output pins. ADV is ignored on the clock edge that samples ADSP asserted, but is sampled on the subsequent clock edges. The address increases internally for the next access of the burst when WEx are sampled High and ADV is sampled low. And ADSP is blocked to control signals by disabling CS1. All byte write is done by $\overline{GW}$ (regaedless of $\overline{BW}$ and $\overline{WE}x$ .), and each byte write is performed by the combination of $\overline{BW}$ and $\overline{WE}x$ when $\overline{GW}$ is high. Write cycles are performed by disabling the output buffers with $\overline{OE}$ and asserting $\overline{WEx}$ . $\overline{WEx}$ are ignored on the clock edge that samples $\overline{ADSP}$ low, but are sampled on the subsequent clock edges. The output buffers are disabled when $\overline{WEx}$ are sampled Low(regaedless of $\overline{OE}$ ). Data is clocked into the data input register when $\overline{WEx}$ sampled Low. The address increases internally to the next address of burst, if both $\overline{WEx}$ and $\overline{ADV}$ are sampled Low. Individual byte write cycles are performed by any one or more byte write enable signals( $\overline{WEa}$ , $\overline{WEb}$ , $\overline{WEc}$ or $\overline{WEd}$ ) sampled low. The $\overline{WEa}$ control DQao ~ DQa7 and DQPa, $\overline{WEb}$ controls DQbo ~ DQb7 and DQPb, $\overline{WEc}$ controls DQco ~ DQc7 and DQPc, and $\overline{WEd}$ control DQdo ~ DQd7 and DQPd. Read or write cycle may also be initiated with $\overline{ADSC}$ , instead of $\overline{ADSP}$ . The differences between cycles initiated with $\overline{ADSC}$ and $\overline{ADSP}$ as are follows; ADSP must be sampled high when ADSC is sampled low to initiate a cycle with ADSC. WEx are sampled on the same clock edge that sampled ADSC low(and ADSP high). Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state of the LBO pin. When this pin is Low, linear burst sequence is selected. When this pin is High, Interleaved burst sequence is selected. ### **BURST SEQUENCE TABLE** (Interleaved Burst) | LBO PIN | HIGH | Case 1 | | Case 2 | | Case 3 | | Case 4 | | |---------|--------------|------------|----|------------|----------------|------------|----|------------|----| | LBOTIN | IIIGII | <b>A</b> 1 | Ao | <b>A</b> 1 | A <sub>0</sub> | <b>A</b> 1 | Ao | <b>A</b> 1 | Ao | | Fi | rst Address | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | | | $\downarrow$ | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | For | urth Address | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | (Linear Burst) | LBO PIN | LOW | Cas | se 1 | Cas | se 2 | Cas | se 3 | Cas | Case 4 | | |-----------|--------------|------------|------|------------|------|------------|------|------------|----------------|--| | LBO I III | 2011 | <b>A</b> 1 | Ao | <b>A</b> 1 | Ao | <b>A</b> 1 | Ao | <b>A</b> 1 | A <sub>0</sub> | | | Fii | rst Address | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | | | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | | | | $\downarrow$ | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | | Fou | urth Address | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | | Note: 1. LBO pin must be tied to High or Low, and Floating State must not be allowed. #### **ASYNCHRONOUS TRUTH TABLE** | OPERATION | ZZ | OE | I/O Status | |------------|----|----|-------------| | Sleep Mode | Н | Χ | High-Z | | Read | L | L | DQ | | Redu | L | Н | High-Z | | Write | L | Χ | Din, High-Z | | Deselected | L | Х | High-Z | #### Notes - 1. X means "Don't Care". - 2. ZZ pin is pulled down internally - For write cycles that following read cycles, the output buffers must be disabled with OE, otherwise data bus contention will occur. - Sleep Mode means power down state of which stand-by current does not depend on cycle time. - Deselected means power down state of which stand-by current depends on cycle time. #### **TRUTH TABLES** #### **SYNCHRONOUS TRUTH TABLE** | CS <sub>1</sub> | CS <sub>2</sub> | CS <sub>2</sub> | ADSP | ADSC | ADV | WRITE | CLK | ADDRESS ACCESSED | OPERATION | |-----------------|-----------------|-----------------|------|------|-----|-------|----------|------------------|----------------------------| | Н | Х | Χ | Х | L | Х | Х | <b>↑</b> | N/A | Not Selected | | L | L | Χ | L | Χ | Χ | Х | <b>↑</b> | N/A | Not Selected | | L | Х | Н | L | Χ | Χ | Х | <b>↑</b> | N/A | Not Selected | | L | L | Х | Х | L | Х | Х | <b>↑</b> | N/A | Not Selected | | L | Х | Н | Х | L | Х | Х | <b>↑</b> | N/A | Not Selected | | L | Н | L | L | Х | Χ | Х | <b>↑</b> | External Address | Begin Burst Read Cycle | | L | Н | L | Н | L | Х | L | <b>↑</b> | External Address | Begin Burst Write Cycle | | L | Н | L | Н | L | Х | Н | <b>↑</b> | External Address | Begin Burst Read Cycle | | Х | Х | Х | Н | Н | L | Н | <b>↑</b> | Next Address | Continue Burst Read Cycle | | Н | Х | Х | Х | Н | L | Н | <b>↑</b> | Next Address | Continue Burst Read Cycle | | Х | Х | Х | Н | Н | L | L | <b>↑</b> | Next Address | Continue Burst Write Cycle | | Н | Х | Х | Х | Н | L | L | <b>↑</b> | Next Address | Continue Burst Write Cycle | | Х | Х | Х | Н | Н | Н | Н | <b>↑</b> | Current Address | Suspend Burst Read Cycle | | Н | Х | Х | Х | Н | Н | Н | <b>↑</b> | Current Address | Suspend Burst Read Cycle | | Х | Х | Х | Н | Н | Н | L | <b>↑</b> | Current Address | Suspend Burst Write Cycle | | Н | Х | Χ | Х | Н | Н | L | <b>↑</b> | Current Address | Suspend Burst Write Cycle | Notes: 1. X means "Don't Care". 2. The rising edge of clock is symbolized by ↑. 3. WRITE = L means Write operation in WRITE TRUTH TABLE. WRITE = H means Read operation in WRITE TRUTH TABLE. 4. Operation finally depends on status of asynchronous input pins(ZZ and $\overline{\text{OE}}$ ). #### WRITE TRUTH TABLE(x36) | GW | BW | WEa | WEb | WEc | WEd | OPERATION | |----|----|-----|-----|-----|-----|--------------------| | Н | Н | Х | Х | Х | X | READ | | Н | L | Н | Н | Н | Н | READ | | Н | L | L | Н | Н | Н | WRITE BYTE a | | Н | L | Н | L | Н | Н | WRITE BYTE b | | Н | L | Н | Н | L | L | WRITE BYTE c and d | | Н | L | L | L | L | L | WRITE ALL BYTEs | | L | X | X | X | X | X | WRITE ALL BYTEs | Note: 1. X means "Don't Care". 2. All inputs in this table must meet setup and hold time around the rising edge of $\mathsf{CLK}(\uparrow)$ . #### WRITE TRUTH TABLE(x18) | GW | BW | WE <sub>a</sub> | WEb | OPERATION | |----|----|-----------------|-----|-----------------| | Н | Н | X | Х | READ | | Н | L | Н | Н | READ | | Н | L | L | Н | WRITE BYTE a | | Н | L | Н | L | WRITE BYTE b | | Н | L | L | L | WRITE ALL BYTEs | | L | Х | Х | Х | WRITE ALL BYTEs | Note: 1. X means "Don't Care". 2. All inputs in this table must meet setup and hold time around the rising edge of CLK(1). #### **PASS-THROUGH TRUTH TABLE** | PREVIOUS CYCLE | | PRESENT C | | NEXT CYCLE | | | |---------------------------------------------------|-------|--------------------------------------------------------------|-----------------|------------|----|----------------------------------| | OPERATION | WRITE | OPERATION | CS <sub>1</sub> | WRITE | OE | NEXTOTOLE | | Write Cycle, All bytes<br>Address=An-1, Data=Dn-1 | All L | Initiate Read Cycle<br>Address=An<br>Data=Qn-1 for all bytes | L | Н | L | Read Cycle<br>Data=Qn | | Write Cycle, All bytes<br>Address=An-1, Data=Dn-1 | All L | No new cycle<br>Data=Qn-1 for all bytes | Н | Н | L | No carryover from previous cycle | | Write Cycle, All bytes<br>Address=An-1, Data=Dn-1 | All L | No new cycle<br>Data=High-Z | Н | Н | Н | No carryover from previous cycle | | Write Cycle, One byte<br>Address=An-1, Data=Dn-1 | One L | Initiate Read Cycle<br>Address=An<br>Data=Qn-1 for one byte | L | Н | L | Read Cycle<br>Data=Qn | | Write Cycle, One byte<br>Address=An-1, Data=Dn-1 | One L | No new cycle<br>Data=Qn-1 for one byte | Н | Н | L | No carryover from previous cycle | Note: 1. This operation makes written data immediately available at output during a read cycle preceded by a write cycle. #### **ABSOLUTE MAXIMUM RATINGS\*** | PARAMETER | SYMBOL | RATING | UNIT | |----------------------------------------|--------|------------------|------| | Voltage on VDD Supply Relative to Vss | VDD | -0.3 to 4.6 | V | | Voltage on VDDQ Supply Relative to Vss | VDDQ | VDD | V | | Voltage on Input Pin Relative to Vss | Vin | -0.3 to 4.6 | V | | Voltage on I/O Pin Relative to Vss | Vio | -0.3 to VDDQ+0.5 | V | | Power Dissipation | PD | 1.6 | W | | Storage Temperature | Тѕтс | -65 to 150 | °C | | Operating Temperature | Topr | 0 to 70 | °C | | Storage Temperature Range Under Bias | TBIAS | -10 to 85 | °C | <sup>\*</sup>Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **OPERATING CONDITIONS at 3.3V I/O**( $0^{\circ}C \le TA \le 70^{\circ}C$ ) | PARAMETER | SYMBOL | MIN | Тур. | MAX | UNIT | |----------------|--------|-------|------|-------|------| | Supply Voltage | Vdd | 3.135 | 3.3 | 3.465 | V | | | VDDQ | 3.135 | 3.3 | 3.465 | V | | Ground | Vss | 0 | 0 | 0 | V | #### **OPERATING CONDITIONS at 2.5V I/O** $(0^{\circ}C \le TA \le 70^{\circ}C)$ | PARAMETER | SYMBOL | MIN | Тур. | MAX | UNIT | |----------------|--------|-------|------|-------|------| | Supply Voltage | VDD | 3.135 | 3.3 | 3.465 | V | | | VDDQ | 2.375 | 2.5 | 2.9 | V | | Ground | Vss | 0 | 0 | 0 | V | #### CAPACITANCE\*(TA=25°C, f=1MHz) | PARAMETER | SYMBOL | TEST CONDITION | MIN | MAX | UNIT | |--------------------|--------|----------------|-----|-----|------| | Input Capacitance | CIN | VIN=0V | - | 6 | pF | | Output Capacitance | Соит | Vout=0V | - | 8 | pF | \*Note: Sampled not 100% tested. #### DC ELECTRICAL CHARACTERISTICS(VDD=3.3V+0.165V/-0.165V, TA=0°C to +70°C) | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | MAX | UNIT | NOTES | |----------------------------------|--------|---------------------------------------------------------------------------------|-----|-------|-----------|------|-------| | Input Leakage Current(except ZZ) | lıL | VDD =Max ; VIN=Vss to VDD | | -2 | +2 | μΑ | | | Output Leakage Current | lol | Output Disabled, Vout=Vss to VDDQ | | | +2 | μΑ | | | | Icc | Danier Oakstad Incom Oash | | - | 400 | | | | Operating Current | | Device Selected, IouT=0mA,<br>ZZ≤VIL, Cycle Time ≥ tcyc Min | -11 | - | 380 | mA | 1,2 | | | | ZZSVIE, OYGIC TIME Z TOTO WIIII | -10 | - | 350 | | | | | | Device deselected, IOUT=0mA, | -14 | - | 130 | mA | | | | Isb | ZZ≤Vı∟, f=Max, All Inputs≤0.2V or ≥ | -11 | - | 130 | | | | Standby Current | | VDD-0.2V | -10 | - | 120 | | | | | ISB1 | Device deselected, IouT=0mA, ZZ≤0.2V, f =0, All Inputs=fixed (VDD-0.2V or 0.2V) | | | 30 | mA | | | | ISB2 | Device deselected, IouT=0mA, ZZ≥VDD-0.2V, f=Max, All Inputs≤VIL or ≥VIH | | | 30 | mA | | | Output Low Voltage(3.3V I/O) | Vol | IoL=8.0mA | | - | 0.4 | V | | | Output High Voltage(3.3V I/O) | Vон | IOH=-4.0mA | | 2.4 | - | V | | | Output Low Voltage(2.5V I/O) | Vol | IoL=1.0mA | | - | 0.4 | V | | | Output High Voltage(2.5V I/O) | Vон | IOH=-1.0mA | | 2.0 | - | V | | | Input Low Voltage(3.3V I/O) | VIL | | | -0.3* | 0.8 | V | | | Input High Voltage(3.3V I/O) | Vıн | | | 2.0 | VDD+0.5** | V | 3 | | Input Low Voltage(2.5V I/O) | VIL | | | -0.3* | 0.7 | V | | | Input High Voltage(2.5V I/O) | VIH | | | 1.7 | VDD+0.5** | V | 3 | Notes: 1. Reference AC Operating Conditions and Characteristics for input and timing. 2. Data states are all zero. 3. In Case of I/O Pins, the Max. VIH=VDDQ+0.3V #### **TEST CONDITIONS** | PARAMETER | VALUE | |---------------------------------------------------------------|------------| | Input Pulse Level(for 3.3V I/O) | 0 to 3.0V | | Input Pulse Level(for 2.5V I/O) | 0 to 2.5V | | Input Rise and Fall Time(Measured at 20% to 80% for 3.3V I/O) | 1.0V/ns | | Input Rise and Fall Time(Measured at 20% to 80% for 2.5V I/O) | 1.0V/ns | | Input and Output Timing Reference Levels for 3.3V I/O | 1.5V | | Input and Output Timing Reference Levels for 2.5V I/O | VDDQ/2 | | Output Load | See Fig. 1 | \* Including Scope and Jig Capacitance Fig. 1 #### AC TIMING CHARACTERISTICS(VDD=3.3V+0.165V/-0.165V, TA=0°C to +70°C) | PARAMETER | CVMDOL | -14 | | -11 | | -10 | | | |------------------------------------------|--------|-----|-----|-----|-----|-----|-----|-------| | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Cycle Time | tcyc | 7.2 | - | 8.5 | - | 10 | - | ns | | Clock Access Time | tcd | - | 4.0 | - | 4.2 | - | 4.5 | ns | | Output Enable to Data Valid | toe | - | 4.0 | - | 4.2 | - | 4.5 | ns | | Clock High to Output Low-Z | tLZC | 0 | - | 0 | - | 0 | - | ns | | Output Hold from Clock High | toн | 1.5 | - | 1.5 | - | 1.5 | - | ns | | Output Enable Low to Output Low-Z | tlzoe | 0 | - | 0 | - | 0 | - | ns | | Output Enable High to Output High-Z | tHZOE | - | 3.5 | - | 3.5 | - | 4.0 | ns | | Clock High to Output High-Z | tHZC | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 4.0 | ns | | Clock High Pulse Width | tсн | 2.5 | - | 2.5 | - | 3.0 | - | ns | | Clock Low Pulse Width | tcl | 2.5 | - | 2.5 | - | 3.0 | - | ns | | Address Setup to Clock High | tas | 2.0 | - | 2.0 | - | 2.0 | - | ns | | Address Status Setup to Clock High | tss | 2.0 | - | 2.0 | - | 2.0 | - | ns | | Data Setup to Clock High | tDS | 2.0 | - | 2.0 | - | 2.0 | - | ns | | Write Setup to Clock High (GW, BW, WEx) | tws | 2.0 | - | 2.0 | - | 2.0 | - | ns | | Address Advance Setup to Clock High | tadvs | 2.0 | - | 2.0 | - | 2.0 | - | ns | | Chip Select Setup to Clock High | tcss | 2.0 | - | 2.0 | - | 2.0 | - | ns | | Address Hold from Clock High | tah | 0.5 | - | 0.5 | - | 0.5 | - | ns | | Address Status Hold from Clock High | tsH | 0.5 | - | 0.5 | - | 0.5 | - | ns | | Data Hold from Clock High | tDH | 0.5 | - | 0.5 | - | 0.5 | - | ns | | Write Hold from Clock High (GW, BW, WEx) | twн | 0.5 | - | 0.5 | - | 0.5 | - | ns | | Address Advance Hold from Clock High | tadvh | 0.5 | - | 0.5 | - | 0.5 | - | ns | | Chip Select Hold from Clock High | tcsh | 0.5 | - | 0.5 | - | 0.5 | - | ns | | ZZ High to Power Down | tpds | 2 | - | 2 | - | 2 | - | cycle | | ZZ Low to Power Up | tpus | 2 | - | 2 | - | 2 | - | cycle | $\textbf{Notes}: 1. \ \underline{\textbf{All}} \ \textbf{a} \ \textbf{a} \ \textbf{d} \ \textbf{d} \ \textbf{r} \ \textbf{is sampled low and} \ \textbf{a} \ \textbf{d} \ \textbf{o} \ \textbf{d} \ \textbf{d} \ \textbf{o} \textbf{o} \ \textbf{d} \ \textbf{o} \ \textbf{o} \ \textbf{d} \ \textbf{o} \textbf{o}$ CS is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected. 2. <u>Both chip selects</u> must be active whenever ADSC or ADSP is sampled low in order for the this device to remain enabled. 3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state. 4. At any given voltage and temperature, tHzc is less than tLzc #### **APPLICATION INFORMATION** #### **DEPTH EXPANSION** The Samsung 256Kx36 Synchronous Pipelined Burst SRAM has two additional chip selects for simple depth expansion. This permits easy secondary cache upgrades from 256K depth to 512K depth without extra logic. INTERLEAVE READ TIMING (Refer to non-interleave write timing for interleave write timing) ### (ADSP CONTROLLED, ADSC=HIGH) 18 512K depth # APPLICATION INFORMATION DEPTH EXPANSION The Samsung 512Kx18 Synchronous Pipelined Burst SRAM has two additional chip selects for simple depth expansion. This permits easy secondary cache upgrades from 512K depth to 1M depth without extra logic. INTERLEAVE READ TIMING (Refer to non-interleave write timing for interleave write timing) #### **PACKAGE DIMENSIONS**