# 1 PRODUCT OVERVIEW The KS57C0404/C0408 single-chip CMOS microcontroller has been designed for very high-performance using Samsung's newest 4-bit CPU core, SAM47 (Samsung Arrangeable Microcontrollers). The KS57P0408 is the microcontroller which has 8K-bytes one-time-programmable ROM and the functions are same to KS57C0404/C0408. With two 8-bit timer/counters, an 8-bit serial I/O interface, and eight software n-channel open-drain I/O pins, the KS57C0404/C0408 offers an excellent design solution for a wide variety of general-purpose applications. Up to 36 pins of the 42-pin SDIP or 44-pin QFP package can be dedicated to I/O. Seven vectored interrupts provide fast response to internal and external events. In addition, the KS57C0404/C0408's advanced CMOS technology provides for low power consumption and a wide operating voltage range. #### **FEATURES SUMMARY** #### Memory • 512 × 4-bit RAM 4096 × 8-bit ROM: KS57C0404 8192 × 8-bit ROM: KS57C0408 #### **36 I/O Pins** Input only: 4 pins I/O: 24 pins • N-channel open-drain I/O: 8 pins #### Memory-Mapped I/O Structure Data memory bank 15 #### **8-Bit Basic Timer** 4 interval timer functions #### Two 8-Bit Timer/Counters - · Programmable interval timer - External event counter function - Timer/counters clock outputs to TCLO0 and TCLO1 pins #### **Watch Timer** - Time interval generation: 0.5 s, 3.9 ms at 4.19 MHz - 4 frequency outputs to the BUZ pin #### 8-Bit Serial I/O Interface - 8-bit transmit/receive mode - 8-bit receive mode - LSB-first or MSB-first transmission selectable #### **Bit Sequential Carrier** Supports 16-bit serial data transfer in arbitrary format #### Interrupts - 3 external interrupt vectors - 4 internal interrupt vectors - 2 quasi-interrupts #### **Power-Down Modes** Idle: Only CPU clock stops • Stop: System clock stops #### **Oscillation Sources** - Crystal or Ceramic for system clock - Oscillation frequency: 0.4 6.0MHz - CPU clock divider circuit (by 4. 8, or 64) ## **Instruction Execution Times** - 0.95, 1.91, 15.3 μs at 4.19 MHz - 0.67, 1.33, 10.7 μs at 6.0 MHz #### **Operating Temperature** - 40 °C to 85 °C #### **Operating Voltage Range** - 1.8 V to 5.5 V (Main) - 2.0 V to 5.5 V (OTP) # **Package Types** • 42-pin SDIP, 44-pin QFP #### **FUNCTION OVERVIEW** #### SAM47 CPU All KS57-series microcontrollers have the advanced SAM47 CPU core. The SAM47 CPU can directly address up to 32K-byte of program memory. The arithmetic logic unit(ALU) performs 4-bit addition, subtraction, logical, and shift-and-rotate operations in one instruction cycle and most 8-bit arithmetic and logical operation in two cycles. #### **CPU REGISTERS** #### program counter A 12-bit program counter (PC) stores addresses for instruction fetches during program execution. Usually, the PC is incremented by the number of bytes of the fetched instruction. The one instruction fetch that does not increment the PC is the 1-byte REF instruction which references instruction stored in a look-up table in the ROM. Whenever a reset operation or an interrupt occurs, bits PC12 though PC0 are set to the vector address. #### Stack pointer An 8-bit stack pointer (SP) stores addresses for stack operation. The stack area is located in general-purpose data memory bank 0. The SP is 8-bit read/writeable and SP bit 0 must always be logic zero. During an interrupt or a subroutine call, the PC value and the PSW are written to the stack area. When the service routine has completed, the values referenced by the stack pointer are restored. Then, the next instruction is executed. The stack pointer can access the stack despite data memory access enable flag status. Since the reset value of the stack pointer is not defined in firmware, you use program code to initialize the stack pointer to 00H. This sets the first register of the stack area to data memory location 0FFH. ### **PROGRAM MEMORY** In its standard configuration, the 4096 x 8-bit (KS57C0404), 8192 x 8-bit (KS57C0408) ROM is divided into four areas: - 16-byte area for vector addresses - 96-byte instruction reference area - 16-byte general-purpose area (0010 001FH) - 3968-byte area for general-purpose program memory (KS57C0404) - 8064-byte area for general-purpose program memory (KS57C0408) The vector address area is used mostly during reset operation and interrupts. These 16 bytes can alternately be used as general-purpose ROM. The REF instruction references 2x1-byte or 2-byte instruction stored in reference area location 0020H – 007FH. REF can also reference three-byte instruction such as JP or CALL. So that a REF instruction can reference these instruction, however, the JP or CALL must be shortened to a 2-byte format. To do this, JP or CALL is written to the reference area with the format TJP or TCALL instead of the normal instruction name. Unused location in the REF instruction look-up area can be allocated to general-purpose use. 1-3 PRODUCT OVERVIEW #### **DATA MEMORY** #### Overview The 512 x 4bit data memory has five areas: - 32 x 4-bit working register area - 224 x 4-bit general-purpose area in bank 0 which is also used as the stack area - 256 x 4-bit general-purpose area in bank 1 - 128 x 4-bit area in bank 15 for memory-mapped I/O addresses The data memory area is also organized as three memory banks — bank0, bank1, and bank15. You use the select memory bank instruction (SMB) to select one of the banks as working data memory. Data stored in RAM location are 1-, 4-, and 8-bit addressable. After a hardware reset, data memory initialization values must be defined by program code. #### **Data Memory addressing modes** The enable memory bank (EMB) flag controls the addressing mode for data memory banks 0, 1, or 15. When the EMB flag is logic zero, only location 00H–7FH of bank 0 and bank 15 can be accessed. When the EMB flag is set to logic one, all three data memory banks can be accessed based on the current SMB value. #### **Working registers** The RAM's working register area in data memory bank 0 is also divided into four register banks. Each register bank has eight 4-bit registers. Paired 4-bit registers are 8-bit addressable. Register A can be used as a 4-bit accumulator and double register EA as an 8-bit extended accumulator; double registers WX, WL, and HL are used as address pointers for indirect addressing. To limit the possibility of data corruption due to incorrect register addressing, it is advisable to use bank 0 for main programs and banks 1, 2, and 3 for interrupt service routines. #### Bit sequential carrier The bit sequential carrier (BSC) mapped in data memory bank 15 is a 16-bit general register that you can manipulate using 1-, 4-, and 8-bit RAM control instructions. Using the BSC register, addresses and bit location can be specified sequentially using 1-bit indirect addressing instructions. In this way, a program can generate 16-bit data output by moving the bit location sequentially, incrementing or decrementing the value of the L register. You can also use direct addressing to manipulate data in the BSC. #### **CONTROL REGISTERS** #### **Program Status Word** The 8-bit program status word (PSW) controls ALU operation and instruction execution sequencing. It is also used to restore a program's execution environment when an interrupt has been serviced. Program instructions can always address the PSW regardless of the current value of data memory access enable flags. Before an interrupt is processed, the PSW is pushed onto the stack in data memory bank 0. When the routine is completed, PSW values are restored. | IS1 | IS0 | EMB | ERB | |-----|-----|-----|-----| | С | SC2 | SC1 | SC0 | Interrupt status flags (IS1, IS0), the enable memory bank and enable register bank flags (EMB, ERB), and the carry flag ( C ) are 1- and 4-bit read/write or 8-bit read-only addressable. Skip condition flags (SC0–SC2) can be addressed using 8-bit read instructions only. #### Select Bank (SB) Register Two 4-bit location called the SB register store address values used to access specific memory and register banks: the select memory bank register, SMB, and the select register bank register, SRB. 'SMB n' instructions select a data memory bank (0, 1, or 15) and store the upper four bits of the 12-bit data memory address in the SMB register. The 'SMB n' instruction is used to select register bank 0, 1, 2, or 3, and to store the address data in the SRB. The instructions 'PUSH SB' and 'POP SB' move SMB and SRB values to and from the stack for interrupts and subroutines. #### **CLOCK CIRCUITS** System oscillation circuit generates the internal clock signals for the CPU and peripheral hardwares. The system clock can use a crystal, ceramic, or RC oscillation source, or an externally-generated clock signal. To drive KS57C0404/C0408 using an external clock source, the external clock signal should be input to $X_{in}$ , and its inverted signal to $X_{out}$ . A 4-bit power control register is used to enable or disable oscillation, and to select the CPU clock. The internal system clock signal (fx) can be divided internally to produce three CPU clock frequencies — fx/4, fx/8, or fx/64. #### **INTERRUPTS** Interrupt requests can be generated internally by on-chip processes (INTB, INTT0, INTT1, and INTS) or externally by peripheral devices (INT0, INT1, and INT4). There are two quasi-interrupts: INT2 and INTW. INT2/KS0–KS7 detects rising/falling edges of incoming signals and INTW detects time intervals of 0.5 seconds of 3.91 milliseconds at 4.19MHz. The following components support interrupt processing: - Interrupt enable flags - Interrupt request flags - Interrupt priority registers - Power-down termination circuit #### **POWER-DOWN** To reduce power consumption, there are two power-down modes: idle and stop. The IDLE instruction initiates idle mode and the STOP instruction initiates stop mode. In idle mode, only the CPU clock stops while peripherals and the oscillation source continue to operate normally. Stop mode effects only the system clock. In stop mode system clock oscillation stops completely, halting all operations except for a few basic peripheral functions. RESET or an interrupt (with the exception of INTO) can be used to terminate either idle or stop mode. #### RESET When a RESET signal occurs during normal operation or during power-down mode, the CPU enters idle mode when the reset operation is initiated. When the standard oscillation stabilization interval (31.3 ms at 4.19 MHz) has elapsed, normal CPU operation resumes. #### I/O PORTS The KS57C0404/C0408 has 9 I/O ports. Pin addresses for all I/O ports are mapped to locations FF0H–FFCH in bank 15 of the RAM. There are 4 input pins, 24 configurable I/O pins, and 8 software n-channel open-drain I/O pins, for a total of 36 I/O pins. The contents of I/O port pin latches can be read, writen, or tested at the corresponding address using bit manipulation instructions. #### **TIMERS AND TIMER/COUNTERS** The timer function has four main components: an 8-bit basic interval timer, two 8-bit timer/counters, and a watch timer. The 8-bit basic timer generates interrupt requests at precise intervals, based on the selected CPU clock frequency. The programmable 8-bit timer/counters are used for external event counting, generation of arbitrary clock frequencies for output, and dividing external clock signals. The 8-bit timer/counter 0 generates a clock signal (SCK) for the serial I/O interface. The watch timer has an 8-bit watch timer mode register, a clock selector, and a frequency divider circuit. Its functions include real-time and watch-time measurement, and frequency outputs for buzzer sound. #### **SERIAL I/O INTERFACE** The serial I/O interface supports the transmission or reception of 8-bit serial data with an external device. The serial interface has the following functional components: - 8-bit mode register - Clock selector circuit - 8-bit buffer register - 3-bit serial clock counter The serial I/O circuit can be set either to transmit-and-receive or to receive-only mode. MSB-first or LSB-first transmission is also selectable. The serial interface operates with an internal or an external clock source, or using the clock signal generated by the 8-bit timer/counter 0. To modify transmission frequency, the appropriate bits in the serial I/O mode register (SMOD) must be manipulated. #### **BLOCK DIAGRAM** Figure 1-1. KS57C0404/C0408/P0408 Block Diagram #### **PIN ASSIGNMENTS** Figure 1-2. KS57C0404/C0408 Pin Assignment Diagrams # **PIN DESCRIPTI/ONS** Table 1-1. KS57C0404/C0408/P0408 Pin Description | Pin Name | Pin Type | Description | Number | Share Pin | |------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------| | P0.0<br>P0.1<br>P0.2<br>P0.3 | I/O | <ul> <li>4-bit I/O port.</li> <li>1-bit or 4-bit read/write and test is possible.</li> <li>Individual pins are software configurable as input or output.</li> <li>4-bit pull-up resistors are software assignable; pull-up resistors are automatically disabled for output pins.</li> </ul> | 12 (28)<br>11 (27)<br>10 (26)<br>9 (25) | SCK<br>SO<br>SI<br>BTCO | | P1.0<br>P1.1<br>P1.2<br>P1.3 | I | <ul><li>4-bit input port.</li><li>1-bit and 4-bit read and test is possible.</li><li>3-bit pull-up resistors are assignable by software to pins P1.0, P1.1, and P1.2.</li></ul> | 4 (20)<br>3 (19)<br>2 (18)<br>1 (17) | INT0<br>INT1<br>INT2<br>INT4 | | P2.0<br>P2.1<br>P2.2<br>P2.3 | I/O | Same as port 0. | 8 (24)<br>7 (23)<br>6 (22)<br>5 (21) | TCLO0<br>TCLO1<br>CLO<br>BUZ | | P3.0<br>P3.1<br>P3.2<br>P3.3 | I/O | Same as port 0. | 20 (38)<br>19 (37)<br>18 (36)<br>17 (35) | TCL0<br>TCL1 | | P4.0-P4.3<br>P5.0-P5.3 | I/O | 4-bit I/O ports. N-channel open-drain output up to 9 volts. 1-bit and 4-bit read/write and test is possible. Ports 4 and 5 can be paired to support 8-bit data transfer. 8-bit unit pull-up resistors are assignable by mask option. | 26–23<br>(44–41)<br>30–27<br>(4–1) | - | | P6.0–P6.3<br>P7.0–P7.3 | I/O | 4-bit I/O ports. 1-bit or 4-bit read/write and test is possible. Port 6 pins are individually software configurable as input or output. 4-bit pull-up resistors are software assignable; pull-up resistors are automatically disabled for output pins (port 6 only). Ports 6 and 7 can be paired to enable 8-bit data transfer. | 37–34<br>(11–8)<br>41–38<br>(15–12) | KS0-KS3<br>KS4-KS7 | | P8.0-P8.3 | I/O | <ul> <li>4-bit I/O ports.</li> <li>1-bit and 4-bit read/write and test is possible.</li> <li>Pins are individually software configurable as input or output.</li> <li>4-bit pull-down resistors are software assignable; pull-down resistors are automatically disabled for output pins.</li> </ul> | 16–13<br>(32–29) | - | NOTE: Parentheses indicate pin number for 44 QFP package. Table 1-1. KS57C0404/C0408 Pin Descriptions (Continued) | Pin Name | Pin Type | Description | Number | Share<br>Pin | |------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------| | SCK | I/O | Serial I/O interface clock signal | 12 (28) | P0.0 | | SO | I/O | Serial data output | 11 (27) | P0.1 | | SI | I/O | Serial data input | 10 (26) | P0.2 | | ВТСО | I/O | Basic timer clock output (2 Hz, 16 Hz, 64 Hz, or 256 Hz at 4.19 MHz) | 9 (25) | P0.3 | | INTO, INT1 | I | External interrupts. The triggering edge for INT0 and INT1 is selectable. INT0 is synchronized to system clock. | 4, 3<br>(20, 19) | P1.0, P1.1 | | INT2 | I | Quasi-interrupt with detection of rising edges | 2 (18) | P1.2 | | INT4 | I | External interrupt with detection of rising and falling edges. | 1 (17) | P1.3 | | TCLO0 | I/O | Timer/counter 0 clock output | 8 (24) | P2.0 | | TCLO1 | I/O | Timer/counter 1 clock output | 7 (23) | P2.1 | | CLO | I/O | Clock output | 6 (22) | P2.2 | | BUZ | I/O | 2 kHz, 4 kHz, 8 kHz, or 16 kHz frequency output at 4.19 MHz for buzzer sound | 5 (21) | P2.3 | | TCL0 | I/O | External clock input for timer/counter 0 | 20 (38) | P3.0 | | TCL1 | I/O | External clock input for timer/counter 1 | 19 (37) | P3.1 | | KS0-KS3<br>KS4-KS7 | I/O | Quasi-interrupt inputs with falling edge detection | 37–34<br>(11–8)<br>41–38<br>(15–12) | P6.0–P6.3<br>P7.0–P7.3 | | $V_{DD}$ | _ | Power supply | 21 (39) | _ | | V <sub>SS</sub> | _ | Ground | 42 (16) | _ | | RESET | 1 | Reset signal | 31 (5) | _ | | X <sub>in</sub> , X <sub>out</sub> | _ | Crystal, ceramic, or RC oscillator signal for system clock (For external clock input, use X <sub>in</sub> and input X <sub>in</sub> 's reverse phase to X <sub>out</sub> ) | 33, 32<br>(7, 6) | _ | | TEST | _ | Test signal input (must be connected to V <sub>SS</sub> ) | 22 (40) | _ | | NC | | No connection (must be connected to V <sub>SS</sub> ) | (33, 34) | | NOTE: Parentheses indicate pin number for 44 QFP package. Table 1-2. Overview of KS57C0404/C0408 Pin Data | Pin Names | Share Pins | I/O Type | Reset Value | Circuit Type | |------------------------------------|---------------------------|----------|-------------|--------------| | P0.0-P0.3 | SCK, SO, SI, BTCO | I/O | Input | D-1 | | P1.0-P1.2 | INT0, INT1, INT2 | I | Input | A-3 | | P1.3 | INT4 | I | Input | B-4 | | P2.0-P2.3 | TCLO0, TCLO1, CLO,<br>BUZ | I/O | Input | D | | P3.0-P3.1 | TCL0, TCL1 | I/O | Input | D-1 | | P3.2-P3.3 | _ | I/O | Input | D | | P4.0–P4.3<br>P5.0–P5.3 | - | I/O | (NOTE) | E-2 | | P6.0–P6.3<br>P7.0–P7.3 | KS0–KS3<br>KS4–KS7 | I/O | Input | D-1 | | P8.0-P8.3 | _ | I/O | Input | D-2 | | X <sub>in</sub> , X <sub>out</sub> | _ | - | _ | _ | | RESET | _ | I | _ | В | | TEST | _ | I | _ | _ | | NC | _ | | _ | _ | | V <sub>DD</sub> , V <sub>SS</sub> | _ | | _ | _ | **NOTE**: When pull-up resistors are provided, port 4 and port 5 pins are reset to high level; with no pull-ups, they are reset to high impedance. ## **PIN CIRCUIT DIAGRAMS** Figure 1-3. Pin Circuit Type A Figure 1-5. Pin Circuit Type B Figure 1-4. Pin Circuit Type A-3 Figure 1-6. Pin Circuit Type B-4 Figure 1-7. Pin Circuit Type C Figure 1-9. Pin Circuit Type D-1 Figure 1-8. Pin Circuit Type D Figure 1–10. Pin Circuit Type D–2 Figure 1–11. Pin Circuit Type E-2 # 2 ADDRESS SPACES # **PROGRAM MEMORY (ROM)** #### **OVERVIEW** ROM maps for KS57C0404/C0408 devices are mask programmable at the factory. In its standard configuration, the device's $4096 \times 8$ -bit (KS57C0404) or $8192 \times 8$ -bit (KS57C0408) program memory has four areas that are directly addressable by the program counter ( PC): - 16-byte area for vector addresses - 16-byte general-purpose area - 96-byte instruction reference area - 3968-byte general-purpose area: KS57C0404 - 8064-byte general-purpose area: KS57C0408 #### **General-Purpose Program Memory** Two program memory areas are allocated for general-purpose use: One area is 16 bytes and the other is 3968 (KS57C0404) or 8064 (KS57C0408) bytes. #### **Vector Addresses** A 16-byte vector address area is used to store the vector addresses required to execute system resets and interrupts. Start addresses for interrupt service routines are stored in this area, along with the values of the enable memory bank (EMB) and enable register bank (ERB) flags that are used to initialize the corresponding service routines. The 16-byte area can be used alternately as general-purpose ROM. #### **REF Instructions** Locations 0020H–007FH are used as a reference area (look-up table) for 1-byte REF instructions. The REF instruction reduces the byte size of instruction operands. REF can reference one 2-byte instruction, two 1-byte instructions, and three-byte instructions which are stored in the look-up table. Unused look-up table addresses can be used as general-purpose ROM. Table 2-1. Program Memory Address Ranges | ROM Area Function | Address Ranges | Area Size (in Bytes) | |------------------------------------|----------------------------|--------------------------------------| | Vector address area | 0000H-000FH | 16 | | General-purpose program memory | 0010H-001FH | 16 | | REF instruction look-up table area | 0020H-007FH | 96 | | General-purpose program memory | 0080H–0FFFH<br>0080H–1FFFH | 3968 (KS57C0404)<br>8064 (KS57C0408) | #### **GENERAL-PURPOSE MEMORY AREAS** The 16-byte area at ROM locations 0010H–001FH and 8064-byte area at ROM locations 0080H–1FFFH are used as general-purpose program memory. Unused locations in the vector address area and REF instruction look-up table areas can be used as general-purpose program memory. However, care must be taken not to overwrite live data when writing programs that use special-purpose areas of the ROM. #### **VECTOR ADDRESS AREA** The 16-byte vector address area of the ROM is used to store the vector addresses for executing system resets and interrupts. The starting addresses of interrupt service routines are stored in this area, along with the enable memory bank (EMB) and enable register bank (ERB) flag values that are needed to initialize the service routines. 16-byte vector addresses are organized as follows: | EMB | ERB | 0 | PC12 | PC11 | PC10 | PC9 | PC8 | |-----|-----|-----|------|------|------|-----|-----| | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | NOTE: PC12 is only for KS57C0408. In KS57C0404, the value of PC12 is always "0". To set up the vector address area for specific programs, use the instruction VENTn. The programming tip on the next page explains how to do this. Figure 2-1. ROM Address Structure Figure 2–2. Vector Address Map # PROGRAMMING TIP — Defining Vectored Interrupts The following examples show you several ways you can define the vectored interrupt and instruction reference areas in program memory: 1. When all vector interrupts are used: ``` ORG 0000H VENT0 1,0,RESET ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address VENT1 0,0,INTB ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT0 address VENT2 0,0,INT0 VENT3 0.0.INT1 ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address 0,0,INTS ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address VENT4 ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT0 address VENT5 0.0.INTT0 ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT1 address VENT6 0,0,INTT1 ``` 2. When a specific vectored interrupt such as INT0, and INTT0 is not used, the unused vector interrupt locations must be skipped with the assembly instruction ORG so that jumps will address the correct locations: ``` ORG 0000H VENT0 1,0,RESET ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address VENT1 ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address 0,0,INTB ORG 0006H ; INT0 interrupt not used VENT3 0,0,INT1 ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address VENT4 0,0,INTS ORG 00C0H ; INTT0 interrupt not used VENT6 0,0,INTT1 ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT1 address ORG 0010H ; INTT0 interrupt not used ``` 3. If an INT0 interrupt is not used and if its corresponding vector interrupt area is not fully utilized, or if it is not written by a ORG instruction as in Example 2, a CPU malfunction will occur: ``` ORG 0000H VENT0 1,0,RESET ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address VENT1 0,0,INTB ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT0 address 0,0,INT1 VENT3 VENT4 0,0,INTS : EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address : EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address VENT5 0,0,INTT0 ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT0 address VENT6 0,0,INTT1 ORG 0010H General-purpose ROM area ``` In this example, when an INTS interrupt is generated, the corresponding vector area is not VENT4 INTS, but VENT5 INTT0. This causes an INTS interrupt to jump incorrectly to the INTT0 address and causes a CPU malfunction to occur. #### **INSTRUCTION REFERENCE AREA** Using 1-byte REF instructions, you can easily reference instructions with larger byte sizes that are stored in addresses 0020H–007FH of program memory. This 96-byte area is called the REF instruction reference area, or look-up table. Locations in the REF look-up table may contain two one-byte instructions, a single two-byte instruction, or three-byte instructions such as a JP or CALL. The starting address of the instruction you are referencing must always be an even number. To reference a JP or CALL instruction, it must be written to the reference area in a two-byte format: for JP, this format is TJP; for CALL, it is TCALL. In summary, there are three ways to the REF instruction: By the REF instructions to execute instructions larger than one byte, you can improve program size considerably. In summary, there are three ways you can use the REF instruction: - Using the 1-byte REF instruction to execute one 2-byte or two 1-byte instructions, - Branching to any location by referencing a branch instruction stored in the look-up table, - Calling subroutines at any location by referencing a call instruction stored in the look-up table. # PROGRAMMING TIP — Using the REF Look-Up Table Here is one example of how to use the REF instruction look-up table: | | ORG | 0020H | | | |----------------------------------|------------------------------------|---------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------| | JMAIN<br>KEYCK<br>WATCH<br>INCHL | TJP<br>BTSF<br>TCALL<br>LD<br>INCS | MAIN<br>KEYFG<br>CLOCK<br>@HL,A<br>HL | ; | 0, MAIN 1, KEYFG CHECK 2, CALL CLOCK 3, (HL) ← A | | ABC | LD<br>ORG | EA,#00H<br>0080 | ; | 47, EA ← #00H | | ,<br>MAIN | NOP<br>NOP<br>• | | | | | | REF<br>REF<br>REF<br>REF | KEYCK<br>JMAIN<br>WATCH<br>INCHL | ; | BTSF KEYFG (1-byte instruction) KEYFG = 1, jump to MAIN (1-byte instruction) KEYFG = 0, CALL CLOCK (1-byte instruction) LD @HL,A INCS HL | | | REF • • | ABC | ; | LD EA,#00H (1-byte instruction) | ## **DATA MEMORY (RAM)** #### **OVERVIEW** In its standard configuration, the $512 \times 4$ -bit data memory has four areas: - 32 × 4-bit working register area - 224 × 4-bit general-purpose area (also used as stack area) - 256 × 4-bit general-purpose area - 128 × 4-bit area for memory-mapped I/O addresses To make it easier to reference, the data memory area has three memory banks — bank 0, bank 1, and bank 15. The select memory bank instruction (SMB) is used to select the bank you want to select as working data memory. Data stored in RAM locations are 1-, 4-, and 8-bit addressable. Initialization values for the data memory area are not defined by hardware and must therefore be initialized by program software following RESET. However, when RESET signal is generated in power-down mode, the data memory contents are held. Figure 2-3. Data Memory (RAM) Map ### Memory Banks 0, 1, and 15 | Bank 0 | (000H-0FFH) | The lowest 32 nibbles of bank 0 (000H–01FH) are used as working registers; the next 224 nibbles (020H–0FFH) can be used both as stack area and as general-purpose data memory. Use the stack area for implementing subroutine calls and returns, and for interrupt processing. | |---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bank 1 | (100H-1FFH) | The 256 nibbles of bank 1 (100H–1FFH) are for general-purpose use. | | Bank 15 | (F80H–FFFH) | The microcontroller uses bank 15 for memory-mapped peripheral I/O. Fixed RAM locations for each peripheral hardware address are mapped into this area. | ## **Data Memory Addressing Modes** The enable memory bank (EMB) flag controls the addressing mode for data memory banks 0, 1, or 15. When the EMB flag is logic zero, the addressable area is restricted to specific locations, depending on whether direct or indirect addressing is used. With direct addressing, you can access locations 000H–07FH of bank 0 and bank 15 (F80H–FFFH). With indirect addressing, only bank 0 (000H–0FFH) can be accessed. When the EMB flag is set to logic one, all three data memory banks can be accessed according to the current SMB value. For 8-bit addressing, two 4-bit registers are addressed as a register pair. Also, when using 8-bit instructions to address RAM locations, remember to use the even-numbered register address as the instruction operand. #### **Working Registers** The RAM working register area in data memory bank 0 is further divided into four *register* banks (bank 0, 1, 2, and 3). Each register bank has eight 4-bit registers and paired 4-bit registers are 8-bit addressable. Register A is used as a 4-bit accumulator and register pair EA as an 8-bit extended accumulator. The carry flag bit can also be used as a 1-bit accumulator. Register pairs WX, WL, and HL are used as address pointers for indirect addressing. To limit the possibility of data corruption due to incorrect register addressing, it is advisable to use register bank 0 for the main program and banks 1, 2, and 3 for interrupt service routines. Table 2-2. Data Memory Organization and Addressing | Addresses | Register Areas | Bank | EMB Value | SMB Value | |-----------|-------------------------------------|------|-----------|-----------| | 000H-01FH | Working registers | 0 | 0, 1 | 0 | | 020H-0FFH | Stack and general-purpose registers | | | | | 100H–1FFH | General-purpose registers | 1 | 1 | 1 | | F80H–FFFH | I/O-mapped hardware registers | 15 | 0, 1 | 15 | # PROGRAMMING TIP — Clearing Data Memory Banks 0 and 1 Clear bank 0 of the data memory area: | RAMCLR<br>RMCL1 | SMB<br>LD<br>LD<br>LD<br>INCS<br>JR | 1<br>HL,#00H<br>A,#0H<br>@HL,A<br>HL<br>RMCL1 | ; | RAM (100H–1FFH) clear | |-----------------|-------------------------------------|-----------------------------------------------|---|-----------------------| | ;<br>RMCL0 | SMB<br>LD<br>LD<br>INCS<br>JR | 0<br>HL,#10H<br>@HL,A<br>HL<br>RMCL0 | ; | RAM (010H-0FFH) clear | #### **WORKING REGISTERS** Working registers, mapped to RAM address 000H-01FH in data memory bank 0, are used to temporarily store intermediate results during program execution, as well as pointer values used for indirect addressing. Unused registers may be used as general-purpose memory. Working register data can be manipulated as 1-bit units, 4-bit units or, using paired registers, as 8-bit units. Figure 2-4. Working Register Map ## **Working Register Banks** For addressing purposes, the working register area is divided into four register banks — bank 0, bank 1, bank 2, and bank 3. Any one of these banks can be selected as the working register bank by the register bank selection instruction (SRB n) and by setting the status of the register bank enable flag (ERB). Generally, working register bank 0 is used for the main program, and banks 1, 2, and 3 for interrupt service routines. Following this convention helps to prevent possible data corruption during program execution due to contention in register bank addressing. | ERB Setting | | SRB S | Selected Register Bank | | | |-------------|---|-------|------------------------|---|----------------------| | | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | х | Х | Always set to bank 0 | | | | | 0 | 0 | Bank 0 | | 1 | 0 | 0 | 0 | 1 | Bank 1 | | | | | 1 | 0 | Bank 2 | | | | | 1 | 1 | Bank 3 | Table 2-3. Working Register Organization and Addressing NOTE: 'x' means don't care. #### **Paired Working Registers** Each of the register banks is subdivided into eight 4-bit registers. These registers, named Y, Z, W, X, H, L, E and A, can either be manipulated individually using 4-bit instructions, or together as register pairs for 8-bit data manipulation. The names of the 8-bit register pairs in each register bank are EA, HL, WX, YZ and WL. Registers A, L, X and Z always become the lower nibble when registers are addressed as 8-bit pairs. This makes a total of eight 4-bit registers or four 8-bit double registers in each of the four working register banks. Figure 2–5. Register Pair Configuration #### **Special-Purpose Working Registers** Register A is used as a 4-bit accumulator and double register EA as an 8-bit accumulator. The carry flag can also be used as a 1-bit accumulator. 8-bit double registers WX, WL and HL are used as data pointers for indirect addressing. When the HL register serves as a data pointer, the instructions LDI, LDD, XCHI, and XCHD can make very efficient use of working registers as program loop counters by letting you transfer a value to the L register and increment or decrement it using a single instruction. Figure 2-6. 1-Bit, 4-Bit, and 8-Bit Accumulator #### **Recommendation for Multiple Interrupt Processing** If more than four interrupts are being processed at one time, you can avoid possible loss of working register data by using the PUSH RR instruction to save register contents to the stack before the service routines are executed in the same register bank. When the routines have executed successfully, you can restore the register contents from the stack to working memory using the POP instruction. # PROGRAMMING TIP — Selecting the Working Register Area The following examples show the correct programming method for selecting working register area: 1. When ERB = "0": | VENT2 | 1,0,INT0 | | ; | $EMB \leftarrow 1, ERB \leftarrow 0, Jump \;to\; INT0\; address$ | |--------|----------------------------------------------------------------------------|----------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | , INTO | PUSH<br>SRB<br>PUSH<br>PUSH<br>PUSH<br>SMB<br>LD<br>LD<br>LD<br>INCS<br>LD | SB 2 HL WX YZ EA 0 EA,#00H 80H,EA HL,#40H HL WX,EA YZ,EA | , | PUSH current SMB, SRB Instruction does not execute because ERB = "0" PUSH HL register contents to stack PUSH WX register contents to stack PUSH YZ register contents to stack PUSH EA register contents to stack | | | POP<br>POP<br>POP<br>POP<br>POP<br>IRET | YZ<br>WX<br>HL<br>SB | ; | POP EA register contents from stack<br>POP YZ register contents from stack<br>POP WX register contents from stack<br>POP HL register contents from stack<br>POP current SMB, SRB | The POP instructions execute alternately with the PUSH instructions. If an SMB n instruction is used in an interrupt service routine, a PUSH and POP SB instruction must be used to store and restore the current SMB and SRB values, as shown in Example 2 below. ``` 2. When ERB = "1": ``` ``` VENT2 1,1,INT0 ; EMB \leftarrow 1, ERB \leftarrow 1, Jump to INT0 address INTO PUSH SB Store current SMB, SRB Select register bank 2 because of ERB = "1" SRB 2 SMB 0 EA,#00H LD LD 80H,EA LD HL,#40H INCS HL WX,EA LD LD YZ,EA POP SB ; Restore SMB, SRB IRET ``` #### STACK OPERATIONS ## **STACK POINTER (SP)** The stack pointer (SP) is an 8-bit register that stores the address used to access the stack, an area of data memory set aside for temporary storage of data and addresses. The SP is mapped to RAM addresses F80H–F81H, and can be read or written by 8-bit control instructions. When addressing the SP, bit 0 must always remain cleared to logic zero. | F80H | SP3 | SP2 | SP1 | "0" | |------|-----|-----|-----|-----| | F81H | SP7 | SP6 | SP5 | SP4 | There are two basic stack operations: writing to the top of the stack (push), and reading from the top of the stack (pop). A push decrements the SP and a pop increments it so that the SP always points to the top address of the last data to be written to the stack. The program counter contents and program status word are stored in the stack area prior to the execution of a CALL or a PUSH instruction, or during interrupt service routines. Stack operation is a LIFO (Last In-First Out) type. The stack area is located in general-purpose data memory bank 0. During an interrupt or a subroutine, the PC value and the PSW are saved to the stack area. When the routine has completed, the stack pointer is referenced to restore the PC and PSW, and the next instruction is executed. The SP can address stack registers in bank 0 (addresses 000H-0FFH) regardless of the current value of the enable memory bank (EMB) flag and the select memory bank (SMB) flag. Although general-purpose register areas can be used for stack operations, be careful to avoid data loss due to simultaneous use of the same register(s). Since the reset value of the stack pointer is not defined in firmware, we recommend that you initialize the stack pointer by program code to location 00H. This sets the first register of the stack area to 0FFH. ## **NOTE** A subroutine call occupies six nibbles in the stack; an interrupt requires six. When subroutine nesting or interrupt routines are used continuously, the stack area should be set in accordance with the maximum number of subroutine levels. To do this, estimate the number of nibbles that will be used for the subroutines or interrupts and set the stack area correspondingly. # PROGRAMMING TIP — Initializing the Stack Pointer To initialize the stack pointer (SP): 1. When EMB = "1": SMB 15 ; Select memory bank 15 LD EA,#00H ; Bit 0 of accumulator A is always cleared to "0" LD SP,EA ; Stack area initial address (0FFH) $\leftarrow$ (SP) - 1 2. When EMB = "0": LD EA,#00H LD SP,EA ; Memory addressing area (00H–7FH, F80H–FFFH) #### **PUSH OPERATIONS** Three kinds of push operations reference the stack pointer (SP) to write data from the source register to the stack: PUSH instructions, CALL instructions, and interrupts. In each case, the SP is *decremented* by a number determined by the type of push operation and then points to the next available stack location. #### **PUSH Instructions** A PUSH instruction references the SP to write two 4-bit data nibbles to the stack. Two 4-bit stack addresses are referenced by the stack pointer: one for the upper register value and another for the lower register. After the PUSH has executed, the SP is decremented *by two* and points to the next available stack location. #### **CALL Instructions** When a subroutine call is issued, the CALL instruction references the SP to write the PC's contents to six 4-bit stack locations. Current values for the enable memory bank (EMB) flag and the enable register bank (ERB) flag are also pushed to the stack. Since six 4-bit stack locations are used per CALL, you may nest subroutine calls up to the number of levels permitted in the stack. ## **Interrupt Routines** An interrupt routine references the SP to push the contents of the PC and the program status word (PSW) to the stack. Six 4-bit stack locations are used to store this data. After the interrupt has executed, the SP is decremented *by six* and points to the next available stack location. During an interrupt sequence, subroutines may be nested up to the number of levels which are permitted in the stack area. Figure 2-7. Push-Type Stack Operations #### **POP OPERATIONS** For each push operation there is a corresponding pop operation to write data from the stack back to the source register or registers: for the PUSH instruction it is the POP instruction; for CALL, the instruction RET or SRET; for interrupts, the instruction IRET. When a pop operation occurs, the SP is *incremented* by a number determined by the type of operation and points to the next free stack location. #### **POP Instructions** A POP instruction references the SP to write data stored in two 4-bit stack locations back to the register pairs and SB register. The value of the lower 4-bit register is popped first, followed by the value of the upper 4-bit register. After the POP has executed, the SP is incremented by two and points to the next free stack location. #### **RET and SRET Instructions** The end of a subroutine call is signaled by the return instruction, RET or SRET. The RET or SRET uses the SP to reference the six 4-bit stack locations used for the CALL and to write this data back to the PC, the EMB, and the ERB. After the RET or SRET has executed, the SP is incremented *by six* and points to the next free stack location. #### **IRET Instructions** The end of an interrupt sequence is signaled by the instruction IRET. IRET references the SP to locate the six 4-bit stack addresses used for the interrupt and to write this data back to the PC and the PSW. After the IRET has executed, the SP is incremented *by six* and points to the next free stack location. Figure 2–8. Pop-Type Stack Operations # **BIT SEQUENTIAL CARRIER (BSC)** The bit sequential carrier (BSC) is a 16-bit general register that can be manipulated using 1-, 4-, and 8-bit RAM control instructions. RESET clears all BSC bit values to logic zero. Using the BSC, you can specify sequential addresses and bit locations using 1-bit indirect addressing (memb.@L). (Bit addressing is independent of the current EMB value.) In this way, programs can process 16-bit data by moving the bit location sequentially and then incrementing or decrementing the value of the L register. BSC data can also be manipulated using direct addressing. For 8-bit manipulations, the 4-bit register names BSC0 and BSC2 must be specified and the upper and lower 8 bits manipulated separately. If the values of the L register are 0H at BSC0.@L, the address and bit location assignment is FC0H.0. If the L register content is FH at BSC0.@L, the address and bit location assignment is FC3H.3. | | | | _ | | | |------|---------|--------|--------|--------|--------| | Name | Address | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | BSC0 | FC0H | BSC0.3 | BSC0.2 | BSC0.1 | BSC0.0 | | BSC1 | FC1H | BSC1.3 | BSC1.2 | BSC1.1 | BSC1.0 | | BSC2 | FC2H | BSC2.3 | BSC2.2 | BSC2.1 | BSC2.0 | | BSC3 | FC3H | BSC3.3 | BSC3.2 | BSC3.1 | BSC3.0 | Table 2–4. BSC Register Organization # PROGRAMMING TIP — Using the BSC Register to Output 16-Bit Data To use the bit sequential carrier (BSC) register to output 16-bit data (5937H) to the P3.0 pin: | | BITS | EMB | | |-----|------|-----------|--------------------------------------------| | | SMB | 15 | | | | LD | EA,#37H | • | | | LD | BSC0,EA | ; BSC0 $\leftarrow$ A, BSC1 $\leftarrow$ E | | | LD | EA,#59H | , | | | LD | BSC2,EA | ; BSC2 $\leftarrow$ A, BSC3 $\leftarrow$ E | | | SMB | 0 | | | | LD | L,#0H | • | | AGN | LDB | C,BSC0.@L | • | | | LDB | P3.0,C | ; P3.0 ← C | | | INCS | L | | | | JR | AGN | | | | RET | | | # PROGRAM COUNTER (PC) A 13-bit program counter (PC) stores addresses for instruction fetches during program execution. Whenever a reset operation or an interrupt occurs, bits PC12 through PC0 are set to the vector address. Usually, the PC is incremented by the number of bytes of the instruction being fetched. One exception is the 1-byte REF instruction which is used to reference instructions stored in the ROM. ## **PROGRAM STATUS WORD (PSW)** The program status word (PSW) is an 8-bit word, mapped to RAM locations FB0H–FB1H, that defines system status and program execution status and which permits an interrupted process to resume operation after an interrupt request has been serviced. PSW values are mapped as follows: | FB0H | IS1 | IS0 | EMB | ERB | |------|-----|-----|-----|-----| | FB1H | С | SC2 | SC1 | SC0 | The PSW can be manipulated by 1-bit or 4-bit read/write and by 8-bit read instructions, depending on the specific bit or bits being addressed. The PSW can be addressed during program execution regardless of the current value of the enable memory bank (EMB) flag. Part or all of the PSW is saved to stack prior to execution of a subroutine call or hardware interrupt. After the interrupt has been processed, the PSW values are popped from the stack back to the PSW address. When a RESET is generated, the EMB and ERB values are set according to the RESET vector address, and the carry flag is left undefined (or the current value is retained). PSW bits IS0, IS1, SC0, SC1, and SC2 are all cleared to logic zero. Table 2-5. Program Status Word Bit Descriptions | PSW Bit Identifier | Description | Bit Addressing | Read/Write | |--------------------|---------------------------|----------------|------------| | IS1, IS0 | Interrupt status flags | 1, 4 | R/W | | EMB | Enable memory bank flag | 1 | R/W | | ERB | Enable register bank flag | 1 | R/W | | С | Carry flag | 1 | R/W | | SC2, SC1, SC0 | Program skip flags | 8 | R | #### **INTERRUPT STATUS FLAGS (ISO, IS1)** PSW bits IS0 and IS1 contain the current interrupt execution status values. They are mapped to RAM bit locations FB0H.2 and FB0H.3, respectively. You can manipulate IS0 and IS1 flags directly using 1-bit RAM control instructions By manipulating interrupt status flags in conjunction with the interrupt priority register (IPR), you can process multiple interrupts by anticipating the next interrupt in an execution sequence. The interrupt priority control circuit determines the ISO and IS1 settings in order to control multiple interrupt processing. When both interrupt status flags are set to "0", all interrupts are allowed. The priority with which interrupts are processed is then determined by the IPR. When an interrupt occurs, ISO and IS1 are pushed to the stack as part of the PSW and are automatically incremented to the next status. Then, when the interrupt service routine ends with an IRET instruction, ISO and IS1 values are restored to the PSW. Table 2–6 shows the effects of ISO and IS1 flag settings. IS1 IS<sub>0</sub> Status of Currently Effect of IS0 and IS1 Settings **Executing Process** on Interrupt Request Control Value Value 0 0 All interrupt requests are serviced 0 1 1 Only high-priority interrupt as determined in the interrupt priority register (IPR) is serviced 1 0 2 No more interrupt requests are serviced Not applicable; these bit settings are undefined 1 1 Table 2-6. Interrupt Status Flag Bit Settings Since interrupt status flags can be addressed by write instructions, programs can exert direct control over interrupt processing status. Before interrupt status flags can be addressed, however, you must first execute a DI instruction to inhibit additional interrupt routines. When the bit manipulation has been completed, execute an EI instruction to re-enable interrupt processing. # PROGRAMMING TIP — Setting ISx Flags for Interrupt Processing The following instruction sequence shows how to use the ISO and IS1 flags to control interrupt processing: BITS ISO ; Allow interrupts according to IPR priority level EI ; Enable interrupt #### **EMB FLAG (EMB)** The enable memory bank flag EMB is mapped to registers FB0H–FB1H in bank 15 of the RAM. The EMB flag occupies bit location 1 in register FB0H. The EMB flag is used to allocate specific address locations in the RAM by modifying the upper 4 bits of 12-bit data memory addresses. In this way, it controls the addressing mode for data memory banks 0, 1, or 15. When the EMB flag is "0", the data memory address space is restricted to bank 15 and addresses 000H–07FH of memory bank 0, regardless of the SMB register contents. When the EMB flag is set to "1", the general-purpose areas of bank 0, 1, and 15 can be accessed by using the appropriate SMB value. # PROGRAMMING TIP — Using the EMB Flag to Select Memory Banks EMB flag settings for memory bank selection: 1. When EMB = "0": ``` SMB : Non-essential instruction since EMB = "0" 1 LD A,#9H LD 90H,A (F90H) ← A, bank 15 is selected (034H) ← A, bank 0 is selected LD 34H,A SMB Non-essential instruction since EMB = "0" LD 90H,A (F90H) ← A, bank 15 is selected (034H) ← A, bank 0 is selected LD 34H,A Non-essential instruction, since EMB = "0" SMB 15 LD 20H,A (020H) ← A, bank 0 is selected (F90H) ← A, bank 15 is selected LD 90H.A ``` 2. When EMB = "1": ``` SMB ; Select memory bank 1 LD A,#9H LD 90H,A (190H) ← A, bank 1 is selected (134H) ← A. bank 1 is selected LD 34H.A SMB Select memory bank 0 0 (090H) ← A, bank 0 is selected LD 90H.A LD (034H) ← A, bank 0 is selected 34H,A SMB Select memory bank 15 15 LD 20H,A ; Program error, but assembler does not detect it LD 90H,A (F90H) ← A, bank 15 is selected ``` ## **ERB FLAG (ERB)** The 1-bit register bank enable flag (ERB) determines the range of addressable working register area. When the ERB flag is "1", the working register area from register banks 0 to 3 is selected according to the register bank selection register (SRB). When the ERB flag is "0", register bank 0 is the selected working register area, regardless of the current value of the register bank selection register (SRB). When an internal RESET is generated, bit 6 of program memory address 0000H is written to the ERB flag. This automatically initializes the flag. When a vectored interrupt is generated, bit 6 of the respective address table in program memory is written to the ERB flag, setting the correct flag status before the interrupt service routine is executed. During the interrupt routine, the ERB value is automatically pushed to the stack area along with the other PSW bits. Afterwards, it is popped back to the FB0H.0 bit location. The initial ERB flag settings for each vectored interrupt are defined using VENTn instructions. # PROGRAMMING TIP — Using the ERB Flag to Select Register Banks ERB flag settings for register bank selection: 1. When ERB = "0": ``` SRB 1 Register bank 0 is selected (since ERB = "0", the SRB is configured to bank 0) LD EA,#34H Bank 0 EA ← #34H LD HL,EA Bank 0 HL ← EA SRB Register bank 0 is selected 2 Bank 0 YZ ← EA LD YZ,EA Register bank 0 is selected SRB 3 LD WX,EA Bank 0 WX ← EA ``` 2. When ERB = "1": ``` SRB ; Register bank 1 is selected LD EA,#34H Bank 1 EA ← #34H Bank 1 HL ← Bank 1 EA LD HL,EA SRB Register bank 2 is selected 2 LD YZ,EA Bank 2 YZ ← BANK2 EA SRB Register bank 3 is selected 3 LD WX.EA Bank 3 WX ← Bank 3 EA ``` #### SKIP CONDITION FLAGS (SC2, SC1, SC0) The skip condition flags SC2, SC1, and SC0 indicate the current program skip conditions and are set and reset automatically during program execution. These flags are mapped to RAM bit locations FB1H.0, FB1H.1, and FB1H.2 of the PSW. Skip condition flags can only be addressed by 8-bit read instructions. Direct manipulation of the SC2, SC1, and SC0 bits is not allowed. #### **CARRY FLAG (C)** The carry flag is mapped to bit location FB1H.3 in the PSW. It is used to save the result of an overflow or borrow when executing arithmetic instructions involving a carry (ADC, SBC). The carry flag can also be used as a 1-bit accumulator for performing Boolean operations involving bit-addressed data memory. If an overflow or borrow condition occurs when executing arithmetic instructions with carry (ADC, SBC), the carry flag is set to "1". Otherwise, its value is "0". When a RESET occurs, the current value of the carry flag is retained during power-down mode, but when normal operating mode resumes, its value is undefined. The carry flag can be directly manipulated by predefined set of 1-bit read/write instructions, independent of other bits in the PSW. Only the ADC and SBC instructions, and the instructions listed in Table 2–7, affect the carry flag. **Operation Type** Instructions **Carry Flag Manipulation** Direct manipulation SCF Set carry flag to "1" **RCF** Clear carry flag to "0" (reset carry flag) CCF Invert carry flag value (complement carry flag) BTST C Test carry and skip if C = "1" Load carry flag value to the specified bit Bit transfer LDB (operand) (1),C Load contents of the specified bit to carry flag LDB C, (operand) (1) Data transfer RRC A Rotate right with carry flag Boolean manipulation AND the specified bit with contents of carry flag and save BAND C, (operand) (1) the result to the carry flag OR the specified bit with contents of carry flag and save BOR C,(operand) (1) the result to the carry flag XOR the specified bit with contents of carry flag and save BXOR C, (operand) (1) the result to the carry flag Save carry flag to stack with other PSW bits INTn (2) Interrupt routine Return from interrupt IRET Restore carry flag from stack with other PSW bits Table 2-7. Valid Carry Flag Manipulation Instructions #### NOTES: - The operand has three bit addressing formats: mema.a, memb.@L, and @H + DA.b. - 2. 'INTn' refers to the specific interrupt being executed and is not an instruction. # PROGRAMMING TIP — Using the Carry Flag as a 1-Bit Accumulator 1. Set the carry flag to logic one: SCF ; $C \leftarrow 1$ LD EA,#0C3H ; EA $\leftarrow$ #0C3H LD HL,#0AAH ; HL $\leftarrow$ #0AAH ADC EA,HL ; EA $\leftarrow$ #0C3H + #0AAH + #1H, C $\leftarrow$ 1 2. Logical-AND bit 3 of address 3FH with P3.3 and output the result to P5.0: LD H,#3H ; Set the upper four bits of the address to the H register value LDB C,@H+0FH.3 ; $C \leftarrow \text{ bit 3 of 3FH}$ BAND C,P3.3 ; $C \leftarrow C \text{ AND P3.3}$ LDB P5.0,C ; Output result from carry flag to P5.0 #### **NOTES** # 3 ADDRESSING MODES #### **OVERVIEW** The enable memory bank flag, EMB, controls the two addressing modes for data memory. When the EMB flag is set to logic one, you can address the entire RAM area; when the EMB flag is cleared to logic zero, the addressable area in the RAM is restricted to specific locations. The EMB flag works in connection with the select memory bank instruction, SMBn. You will recall that the SMBn instruction is used to select RAM bank 0, 1, or 15. The SMB setting is always contained in the upper four bits of a 12-bit RAM address. For this reason, both addressing modes (EMB = "0" and EMB = "1") apply specifically to the memory bank indicated by the SMB instruction, and any restrictions to the addressable area within banks 0, 1, or 15. Direct and indirect 1-bit, 4-bit, and 8-bit addressing methods can be used. Several RAM locations are addressable at all times, regardless of the current EMB flag setting. Here are a few guidelines to keep in mind regarding data memory addressing: - When you address peripheral hardware locations in bank 15, the mnemonic for the memory-mapped hardware component can be used as the operand in place of the actual address location. - Always use an even-numbered RAM address as the operand in 8-bit direct and indirect addressing. - With direct addressing, use the RAM address as the instruction operand; with indirect addressing, the instruction specifies a register which contains the operand's address. NOTES: - 1. 'X' means don't care. - 2. Blank columns indicate RAM areas that are not addressable, given the addressing method and enable memory bank (EMB) flag setting shown in the column headers. Figure 3-1. RAM Address Structure #### **EMB AND ERB INITIALIZATION VALUES** The EMB and ERB flag bits are set automatically by the values of the RESET vector address and the interrupt vector address. When a RESET is generated internally, bit 7 of program memory address 0000H is written to the EMB flag, initializing it automatically. When a vectored interrupt is generated, bit 7 of the respective vector address table is written to the EMB. This automatically sets the EMB flag status for the interrupt service routine. When the interrupt is serviced, the EMB value is automatically saved to stack and then restored when the interrupt routine has completed. At the beginning of a program, the initial EMB and ERB flag values for each vectored interrupt must be set by using VENT instruction. The EMB and ERB can be set or reset by bit manipulation instructions (BITS, BITR) despite the current SMB setting. ### PROGRAMMING TIP — Initializing the EMB and ERB Flags The following assembly instructions show how to initialize the EMB and ERB flag settings: • RESET EMB #### **ENABLE MEMORY BANK SETTINGS** #### EMB = "1" When the enable memory bank flag EMB is set to logic one, you can address the data memory bank specified by the select memory bank (SMB) value (0, 1, or 15) using 1-, 4-, or 8-bit instructions. You can use both direct and indirect addressing modes. The addressable RAM areas when EMB = "1" are as follows: If SMB = 0, 000H-0FFH If SMB = 1, 100H-1FFH If SMB = 15. F80H-FFFH #### EMB = "0" When the enable memory bank flag EMB is set to logic zero, the addressable area is defined independently of the SMB value, and is restricted to specific locations depending on whether a direct or indirect address mode is used. If EMB = "0", the addressable area is restricted to locations 000H–07FH in bank 0 and to locations F80H–FFFH in bank 15 for direct addressing. For indirect addressing, only locations 000H–0FFH in bank 0 are addressable, regardless of SMB value. To address the peripheral hardware register (bank 15) using indirect addressing, the EMB flag must first be set to "1" and the SMB value to "15". When a RESET occurs, the EMB flag is set to the value contained in bit 7 of ROM address 0000H. #### **EMB-Independent Addressing** At any time, several areas of the data memory can be addressed independently of the current status of the EMB flag. These exceptions are described in Table 3–1. Table 3-1. RAM Addressing Not Affected by the EMB Value | Address | Addressing Method | Affected Hardware | Program Examples | |------------------------|-------------------------------------------------------------------------------------------------|------------------------|----------------------| | 000H-0FFH | 4-bit indirect addressing using WX and WL register pairs;<br>8-bit indirect addressing using SP | Not applicable | LD A,@WX PUSH POP | | FB0H–FBFH<br>FF0H–FFFH | 1-bit direct addressing | PSW,<br>IEx, IRQx, I/O | BITS EMB<br>BITR IE4 | | FC0H-FFFH | 1-bit indirect addressing using the L register | I/O | BAND C,P3.@L | #### **SELECT BANK REGISTER (SB)** The select bank register (SB) is used to assign the memory bank and register bank. The 8-bit SB register consists of the 4-bit select register bank register (SRB) and the 4-bit select memory bank register (SMB), as shown in Figure 3–2. During interrupts and subroutine calls, SB register contents can be saved to stack in 8-bit units by the PUSH SB instruction. You later restore the value to the SB using the POP SB instruction. Figure 3-2. SMB and SRB Values in the SB Register #### Select Register Bank (SRB) Instruction The select register bank (SRB) value specifies which register bank is to be used as a working register bank. The SRB value is set by the 'SRB n' instruction, where n = 0, 1, 2, 3. One of the four register banks is selected by the combination of ERB flag status and the SRB value that is set using the 'SRB n' instruction. The current SRB value is retained until another register is requested by program software. PUSH SB and POP SB instructions are used to save and restore the contents of SRB during interrupts and subroutine calls. RESET clears the 4-bit SRB value to logic zero. #### Select Memory Bank (SMB) Instruction To select one of the three available data memory banks, you must execute an SMB n instruction specifying the number of the memory bank you want (0, 1, or 15). For example, the instruction 'SMB 1' selects bank 1 and 'SMB 15' selects bank 15. (And remember to enable the selected memory bank by making the appropriate EMB flag setting. The upper four bits of the 12-bit data memory address are stored in the SMB register. If the SMB value is not specified by software (or if a RESET does not occur) the current value is retained. RESET clears the 4-bit SMB value to logic zero. The PUSH SB and POP SB instructions save and restore the contents of the SMB register to and from the stack area during interrupts and subroutine calls. #### **DIRECT AND INDIRECT ADDRESSING** 1-bit, 4-bit, and 8-bit data stored in data memory locations can be addressed directly using a specific register or bit address as the instruction operand. Indirect addressing specifies a memory location that contains the required direct address. The KS57 instruction set supports 1-bit, 4-bit, and 8-bit indirect addressing. For 8-bit indirect addressing, an even-numbered RAM address must always be used as the instruction operand. #### 1-BIT ADDRESSING Table 3-2. 1-Bit Direct and Indirect RAM Addressing | Operand<br>Notation | Addressing Mode<br>Description | EMB Flag<br>Setting | Addressable<br>Area | Memory<br>Bank | Hardware I/O<br>Mapping | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------|-------------------|-------------------------------------------------------| | | | | 000H-07FH | Bank 0 | _ | | DA.b | Direct: bit is indicated by the RAM address (DA), memory bank selection, and specified bit number (b). | 0 | F80H-FFFH | Bank 15 | All 1-bit<br>addressable<br>peripherals<br>(SMB = 15) | | | | 1 | 000H-FFFH | SMB = 0, 1,<br>15 | | | mema.b | Direct: bit is indicated by addressable area (mema) and bit number (b). | х | FB0H-FBFH<br>FF0H-FFFH | Bank 15 | IS0, IS1, EMB,<br>ERB, IEx, IRQx,<br>Pn.n | | memb.@L | Indirect: lower two bits of register L as indicated by the upper 10 bits of RAM area (memb) and the upper two bits of register L. | Х | FC0H_FFFH | Bank 15 | Pn.n | | @H + DA.b | Indirect: bit indicated by the lower four bits of the address (DA), memory bank selection, and the H register identifier. | 0 | 000H-0FFH | Bank 0 | All 1-bit<br>addressable<br>peripherals<br>(SMB = 15) | | | | 1 | 000H-FFFH | SMB = 0, 1,<br>15 | | NOTE: 'x' means don't care. ### PROGRAMMING TIP — 1-Bit Addressing Modes #### 1-Bit Direct Addressing ``` 1. If EMB = "0": AFLAG EQU 34H.3 BFLAG EQU 85H.3 CFLAG EQU 0BAH.0 SMB 0 AFLAG ; 34H.3 ← 1 BITS ; F85H.3 (BMOD.3) ← 1 BITS BFLAG BTST CFLAG ; If FBAH.0 (IRQW) = 1, skip BFLAG ; Else if, FBAH.0 (IRQW) = 0, F85H.3 (BMOD.3) \leftarrow 1 BITS BITS P3.0 ; FF3H.0 (P3.0) \leftarrow 1 2. If EMB = "1": AFLAG EQU 34H.3 BFLAG EQU 85H.3 CFLAG EQU 0BAH.0 SMB 0 ; 34H.3 ← 1 BITS AFLAG BITS BFLAG ; 85H.3 ← 1 BTST CFLAG ; If 0BAH.0 = 1, skip BITS BFLAG : Else if 0BAH.0 = 0, 085H.3 \leftarrow 1 BITS P3.0 ; FF3H.0 (P3.0) \leftarrow 1 ``` #### 1-Bit Indirect Addressing ``` 1. If EMB = "0": AFLAG EQU 34H.3 BFLAG EQU 85H.3 CFLAG EQU 0BAH.0 SMB 0 LD H,#0BH ; H ← #0BH BTSTZ @H+CFLAG ; If 0BAH.0 = 1, 0BAH.0 \leftarrow 0 and skip BITS CFLAG ; Else if 0BAH.0 = 0, FBAH.0 (IRQW) \leftarrow 1 2. If EMB = "1": AFLAG EQU 34H.3 BFLAG EQU 85H.3 CFLAG EQU 0BAH.0 SMB 0 H,#0BH LD ; H ← #0BH ; If 0BAH.0 = 1, 0BAH.0 \leftarrow 0 and skip BTSTZ @H+CFLAG CFLAG ; Else if 0BAH.0 = 0, 0BAH.0 \leftarrow 1 BITS ``` #### **4-BIT ADDRESSING** Table 3-3. 4-Bit Direct and Indirect RAM Addressing | Operand<br>Notation | Addressing Mode<br>Description | EMB Flag<br>Setting | Addressable<br>Area | Memory<br>Bank | Hardware I/O<br>Mapping | |---------------------|---------------------------------------------------------------------------------------------|---------------------|---------------------|-------------------|-------------------------------------------------------| | | | | 000H-07FH | Bank 0 | _ | | DA | Direct: 4-bit address indicated<br>by the RAM address (DA) and<br>the memory bank selection | 0 | F80H–FFFH | Bank 15 | All 4-bit<br>addressable<br>peripherals | | | | 1 | 000H-FFFH | SMB = 0, 1,<br>15 | (SMB = 15) | | @HL | Indirect: 4-bit address indi-<br>cated by the memory bank<br>selection and register HL | 0 | 000H-0FFH | Bank 0 | _ | | | | 1 | 000H-FFFH | SMB = 0, 1,<br>15 | All 4-bit<br>addressable<br>peripherals<br>(SMB = 15) | | @WX | Indirect: 4-bit address indicated by register WX | Х | 000H-0FFH | Bank 0 | _ | | @WL | Indirect: 4-bit address indicated by register WL | Х | 000H-0FFH | Bank 0 | | NOTE: 'x' means don't care. ## PROGRAMMING TIP — 4-Bit Addressing Modes #### 4-Bit Direct Addressing | 1. If EMB : | = "0": | | | | |----------------|--------------------------------------------|-----------------------------------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------| | ADATA<br>BDATA | EQU<br>EQU<br>SMB<br>LD<br>SMB<br>LD<br>LD | 46H<br>8EH<br>15<br>A,P3<br>0<br>ADATA,A<br>BDATA,A | ; | Non-essential instruction, since EMB = "0" A $\leftarrow$ (P3) Non-essential instruction, since EMB = "0" (046H) $\leftarrow$ A (F8EH) $\leftarrow$ A | | 2. If EMB : | = "1": | | | | | ADATA<br>BDATA | EQU<br>EQU<br>SMB<br>LD<br>SMB<br>LD<br>LD | 46H<br>8EH<br>15<br>A,P3<br>0<br>ADATA,A<br>BDATA,A | ; | A ← (P3)<br>(046H) ← A<br>(08EH) ← A | #### PROGRAMMING TIP — 4-Bit Addressing Modes (Continued) #### 4-Bit Indirect Addressing (Example 1) 1. If EMB = "0", compare bank 0 locations 040H–046H with bank 0 locations 060H–066H: **ADATA** EQU 46H **BDATA** EQU 66H **SMB** ; Non-essential instruction, since EMB = "0" LD HL,#BDATA WX,#ADATA LD A,@WL **COMP** LD ; A $\leftarrow$ bank 0 (040H–046H) **CPSE** A,@HL ; If bank 0 (060H-066H) = A, skip **SRET DECS** JR **COMP RET** 2. If EMB = "1", compare bank 0 locations 040H-046H to bank 1 locations 160H-166H: **ADATA** EQU 46H **BDATA** 66H EQU SMB LD HL,#BDATA LD WX,#ADATA **COMP** LD A,@WL ; A $\leftarrow$ bank 0 (040H–046H) **CPSE** A,@HL ; If bank 1 (160H-166H) = A, skip **SRET DECS COMP** JR **RET** ### PROGRAMMING TIP — 4-Bit Addressing Modes (Concluded) #### 4-Bit Indirect Addressing (Example 2) 1. If EMB = "0", exchange bank 0 locations 040H–046H with bank 0 locations 060H–066H: ADATA EQU 46H BDATA EQU 66H SMB 1 ; Non-essential instruction, since EMB = "0" LD HL,#BDATA LD WX,#ADATA TRANS LD A,@WL ; A $\leftarrow$ bank 0 (040H–046H) XCHD A,@HL ; Bank 0 (060H–066H) $\leftarrow$ A JR TRANS 2. If EMB = "1", exchange bank 0 locations 040H-046H to bank 1 locations 160H-166H: ADATA EQU 46H BDATA EQU 66H SMB 1 LD HL,#BDATA LD WX,#ADATA TRANS LD A,@WL ; $A \leftarrow bank 0 (040H-046H)$ XCHD A,@HL ; Bank 1 (160H–166H) $\leftarrow$ A JR TRANS #### **8-BIT ADDRESSING** Table 3-4. 8-Bit Direct and Indirect RAM Addressing | Instruction<br>Notation | Addressing Mode<br>Description | EMB Flag<br>Setting | Addressable<br>Area | Memory<br>Bank | Hardware I/O<br>Mapping | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|-------------------|-------------------------------------------------------| | | | | 000H-07FH | Bank 0 | _ | | DA | Direct: 8-bit address indicated by the RAM address ( <i>DA</i> = even number) and memory bank selection | 0 | F80H–FFFH | Bank 15 | All 8-bit<br>addressable<br>peripherals<br>(SMB = 15) | | | | 1 | 000H-FFFH | SMB = 0, 1,<br>15 | | | @HL | Indirect: the 8-bit address indicated by the memory bank selection and register HL; (the 4-bit L register value must be an even number) | 0 | 000H-0FFH | Bank 0 | - | | | | 1 | 000H-FFFH | SMB = 0, 1,<br>15 | All 8-bit<br>addressable<br>peripherals<br>(SMB = 15) | #### PROGRAMMING TIP — 8-Bit Addressing Modes #### 8-Bit Direct Addressing ``` 1. If EMB = "0": ADATA EQU 46H BDATA EQU 8EH SMB ; Non-essential instruction, since EMB = "0" 15 EA,P4 ; E \leftarrow (P5), A \leftarrow (P4) LD SMB LD ADATA,EA ; (046H) \leftarrow A, (047H) \leftarrow E ; (F8EH) \leftarrow A, (F8FH) \leftarrow E LD BDATA,EA 2. If EMB = "1": ADATA EQU 46H BDATA EQU 8EH SMB 15 ; E \leftarrow (P5), A \leftarrow (P4) EA,P4 LD SMB 0 LD ADATA,EA ; (046H) \leftarrow A, (047H) \leftarrow E ; (08EH) \leftarrow A, (08FH) \leftarrow E LD BDATA,EA ``` #### PROGRAMMING TIP — 8-Bit Addressing Modes (Continued) #### 8-Bit Indirect Addressing 1. If EMB = "0": ADATA EQU 46H SMB 1 ; Non-essential instruction, since EMB = "0" LD HL,#ADATA LD EA,@HL ; $A \leftarrow (046H), E \leftarrow (047H)$ 2. If EMB = "1": ADATA EQU 146H SMB 1 LD HL,#ADATA LD EA,@HL ; $A \leftarrow (146H), E \leftarrow (147H)$ # 4 ### **MEMORY MAP** #### **OVERVIEW** To support program control of peripheral hardware, I/O addresses for peripherals are memory-mapped to bank 15 of the RAM. Memory mapping lets you use a mnemonic as the operand of an instruction in place of the specific memory location. Access to bank 15 is controlled by the select memory bank (SMB) instruction and by the enable memory bank flag (EMB) setting. If the EMB flag is "0", bank 15 can be addressed using direct addressing, regardless of the current SMB value. 1-bit direct and indirect addressing can be used for specific locations in bank 15, regardless of the current EMB value. #### I/O MAP FOR HARDWARE REGISTERS Table 4–1 contains detailed information about I/O mapping for peripheral hardware in bank 15 (register locations F80H–FFFH). Use the I/O map as a quick-reference source when writing application programs. The I/O map gives you the following information: - Register address - Register name (mnemonic for program addressing) - Bit values (both addressable and non-manipulable) - Read-only, write-only, or read and write addressability - 1-bit, 4-bit, or 8-bit data manipulation characteristics Table 4-1. I/O Map for Memory Bank 15 | | | Memory Bank 15 | | | | | Addressing Mode | | | |---------|----------|----------------|-------|-------|---------|-----|-----------------|----------|-------| | Address | Register | Bit 3 | Bit 2 | Bit 1 | Bit 0 | R/W | 1-Bit | 4-Bit | 8-Bit | | F80H | SP | .3 | .2 | .1 | "0" | R/W | No | No | Yes | | F81H | | .7 | .6 | .5 | .4 | | | | | | • | | | | | | | | | | | • | | | | | | | | | | | • | | | | | | | | | | | F85H | BMOD | .3 | .2 | .1 | .0 | W | .3 | Yes | No | | F86H | BCNT | | | | | R | No | No | Yes | | F87H | | | | | | | | | | | F88H | WMOD | "0" | .2 | .1 | "0" (1) | W | No | No | Yes | | F89H | | .7 | "0" | .5 | .4 | - | | | | | • | | 1 | I . | 1 | 1 | 1 | | <u>I</u> | 1 | | • | | | | | | | | | | | • | | | | | | | | | | | F90H | TMOD0 | .3 | .2 | "0" | "0" | W | .3 | No | Yes | | F91H | | "0" | .6 | .5 | .4 | • | | | | | F92H | | TOE1 | TOE0 | BOE | "0" | R/W | Yes | Yes | No | | F93H | | "0" | TOL1 | TOL0 | "0" | R | Yes | Yes | No | | F94H | TCNT0 | | | | | R | No | No | Yes | | F95H | | | | | | | | | | | F96H | TREF0 | | | | | W | No | No | Yes | | F97H | | | | | | | | | | | FA0H | TMOD1 | .3 | .2 | "0" | "0" | W | .3 | No | Yes | | FA1H | | "0" | .6 | .5 | .4 | | | | | | FA2H | | | 1 | 1 | 1 | 1 | | II. | 1 | | FA3H | | | | | | | | | | | FA4H | TCNT1 | | | | | R | No | No | Yes | | FA5H | | | | | | | | | | | FA6H | | | • | | | | | • | | | FA7H | | | | | | | | | | | FA8H | TREF1 | | | | | W | No | No | Yes | | FA9H | | ••••• | | | | - | | | | Table 4-1. I/O Map for Memory Bank 15 (Continued) | Memory Bank 15 | | | | | Ad | dressing M | ode | | | |----------------|----------|-------|-------|-------|-------|------------|-------|---------|-------| | Address | Register | Bit 3 | Bit 2 | Bit 1 | Bit 0 | R/W | 1-Bit | 4-Bit | 8-Bit | | • | | | | | | | | | | | • | | | | | | | | | | | • | | | 1 | | | | | | 1 | | FB0H | PSW | IS1 | IS0 | EMB | ERB | R/W | Yes | Yes | Yes | | FB1H | | C (2) | SC2 | SC1 | SC0 | R | No | No | | | FB2H | IPR | IME | .2 | .1 | .0 | W | IME | Yes | No | | FB3H | PCON | .3 | .2 | .1 | .0 | W | No | Yes | No | | FB4H | IMOD0 | .3 | "0" | .1 | .0 | W | No | Yes | No | | FB5H | IMOD1 | "0" | "0" | "0" | .0 | W | | | | | FB6H | IMOD2 | "0" | "0" | .1 | .0 | W | | | | | FB7H | | | | | | | | | | | FB8H | | IE4 | IRQ4 | IEB | IRQB | R/W | Yes | Yes | No | | FB9H | | | | | | | | | | | FBAH | | "0" | "0" | IEW | IRQW | R/W | Yes | Yes Yes | No | | FBBH | | "0" | "0" | IET1 | IRQT1 | | | | | | FBCH | | "0" | "0" | IET0 | IRQT0 | | | | | | FBDH | | "0" | "0" | IES | IRQS | | | | | | FBEH | | IE1 | IRQ1 | IE0 | IRQ0 | | | | | | FBFH | | "0" | "0" | IE2 | IRQ2 | | | | | | FC0H | BSC0 | | | | | R/W | Yes | Yes | Yes | | FC1H | BSC1 | | | | | | | | | | FC2H | BSC2 | | | | | | | | Yes | | FC3H | BSC3 | | | | | | | | | | • | | | | | | | | | | | • | | | | | | | | | | | FD0H | CLMOD | .3 | "0" | .1 | .0 | W | No | Yes | No | | • | | • | | | • | | | | • | | • | | | | | | | | | | | • | | | | | | | | | | | FDCH | PUMOD1 | PUR3 | PUR2 | PUR1 | PUR0 | W | No | No | Yes | | FDDH | | "0" | "0" | PUR7 | PUR6 | | | | | Table 4-1. I/O Map for Memory Bank 15 (Concluded) | Memory Bank 15 | | | | | | | Addressing Mode | | | |----------------|---------------------|---------|---------|---------|---------|-----|-----------------|-------|-------| | Address | Register | Bit 3 | Bit 2 | Bit 1 | Bit 0 | R/W | 1-Bit | 4-Bit | 8-Bit | | FDEH | PUMOD2 | "0" (3) | PDR8 | "0" | "0" | W | No | No | Yes | | FDFH | | "0" | "0" | "0" | "0" | | | | | | FE0H | SMOD | .3 | .2 | .1 | .0 | W | .3 | No | Yes | | FE1H | | .7 | .6 | .5 | "0" | | | | | | FE2H | | | | | | | | | | | FE3H | | | | | | | | | | | FE4H | SBUF | | | | | R/W | No | No | Yes | | FE5H | | | | | | | | | | | FE6H | | 1 | ll. | II. | II. | 1 | | 1 | | | FE7H | | | | | | | | | | | FE8H | PMG1 | PM0.3 | PM0.2 | PM0.1 | PM0.0 | W | No | No No | Yes | | FE9H | | PM7 | "0" | PM5 | PM4 | | | | | | FEAH | PMG2 | PM2.3 | PM2.2 | PM2.1 | PM2.0 | | | | Yes | | FEBH | | PM3.3 | PM3.2 | PM3.1 | PM3.0 | - | | | | | FECH | PMG3 | PM6.3 | PM6.2 | PM6.1 | PM6.0 | | | | Yes | | FEDH | | "0" | "0" | "0" | "0" | | | | | | FEEH | PMG4 <sup>(3)</sup> | PM8.3 | PM8.2 | PM8.1 | PM8.0 | | | | Yes | | FEFH | | "0" | "0" | "0" | "0" | | | | | | FF0H | Port 0 | .3 | .2 | .1 | .0 | R/W | Yes | Yes | No | | FF1H | Port 1 | .3 | .2 | .1 | .0 | R | | | | | FF2H | Port 2 | .3 | .2 | .1 | .0 | R/W | | | No | | FF3H | Port 3 | .3 | .2 | .1 | .0 | R/W | | | | | FF4H | Port 4 | .3 | .2 | .1 | .0 | R/W | | | Yes | | FF5H | Port 5 | .3 / .7 | .2 / .6 | .1 / .5 | .0 / .4 | R/W | /W | | | | FF6H | Port 6 | .3 | .2 | .1 | .0 | R/W | | | Yes | | FF7H | Port 7 | .3 / .7 | .2 / .6 | .1 / .5 | .0 / .4 | R/W | | | | | • | | • | | | | | | | | | • | | | | | | | | | | | FFCH | Port 8 | .3 | .2 | .1 | .0 | R/W | Yes | Yes | No | #### NOTES: - Bit 0 in the WMOD register must be set to logic "0". The carry flag can be read or written by specific bit manipulation instructions only. - 3. Bit 7 in the PUMOD2 and bits 7–4 in the PMG4 must be set to logic "0". #### **REGISTER DESCRIPTIONS** In this section, register descriptions are presented in a consistent format to familiarize you with the memory-mapped I/O locations in bank 15 of the RAM. Figure 4–1 describes features of the register description format. Register descriptions are arranged in alphabetical order. Programmers can use this section as a quick-reference source when writing application programs. Counter registers, buffer registers, and reference registers, as well as the stack pointer and port I/O latches, are not included in these descriptions. More detailed information about how these registers are used is included in Part II of this manual, "Hardware Descriptions," in the context of the corresponding peripheral hardware module descriptions. Figure 4-1. Register Description Format ### **BMOD** — Basic Timer Mode Register BT F85H | Bit | 3 | 2 | 1 | 0 | |--------------------|-----|----|----|----| | Identifier | .3 | .2 | .1 | .0 | | <b>RESET Value</b> | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | | Bit Addressing | 1/4 | 4 | 4 | 4 | .3 Basic Timer Restart Bit #### .2 – .0 Input Clock Frequency and Signal Stabilization Interval Control Bits | 0 | 0 | 0 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>12</sup> (1.02 kHz)<br>2 <sup>20</sup> / fx (250 ms) | |---|---|---|----------------------------------------------------------|------------------------------------------------------------------| | 0 | 1 | 1 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>9</sup> (8.18 kHz)<br>2 <sup>17</sup> / fx (31.3 ms) | | 1 | 0 | 1 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>7</sup> (32.7 kHz)<br>2 <sup>15</sup> / fx (7.82 ms) | | 1 | 1 | 1 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>5</sup> (131 kHz)<br>2 <sup>13</sup> / fx (1.95 ms) | #### NOTES: - Signal stabilization interval is the time required to stabilize clock signal oscillation after stop mode is terminated by an interrupt. The stabilization interval can also be interpreted as "Interrupt Interval Time". - 2. When a RESET occurs, the oscillation stabilization time is 31.3 ms (2<sup>17</sup>/fx) at 4.19 MHz. - 3. 'fx' is the system clock rate given a clock frequency of 4.19 MHz. 4–7 <sup>1</sup> Restart basic timer, then clear IRQB flag, BCNT and BMOD.3 to logic zero # **CLMOD** — Clock Output Mode Register CPU FD0H | Bit | 3 | 2 | 1 | 0 | |--------------------|----|-----|----|----| | Identifier | .3 | "0" | .1 | .0 | | <b>RESET Value</b> | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | | Bit Addressing | 4 | 4 | 4 | 4 | .3 Enable/Disable Clock Output Control Bit | 0 | Disable clock output | |---|----------------------| | 1 | Enable clock output | .2 Bit 2 0 Always logic zero .1 – .0 Clock Source and Frequency Selection Control Bits | 0 | 0 | Select CPU clock source fx/4, fx/8, or fx/64 (1.05 MHz, 524 kHz, or 65.6 kHz) | |---|---|-------------------------------------------------------------------------------| | 0 | 1 | Select system clock fx/8 (524 kHz) | | 1 | 0 | Select system clock fx/16 (262 kHz) | | 1 | 1 | Select system clock fx/64 (65.5 kHz) | **NOTE**: 'fx' is the system clock, given a clock frequency of 4.19 MHz. # IMOD0 — External Interrupt 0 (INT0) Mode Register CPU FB4H | Bit | 3 | 2 | 1 | 0 | |----------------|----|-----|----|----| | Identifier | .3 | "0" | .1 | .0 | | RESET Value | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | | Bit Addressing | 4 | 4 | 4 | 4 | .3 Interrupt Sampling Clock Selection Bit | 0 | Select CPU clock as a sampling clock | |---|----------------------------------------------------------------------| | 1 | Select sampling clock frequency of the selected system clock (fx/64) | .2 Bit 2 0 Always logic zero .1 and .0 External Interrupt Mode Control Bits | 0 | 0 | Interrupt requests are triggered by a rising signal edge | |---|---|--------------------------------------------------------------------------| | 0 | 1 | Interrupt requests are triggered by a falling signal edge | | 1 | 0 | Interrupt requests are triggered by both rising and falling signal edges | | 1 | 1 | Interrupt request flag (IRQx) cannot be set to logic one | .0 # IMOD1 — External Interrupt 1 (INT1) Mode Register CPU FB5H | Bit | 3 | 2 | 1 | 0 | |--------------------|-----|-----|-----|----| | Identifier | "0" | "0" | "0" | .0 | | <b>RESET Value</b> | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | | Bit Addressing | 4 | 4 | 4 | 4 | .3 – .1 Bits 3–1 | 0 | Always logic zero | | |---|-------------------|--| |---|-------------------|--| External Interrupt 1 Edge Detection Control Bit | 0 | Rising edge detection | |---|------------------------| | 1 | Falling edge detection | # IMOD2 — External Interrupt 2 (INT2) Mode Register **CPU** FB6H | Bit | 3 | 2 | 1 | 0 | |--------------------|----|----|----|----| | Identifier | .3 | .2 | .1 | .0 | | <b>RESET Value</b> | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | | Bit Addressing | 4 | 4 | 4 | 4 | .3 and .2 Bits 3 and 2 | 0 | Always logic zero | |---|-------------------| |---|-------------------| #### .1 and .0 External Interrupt 2 Edge Detection Selection Bit | 0 | 0 | Interrupt request at INT2 pin triggered by rising edge | |---|---|--------------------------------------------------------| | 0 | 1 | Interrupt request at KS4–KS7 triggered by falling edge | | 1 | 0 | Interrupt request at KS2–KS7 triggered by falling edge | | 1 | 1 | Interrupt request at KS0–KS7 triggered by falling edge | # IEO, 1, IRQO, 1 — INTO, 1 Interrupt Enable/Request Flags CPU **FBEH** | Bit | |----------------| | Identifier | | RESET Value | | Read/Write | | Bit Addressing | | 3 | 2 | 1 | 0 | |-----|------|-----|------| | IE1 | IRQ1 | IE0 | IRQ0 | | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | | 1/4 | 1/4 | 1/4 | 1/4 | IE1 #### **INT1 Interrupt Enable Flag** | 0 | Disable interrupt requests at the INT1 pin | |---|--------------------------------------------| | 1 | Enable interrupt requests at the INT1 pin | IRQ1 #### **INT1 Interrupt Request Flag** | _ | Generate INT1 interrupt (This bit is set and cleared by hardware when rising or | |---|---------------------------------------------------------------------------------| | | falling edge detected at INT1 pin.) | IE0 #### **INTO Interrupt Enable Flag** | 0 | Disable interrupt requests at the INT0 pin | |---|--------------------------------------------| | 1 | Enable interrupt requests at the INT0 pin | IRQ0 #### **INTO Interrupt Request Flag** Generate INT0 interrupt (This bit is set and cleared automatically by hardware when rising or falling edge detected at INT0 pin.) # IE2, IRQ2 — INT2 Interrupt Enable/Request Flags **CPU** **FBFH** Bit Identifier RESET Value Read/Write Bit Addressing | 3 | 3 | 2 | 1 | 0 | |-----|----|-----|-----|------| | "0 | )" | "0" | IE2 | IRQ2 | | 0 | ) | 0 | 0 | 0 | | R/\ | V | R/W | R/W | R/W | | 1/ | 4 | 1/4 | 1/4 | 1/4 | .3 and .2 #### Bits 3 and 2 0 Always logic zero IE2 #### **INT2 Interrupt Enable Flag** | | · | |---|-----------------------------------------------------------------| | 0 | Disable INT2 interrupt requests at the INT2 pin or KS0–KS7 pins | | 1 | Enable INT2 interrupt requests at the INT2 pin or KS0–KS7 pins | IRQ2 #### **INT2 Interrupt Request Flag** Generate INT2 quasi-interrupt (This bit is set and is <u>not</u> cleared automatically by hardware when a rising edge is detected at INT2 or when a falling edge is detected at one of the KS0–KS7 pins. Since INT2 is a quasi-interrupt, IRQ2 flag must be cleared by software.) IE4, IRQ4 — INT4 Interrupt Enable/Request Flags **CPU** FB8H IEB, IRQB — INTB Interrupt Enable/Request Flags CPU FB8H Bit Identifier RESET Value Read/Write Bit Addressing | 3 | 2 | 1 | 0 | |-----|------|-----|------| | IE4 | IRQ4 | IEB | IRQB | | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | | 1/4 | 1/4 | 1/4 | 1/4 | IE4 #### **INT4 Interrupt Enable Flag** | C | ) | Disable interrupt requests at the INT4 pin | |---|---|--------------------------------------------| | 1 | 1 | Enable interrupt requests at the INT4 pin | IRQ4 #### **INT4 Interrupt Request Flag** Generate INT4 interrupt (This bit is set and cleared automatically by hardware when rising and falling signal edge detected at INT4 pin.) **IEB** #### **INTB Interrupt Enable Flag** | 0 | Disable INTB interrupt requests | |---|---------------------------------| | 1 | Enable INTB interrupt requests | IRQB #### **INTB Interrupt Request Flag** Generate INTB interrupt (This bit is set and cleared automatically by hardware when reference interval signal received from basic timer.) # IES, IRQS — INTS Interrupt Enable/Request Flags **CPU** **FBDH** Bit Identifier RESET Value Read/Write Bit Addressing | 3 | 2 | 1 | 0 | |-----|-----|-----|------| | "0" | "0" | IES | IRQS | | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | | 1/4 | 1/4 | 1/4 | 1/4 | .3 and .2 #### Bits 3 and 2 | 0 | Always logic zero | |---|-------------------| |---|-------------------| **IES** #### **INTS Interrupt Enable Flag** | 0 | Disable INTS interrupt requests | |---|---------------------------------| | 1 | Enable INTS interrupt requests | **IRQS** #### **INTS Interrupt Request Flag** Generate INTS interrupt (This bit is set and cleared automatically by hardware when serial data transfer completion signal received from serial I/O interface.) # IETO, IRQTO — INTTO Interrupt Enable/Request Flags CPU **FBCH** | 3 | 2 | 1 | 0 | |-----|-----|------|-------| | "0" | "0" | IET0 | IRQT0 | | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | | 1/4 | 1/4 | 1/4 | 1/4 | .3 and .2 #### Bits 3 and 2 | 0 | Always | logic | zero | |---|--------|-------|------| | | | | | IET0 #### **INTTO Interrupt Enable Flag** | 0 | Disable INTT0 interrupt requests | |---|----------------------------------| | 1 | Enable INTT0 interrupt requests | IRQT0 #### **INTTO Interrupt Request Flag** Generate INTT0 interrupt (This bit is set and cleared automatically by hardware when contents of TCNT0 and TREF0 registers match.) # IET1, IRQT1 — INTT1 Interrupt Enable/Request Flags CPU FBBH Bit Identifier RESET Value Read/Write Bit Addressing | 3 | 2 | 1 | 0 | |-----|-----|------|-------| | "0" | "0" | IET1 | IRQT1 | | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | | 1/4 | 1/4 | 1/4 | 1/4 | .2 and .3 Bits 2 and 3 0 Always logic 0 IET1 INTT1 Interrupt Enable Flag | | • | |---|----------------------------------| | 0 | Disable INTT1 interrupt requests | | 1 | Enable INTT1 interrupt requests | IRQT1 INTT1 Interrupt Request Flag Generate INTT1 interrupt (This bit is set and cleared automatically by hardware when contents of TCNT1 and TREF1 registers match.) # IEW, IRQW — INTW Interrupt Enable/Request Flags CPU **FBAH** | Bit | |--------------------| | Identifier | | <b>RESET Value</b> | | Read/Write | | Bit Addressing | | 3 | 2 | 1 | 0 | |-----|-----|-----|------| | "0" | "0" | IEW | IRQW | | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | R/W | | 1/4 | 1/4 | 1/4 | 1/4 | .3 and .2 #### Bits 3 and 2 0 Always logic zero **IEW** #### **INTW Interrupt Enable Flag** | 0 | Disable INTW interrupt requests | |---|---------------------------------| | 1 | Enable INTW interrupt requests | **IRQW** #### **INTW Interrupt Request Flag** Generate INTW interrupt (This bit is set when the timer interval is set to 0.5 seconds or 3.19 milliseconds.) **NOTE**: Since INTW is a quasi-interrupt, the IRQW flag must be cleared by software. # **IPR** — Interrupt Priority Register **CPU** FB2H | Bit | |----------------| | Identifier | | RESET Value | | Read/Write | | Bit Addressing | | 3 | 2 | 1 | 0 | |-----|----|----|----| | IME | .2 | .1 | .0 | | 0 | 0 | 0 | 0 | | W | W | W | W | | 1/4 | 4 | 4 | 4 | **IME** #### **Interrupt Master Enable Bit (MSB)** | 0 | Disable all interrupt processing | |---|-----------------------------------------------------| | 1 | Enable processing of all interrupt service requests | #### .2 - .0 #### **Interrupt Priority Assignment Bits** | 0 | 0 | 0 | Normal interrupt processing according to default priority settings | | | |---|---|---|--------------------------------------------------------------------|--|--| | 0 | 0 | 1 | Process INTB and INT4 interrupts at highest priority | | | | 0 | 1 | 0 | Process INT0 interrupts at highest priority | | | | 0 | 1 | 1 | Process INT1 interrupts at highest priority | | | | 1 | 0 | 0 | Process INTS interrupts at highest priority | | | | 1 | 0 | 1 | Process INTT0 interrupts at highest priority | | | | 1 | 1 | 0 | Process INTT1 interrupts at highest priority | | | NOTE: During normal interrupt processing, interrupts are processed in the order in which they occur. If two or more interrupts occur simultaneously, the processing order is determined by the default interrupt priority settings shown below. Using the IPR settings, you can select specific interrupts for high-priority processing in the event of contention. When the high-priority (IPR) interrupt has been processed, waiting interrupts are handled according to their default priorities. The default priorities are as follows ('1' is highest priority; '6' is lowest priority): | INTB, INT4 | 1 | |------------|---| | INT0 | 2 | | INT1 | 3 | | INTS | 4 | | INTT0 | 5 | | INTT1 | 6 | # **PCON** — Power Control Register CPU FB3H | Bit | 3 | 2 | 1 | 0 | |----------------|----|----|----|----| | Identifier | .3 | .2 | .1 | .0 | | RESET Value | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | | Bit Addressing | 4 | 4 | 4 | 4 | .3 and .2 #### **CPU Operating Mode Control Bits** | 0 | 0 | Enable normal CPU operating mode | | |---|---------------------------------|----------------------------------|--| | 0 | 1 Initiate idle power-down mode | | | | 1 | 0 | Initiate stop power-down mode | | .1 and .0 #### **CPU Clock Frequency Selection Bits** | 0 | 0 | Select fx/64 | |---|---|--------------| | 1 | 0 | Select fx/8 | | 1 | 1 | Select fx/4 | **NOTE**: 'fx' is the main system clock. # **PSW** — Program Status Word **CPU** FB1H, FB0H Bit Identifier RESET Value Read/Write Bit Addressing | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----|-----|-----|-----|-----|-----|-----| | С | SC2 | SC1 | SC0 | IS1 | IS0 | EMB | ERB | | (Note 1) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | R/W | R | R | R | R/W | R/W | R/W | R/W | | (Note 2) | 8 | 8 | 8 | 1/4 | 1/4 | 1 | 1 | C #### **Carry Flag** | 0 | No overflow or borrow condition exists | |---|--------------------------------------------| | 1 | An overflow or borrow condition does exist | #### **SC2 - SC0** #### **Skip Condition Flags** | ( | 0 | No skip condition exists; no direct manipulation of these bits is allowed | |---|---|---------------------------------------------------------------------------| | | 1 | A skip condition exists; no direct manipulation of these bits is allowed | #### IS1, IS0 #### **Interrupt Status Flags** | | _ | | |---|---|----------------------------------------------------------------------------------------------------| | 0 | 0 | Service all interrupt requests | | 0 | 1 | Service only the high-priority interrupt(s) as determined in the interrupt priority register (IPR) | | 1 | 0 | Do not service any more interrupt requests | | 1 | 1 | Undefined | #### **EMB** #### **Enable Data Memory Bank Flag** | 0 | Restrict program access to data memory to bank 15 (F80H–FFFH) and to the locations 000H–07FH in the bank 0 only | |---|-----------------------------------------------------------------------------------------------------------------| | 1 | Enable full access to data memory banks 0, 1, and 15 | #### **ERB** #### **Enable Register Bank Flag** | 0 | Select register bank 0 as working register area | |---|---------------------------------------------------------------------------------| | 1 | Select register banks 0, 1, 2, or 3 as working register area in accordance with | | | the select register bank (SRB) instruction operand | #### NOTES: - The value of the carry flag after a RESET occurs during normal operation is undefined. If a RESET occurs during power-down mode (IDLE or STOP), the current value of the carry flag is retained. - 2. The carry flag can only be addressed by a specific set of 1-bit manipulation instructions. See Section 2 for detailed information. | PMG1 — Port I/O Mode Flags (Group 1: Ports 0, 4, 5, 7) | I/O | FE9H, FE8H | |--------------------------------------------------------|-----|------------| | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-------|-------|-------|-------| | Identifier | PM7 | "0" | PM5 | PM4 | PM0.3 | PM0.2 | PM0.1 | PM0.0 | | RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | Bit Addressing | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | #### PM7 Port 7 I/O Mode Selection Flag | 0 | Set port 7 to input mode | |---|---------------------------| | 1 | Set port 7 to output mode | #### .6 Bit 6 | 0 | Always logic zero | |---|---------------------------------------| | - | · · · · · · · · · · · · · · · · · · · | #### PM5 Port 5 I/O Mode Selection Flag | 0 | Set port 5 to input mode | |---|---------------------------| | 1 | Set port 5 to output mode | #### PM4 Port 4 I/O Mode Selection Flag | 0 | Set port 4 to input mode | | | | | | | |---|---------------------------|--|--|--|--|--|--| | 1 | Set port 4 to output mode | | | | | | | #### PM0.3 P0.3 I/O Mode Selection Flag | 0 | Set P0.3 to input mode | | | | | | | | |---|-------------------------|--|--|--|--|--|--|--| | 1 | Set P0.3 to output mode | | | | | | | | #### PM0.2 P0.2 I/O Mode Selection Flag | 0 | Set P0.2 to input mode | |---|-------------------------| | 1 | Set P0.2 to output mode | #### PM0.1 P0.1 I/O Mode Selection Flag | 0 | Set P0.1 to input mode | |---|-------------------------| | 1 | Set P0.1 to output mode | #### PM0.0 P0.0 I/O Mode Selection Flag | ( | О | Set P0.0 to input mode | |---|---|-------------------------| | • | 1 | Set P0.0 to output mode | | PMG2 — Port I/O Mode Flags (Group 2: Ports 2, 3) I/O FEBH, FEAH | | | | | | | | ВН, FEAH | | |-----------------------------------------------------------------|------------------------------|---------|--------------|------------|-------|-------|--------|----------|--------| | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Identifier | PΝ | /13.3 | PM3.2 | PM3.1 | PM3.0 | PM2.3 | PM2.2 | PM2.1 | PM2.0 | | RESET Value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | 1 | W | W | W | W | W | W<br>8 | W<br>8 | W<br>8 | | Bit Addressing | | 8 | 8 | 8 | 8 | 8 | | | | | PM3.3 | P3.3 I/O Mode Selection Flag | | | | | | | | | | | 0 | Set | P3.3 to inpu | ut mode | | | | | | | | 1 | Set | P3.3 to out | put mode | | | | | | | PM3.2 | P3.2 | 2 I/O N | Mode Sele | ction Flag | | | | | | | | 0 | Set | P3.2 to inpu | ut mode | | | | | | | | 1 | Set I | P3.2 to out | put mode | | | | | | | PM3.1 | P3. | 1 I/O N | Mode Sele | ction Flag | | | | | | | - | 0 | | P3.1 to inpu | <u> </u> | | | | | | | | 1 | Set | P3.1 to out | put mode | | | | | | | PM3.0 | P3.0 | 0 I/O I | Mode Sele | ction Flag | | | | | | | | 0 | | P3.0 to inpu | | | | | | | | | 1 | | P3.0 to out | | | | | | | | PM2.3 | P2.3 I/O Mode Selection Flag | | | | | | | | | | | 0 | 1 | P2.3 to inpu | | | | | | | | | 1 | | P2.3 to out | | | | | | | | PM2.2 | P2 * | 2 1/0 1 | Mode Sele | ction Flag | | | | | | | I WILL | 0 | | P2.2 to inpu | | | | | | | | | 1 | | P2.2 to out | | | | | | | | PM2.1 | P2. | 1 I/O I | Mode Sele | ction Flag | | | | | | | | 0 | | P2.1 to inp | | | | | | | | | 1 | Set | P2.1 to out | put mode | | | | | | | PM2.0 | P2 ( | 0 I/O M | Mode Sele | ction Flag | | | | | | | | 0 | | P2.0 to inpu | | | | | | | | | 1 | | P2.0 to out | | | | | | | | | | 1 | | | | | | | | | PMG3 — Port I/O Mode Flags (Group 3: Port 6 | |---------------------------------------------| |---------------------------------------------| I/O FEDH, FECH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|-----|-----|-----|-----|-------|-------|-------|-------| | Identifier | "0" | "0" | "0" | "0" | PM6.3 | PM6.2 | PM6.1 | PM6.0 | | RESET Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | Bit Addressing | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | .7-.4 Bits 7-4 0 Always logic zero PM6.3 P6.3 I/O Mode Selection Flag | . die 1,0 meue Geleenen i lag | | | | | |-------------------------------|-------------------------|--|--|--| | 0 | Set P6.3 to input mode | | | | | 1 | Set P6.3 to output mode | | | | PM6.2 P6.2 I/O Mode Selection Flag | 0 | Set P6.2 to input mode | |---|-------------------------| | 1 | Set P6.2 to output mode | PM6.1 P6.1 I/O Mode Selection Flag | - | | |---|-------------------------| | 0 | Set P6.1 to input mode | | 1 | Set P6.1 to output mode | PM6.0 P6.0 I/O Mode Selection Flag | 0 | Set P6.0 to input mode | |---|-------------------------| | 1 | Set P6.0 to output mode | | PMG4 — Port I/O Mode Flags (Group 3: Port 8) | 1/0 | FEEH, FEFH | |----------------------------------------------|-----|------------| | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|-----|-----|-----|-----|-------|-------|-------|-------| | Identifier | "0" | "0" | "0" | "0" | PM8.3 | PM8.2 | PM8.1 | PM8.0 | | <b>RESET Value</b> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | Bit Addressing | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | #### .7 – .4 Bits 7–4 | Always logic zero (must be set to zero) | |-----------------------------------------| |-----------------------------------------| #### PM8.3 P8.3 I/O Mode Selection Flag | 0 | ) | Set P8.3 to input mode | |---|---|-------------------------| | 1 | | Set P8.3 to output mode | #### PM8.2 P8.2 I/O Mode Selection Flag | 0 | Set P8.2 to input mode | |---|-------------------------| | 1 | Set P8.2 to output mode | #### PM8.1 P8.1 I/O Mode Selection Flag | | • | |---|-------------------------| | 0 | Set P8.1 to input mode | | 1 | Set P8.1 to output mode | #### PM8.0 P8.0 I/O Mode Selection Flag | | <u> </u> | |---|-------------------------| | 0 | Set P8.0 to input mode | | 1 | Set P8.0 to output mode | FDDH, FDCH I/O ${\color{red}\textbf{PUMOD1}} - \textbf{Pull-Up Resistor Mode Register}$ | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------------------|----------|----------------------------------------------------------------------------------------------|---------------|-------------|-------------|----------|------|------|--| | Identifier | "0" | "0" | PUR7 | PUR6 | PUR3 | PUR2 | PUR1 | PUR0 | | | <b>RESET Value</b> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | W | W | W | W | W | W | W | W | | | Bit Addressing | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | | .7 and .6 | Bits 7 a | ınd 6 | | | | | | | | | | 0 Al | ways cleare | d to logic ze | ro | | | | | | | PUR7 | Connec | rt/Disconne | act Part 7 P | ull-lin Pas | eistor Cont | trol Rit | | | | | FOR7 | | Connect/Disconnect Port 7 Pull-Up Resistor Control Bit 0 Disconnect port 7 pull-up resistor | | | | | | | | | | | | | | | | | | | | | 1 00 | nnect port 7 | pull-up res | istoi | | | | | | | PUR6 | Connec | ct/Disconne | ect Port 6 P | ull-Up Res | sistor Con | trol Bit | | | | | | 0 Di | sconnect po | rt 6 pull-up | resistor | | | | | | | | 1 Co | nnect port 6 | 6 pull-up res | istor | | | | | | | | | <u> </u> | | | | | | | | | | _ | nnect/Disconnect Port 3 Pull-Up Resistor Control Bit | | | | | | | | | PUR3 | Connec | ct/Disconne | ect Port 3 P | ull-Up Res | sistor Cont | trol Bit | | | | | PUR3 | | sconnect po | | - | sistor Cont | trol Bit | | | | ## PUR2 Connect/Disconnect Port 2 Pull-Up Resistor Control Bit Connect port 3 pull-up resistor | 0 | Disconnect port 2 pull-up resistor | |---|------------------------------------| | 1 | Connect port 2 pull-up resistor | #### PUR1 Connect/Disconnect Port 1 Pull-Up Resistor Control Bit | 0 | Disconnect port 1 pull-up resistor | |---|------------------------------------| | 1 | Connect port 1 pull-up resistor | #### PUR0 Connect/Disconnect Port 0 Pull-Up Resistor Control Bit | 0 | Disconnect port 0 pull-up resistor | |---|------------------------------------| | 1 | Connect port 0 pull-up resistor | | PUMOD2 — Pull-Up Resistor Mode Register | | | | | | I/O | FDFH, FDEH | | | |-----------------------------------------|-----------|-------------------|-------------|--------------|--------------|------------|------------|-----|-----| | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Identifier | " | 0" | "0" | "0" | "0" | "0" | PDR8 | "0" | "0" | | <b>RESET Value</b> | <u> </u> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | ١ | Ν | W | W | W | W | W | W | W | | Bit Addressing | | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | .73 | Bits<br>0 | <b>3 7–3</b> Alwa | ays cleared | to logic ze | ero (bit 3 m | ust be set | to zero) | | | | PDR8 | Cor | nect/ | Disconnec | t Port 8 P | ull-Down l | Resistor C | ontrol Bit | | | | | 0 | Disc | onnect por | t 8 pull-dov | wn resistor | | | | | | | 1 | Coni | nect port 8 | pull-down | resistor | | | | | | .1 and .0 | Bits | s 1 and | d <b>0</b> | | | | | | | Always cleared to logic zero | SMOD - | — Serial I/O | Mode | Register | |--------|--------------|------|----------| |--------|--------------|------|----------| SIO FE1H, FE0H | Bit | |--------------------| | Identifier | | <b>RESET Value</b> | | Read/Write | | Bit Addressing | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|-----|-----|----|----|----| | .7 | .6 | .5 | "0" | .3 | .2 | .1 | .0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | W | W | W | W | W | W | W | W | | 8 | 8 | 8 | 8 | 1/8 | 8 | 8 | 8 | #### .7 – .5 Serial I/O Clock Selection and SBUF R/W Status Control Bits | 0 | 0 | 0 | Use an external clock at the SCK pin;<br>Enable SBUF when SIO operation is halted or when SCK goes high | |---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 1 | Use the TOL0 clock from timer/counter 0;<br>Enable SBUF when SIO operation is halted or when SCK goes high | | 0 | 1 | Х | Use the selected CPU clock (fx/4, 8, or 64; 'fx' is the system clock) then, enable SBUF read/write operation. 'x' means 'don't care.' | | 1 | 0 | 0 | 4.09 kHz clock (fx/2 <sup>10</sup> ) | | 1 | 1 | 1 | 262 kHz clock (fx/2 <sup>4</sup> ); Note: You cannot select a fx/2 <sup>4</sup> clock frequency if you have selected a CPU clock of fx/64 | NOTE: All kHz frequency ratings assume a system clock of 4.19 MHz. .4 Bit 4 0 Always logic zero ## .3 Initiate Serial I/O Operation Bit 1 Clear IRQS flag and 3-bit clock counter to logic zero; then initiate serial transmission. When SIO transmission starts, this bit is cleared by hardware to logic zero #### .2 Enable/Disable SIO Data Shifter and Clock Counter Bit | 0 | Disable the data shifter and clock counter; the contents of IRQS flag is retained when serial transmission is completed | |---|-------------------------------------------------------------------------------------------------------------------------| | 1 | Enable the data shifter and clock counter; The IRQS flag is set to logic one when serial transmission is completed | #### Serial I/O Transmission Mode Selection Bit | 0 | Receive-only mode | |---|---------------------------| | 1 | Transmit-and-receive mode | #### LSB/MSB Transmission Mode Selection Bit | 0 | Transmit the most significant bit (MSB) first | |---|------------------------------------------------| | 1 | Transmit the least significant bit (LSB) first | .1 .0 | TMOD0 — Timer/Counter 0 Mode Register | | | | | | | T/C0 | F9 | 1H, F90H | | |-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|----------|--------------|-------------------------|-------------|------|----------|-----| | Bit | | 3 | 2 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | | Identifier | " | 0" | .( | 6 | .5 | .4 | .3 | .2 | "0" | "0" | | RESET Value | | 0 | C | ) | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | ١ | Ν | ٧ | V | W | W | W | W | W | W | | Bit Addressing | | 8 | 8 | 3 | 8 | 8 | 1 | 8 | 8 | 8 | | .7 | Bit 1 | 7 | | | | | | | | | | | 0 | Alwa | ays lo | gic zeı | ro | | | | | | | .6 – .4 Timer/Counter 0 Input Clock Selection Bits | | | | | | | | | | | | 0 0 External clock input at TCL0 pin on rising edge | | | | | | | | | | | | 0 0 1 External clock input at TCL0 pin on falling edge | | | | | | | | | | | | 1 0 0 Internal system clock (fx) of 4.19 MHz/2 <sup>10</sup> (4.09 kHz) | | | | | | | | | | | | | 1 | 0 | 1 | Selec | ct clock: fx | x/2 <sup>6</sup> (65.5 | kHz at 4.19 | MHz) | | | | | 1 | 1 | 0 | Selec | ct clock: fx | x/2 <sup>4</sup> (262 k | Hz at 4.19 | MHz) | | | | | 1 | 1 | 1 | Selec | ct clock: fx | x (4.19 MF | łz) | | | | | .3 | Clear Counter and Resume Counting Control Bit 1 Clear TCNT0, IRQT0, and TOL0 and resume counting immediately (This bit is cleared automatically when counting starts.) | | | | | | | | | | | .2 | Ena | ble/D | isable | e Time | er/Counte | r 0 Bit | | | | | | | 0 | Disa | able tir | ner/co | ounter 0; re | etain TCN | Γ0 contents | | | | | 1 Enable timer/counter 0 | | | | | | | | | | | | .1 | Bit o | 1 | ays log | aic zei | ro | | | | | | | .0 | Bit | | , | <u> </u> | - | | | | | | 0 Always logic zero | TMOD1 — Timer/Counter 1 Mode Register | | | | | | | T/C1 | FA | 1H, FA0H | | | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------|---------------------------------------|-------------------------------------------------|--------------------------|-------------|--------------------------|----------|-----|--| | Bit | ; | 3 | : | 2 | 1 | 0 | 3 | 2 | 1 | 0 | | | Identifier | " | 0" | | 6 | .5 | .4 | .3 | .2 | "0" | "0" | | | RESET Value | | 0 | ( | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | ١ | V | ٧ | ٧ | W | W | W | W | W | W | | | Bit Addressing | | 8 | : | 8 | 8 | 8 | 1 | 8 | 8 | 8 | | | .7 | Bit 1 | 7 | | | | | | | | | | | | 0 | Alwa | ays lo | gic ze | ro | | | | | | | | .6 – .4 | Timer/Counter 0 Input Clock Selection Bits | | | | | | | | | | | | | 0 | 0 | 0 0 External clock input at TCL1 pin on rising edge | | | | | | | | | | 0 0 1 Exteri | | | | | xternal clock input at TCL1 pin on falling edge | | | | | | | | | 1 | 0 | 0 | Inter | nal system | clock (fx) | of 4.19 MH | Iz/2 <sup>12</sup> (1.02 | kHz) | | | | | 1 | 0 | 1 | Sele | ct clock: f | x/2 <sup>10</sup> (4.09 | kHz at 4.1 | 9 MHz) | | | | | | 1 | 1 | 0 | Sele | ct clock: f | x/2 <sup>8</sup> (16.4 l | kHz at 4.19 | MHz) | | | | | | 1 | 1 | 1 | Sele | ct clock: f | x/2 <sup>6</sup> (65.5 | kHz at 4.19 | MHz) | | | | | .3 | Clear Counter and Resume Counting Control Bit 1 Clear TCNT1, IRQT1, and TOL1 and resume counting immediately (This bit is cleared automatically when counting starts.) | | | | | | | | | | | | .2 | Enable/Disable Timer/Counter 0 Bit | | | | | | | | | | | | | 0 | Disa | ble ti | imer/counter 1; retain TCNT1 contents | | | | | | | | | 1 Enable timer/counter 1 | | | | | | | | | | | | | .1 | Bit ' | 1 | | | | | | | | | | | | 0 Always logic zero | | | | | | | | | | | .0 Bit 0 Always logic zero ## **TOE** — Timer Output Enable Flag Register T/C F92H | Bit | |----------------| | Identifier | | RESET Value | | Read/Write | | Bit Addressing | | 3 | 2 | 1 | 0 | |------|------|-----|-----| | TOE1 | TOE0 | BOE | "0" | | 0 | 0 | 0 | 0 | | R/W | R/W | R/W | W | | 1/4 | 1/4 | 1/4 | 1/4 | TOE1 #### Timer/Counter 1 Output Enable Flag | 0 | Disable timer/counter 1 output to the TCLO1 pin | |---|-------------------------------------------------| | 1 | Enable timer/counter 1 output to the TCLO1 pin | TOE0 ## Timer/Counter 0 Output Enable Flag | 0 | Disable timer/counter 0 output at the TCLO0 pin | |---|-------------------------------------------------| | 1 | Enable timer/counter 0 output at the TCLO0 pin | **BOE** #### **Basic Timer Output Enable Flag** | 0 | Disable basic timer output at the BTCO pin | |---|--------------------------------------------| | 1 | Enable basic timer output at the BTCO pin | .0 #### Bit 0 | Ω | Always logic zero | |---|-------------------| | U | Always louic Zelo | | WMOD — Watch Timer Mode Register WT F89H, F88I | | | | | | | 39H, F88H | | | |------------------------------------------------|-------------------------------------|--------------------------------------|-------------------------------------------------------------------|----------|-------------|-------------|------------|----|-----| | Bit | | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | | Identifier | | .7 | "0" | .5 | .4 | "0" | .2 | .1 | "0" | | RESET Value | <u> </u> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | ١ | W W W R | | | | | W | W | W | | Bit Addressing | | 8 | 8 | 8 | 8 | 1 | 8 | 8 | 8 | | .7 | Enable/Disable Buzzer Output Bit | | | | | | | | | | | 0 | 0 Disable buzzer (BUZ) signal output | | | | | | | | | | 1 Enable buzzer (BUZ) signal output | | | | | | | | | | .6 | Bit | 6 | | | | | | | | | | 0 | Alwa | ays logic ze | ro | | | | | | | .5 and .4 | Out 0 0 1 | put B 0 1 0 | 4 kHz buzzer (BUZ) signal output 8 kHz buzzer (BUZ) signal output | | | | | | | | .3 | Bit : | 3 | | | | | | | | | | 0 | Alwa | ays logic ze | ro | | | | | | | .2 | Enable/Disable Watch Timer Bit | | | | | | | | | | | 0 | | ble watch t | | lear freque | ncy dividin | g circuits | | | | | 1 | Ena | ble watch ti | mer | | | | | | | .1 | <b>Wat</b> 0 | Norr | mer Speed<br>mal speed;<br>n-speed ope | set IRQW | to 0.5 seco | | | | | | .0 | Bit 0 | | | | | | | | | Always logic zero (must be set to zero) **Oscillator Circuits** **Interrupts** **Power-Down** **RESET** I/O Ports **Timers and Timer/Counters** **Serial I/O Interface** **Electrical Data** **Mechanical Data** **KS57P0408 OTP** # 6 ## **OSCILLATOR CIRCUITS** #### **OVERVIEW** The KS57C0404/C0408 has a system clock circuit. The CPU and peripheral hardware operate on the system clock frequency supplied through these on-chip circuits. Specifically, a clock is required by the following peripheral modules: - Basic timer - Timer/counter 0 and 1 - Watch timer - Serial I/O interface - Clock output circuit The system clock frequency can be divided by 4, 8, or 64. By manipulating PCON bits 1 and 0, you can select one of the following frequencies as the cpu clock. $$\frac{fx}{4}$$ , $\frac{fx}{8}$ , $\frac{fx}{64}$ When the PCON register is cleared to zero after RESET, the normal CPU operating mode is enabled, a system clock of fx/64 is selected. Bits 3 and 2 of the PCON register can be manipulated by a STOP or IDLE instruction to engage stop or idle power-down mode. Figure 6-1. Clock Circuit Diagram #### SYSTEM OSCILLATOR CIRCUITS Figure 6–2. Crystal/Ceramic Oscillator Figure 6-3. External Oscillator #### **POWER CONTROL REGISTER (PCON)** The power control register, PCON, is a 4-bit register that is used to select the CPU clock frequency and to control CPU operating and power-down modes. PCON is mapped to RAM address FB3H and can be addressed directly by 4-bit write instructions or by the instructions IDLE and STOP. | FB3H | PCON.3 | PCON.2 | PCON.1 | PCON.0 | |------|--------|--------|--------|--------| |------|--------|--------|--------|--------| PCON bits 3 and 2 are controlled by the STOP and IDLE instructions to engage the idle and stop power-down modes. Idle and stop modes can be initiated by these instruction despite the current value of the enable memory bank flag (EMB). PCON bits 1 and 0 are used to select a specific system clock frequency. RESET sets PCON register values to logic zero. PCON.1 and PCON.0 divide the frequency (fx) by 64, 8, and 4. PCON.3 and PCON.2 enable normal CPU operating mode. Table 6-1. Power Control Register (PCON) Organization | PCON Bit Settings | | Resulting CPU Operating Mode | |-------------------|--------|------------------------------| | PCON.3 | PCON.2 | | | 0 | 0 | Normal CPU operating mode | | 0 | 1 | Idle power-down mode | | 1 | 0 | Stop power-down mode | | PCON Bit Settings | | Resulting CPU Clock Frequency | |-------------------|--------|-------------------------------| | PCON.1 | PCON.0 | | | 0 | 0 | fx/64 | | 1 | 0 | fx/8 | | 1 | 1 | fx/4 | ## PROGRAMMING TIP — Setting the CPU Clock To set the CPU clock to 0.95 µs at 4.19 MHz: BITS EMB SMB 15 LD A,#3H LD PCON,A #### **INSTRUCTION CYCLE TIMES** The unit of time that equals one machine cycle varies depending on how the oscillator clock signal is divided (by 4, 8, or 64). Table 6–2 shows corresponding cycle times in microseconds. Table 6–2. Instruction Cycle Times for CPU Clock Rates | Selected<br>CPU Clock | Resulting Frequency | Oscillation<br>Source | Cycle Time (µsec) | |-----------------------|---------------------|-----------------------|-------------------| | fx/64 | 65.5 kHz | | 15.3 | | fx/8 | 524.0 kHz | fx = 4.19 MHz | 1.91 | | fx/4 | 1.05 MHz | | 0.95 | #### **CLOCK OUTPUT MODE REGISTER (CLMOD)** The clock output mode register, CLMOD, is a 4-bit register that is used to enable or disable clock output to the CLO pin and to select the CPU clock source and frequency. CLMOD is mapped to RAM address FD0H and is addressable by 4-bit write instructions only. | FD0H | CLMOD.3 | "0" | CLMOD.1 | CLMOD.0 | |------|---------|-----|---------|---------| |------|---------|-----|---------|---------| RESET clears CLMOD to logic zero, which automatically selects the CPU clock as the clock source (without initiating clock oscillation), and disables clock output. CLMOD.3 is the enable/disable clock output control bit; CLMOD.1 and CLMOD.0 are used to select one of four possible clock sources and frequencies: normal CPU clock, fx/8, fx/16, or fx/64. Table 6-3. Clock Output Mode Register (CLMOD) Organization | <b>CLMOD Bit Settings</b> | | Resulting Clock Output | | | |---------------------------|---------|-------------------------------|-----------------------------|--| | CLMOD.1 | CLMOD.0 | Clock Source Frequency | | | | 0 | 0 | CPU clock (fx/4, fx/8, fx/64) | 1.05 MHz, 524 kHz, 65.5 kHz | | | 0 | 1 | fx/8 | 524 kHz | | | 1 | 0 | fx/16 | 262 kHz | | | 1 | 1 | fx/64 | 65.5 kHz | | | CLMOD.3 | Result of CLMOD.3 Setting | | | |---------|---------------------------|--|--| | 0 | Clock output is disabled | | | | 1 | Clock output is enabled | | | **NOTE:** Frequencies assume that fx = 4.19 MHz. #### **CLOCK OUTPUT CIRCUIT** The clock output circuit, used to output clock pulses to the CLO pin, has the following components: - 4-bit clock output mode register (CLMOD) - Clock selector - Output latch - Port mode flag - CLO output pin (P2.2) Figure 6-4. CLO Output Pin Circuit Diagram #### **CLOCK OUTPUT PROCEDURE** To output clock pulses to the CLO pin, follow this general procedure: - 1. Disable clock output by clearing CLMOD.3 to logic zero. - 2. Set the clock output frequency (CLMOD.1, CLMOD.0). - 3. Load a "0" to the output latch of the CLO pin (P2.2). - 4. Set the P2.2 mode flag (PM2.2) to output mode. - Enable clock output by setting CLMOD.3 to logic one. ## PROGRAMMING TIP — CPU Clock Output to the CLO Pin To output the CPU clock to the CLO pin: | BHS | EMB | ; Or BITR EMB | |------|---------|---------------------------| | SMB | 15 | | | LD | EA,#4H | | | LD | PMG2,EA | ; P2.2 ← Output mode | | BITR | P2.2 | ; Clear P2.2 output latch | | LD | A,#9H | · | LD CLMOD,A # 7 INTERRUPTS #### **OVERVIEW** The KS57C0404/C0408's interrupt control circuit has five functional components: - Interrupt enable flags (IEx) - Interrupt request flags (IRQx) - Interrupt mask enable register (IME) - Interrupt priority register (IPR) - Power-down release signal circuit Three kinds of interrupts are supported: - Internal interrupts generated by on-chip processes - External interrupts generated by external peripheral devices - Quasi-interrupts used for edge detection and as clock sources Table 7-1. Interrupt Types and Corresponding Port Pin(s) | Interrupt Type | Interrupt Name | Corresponding Port Pin | |---------------------|--------------------------|-------------------------------| | External interrupts | INT0, INT1, INT4 | P1.0, P1.1, P1.3 | | Internal interrupts | INTB, INTT0, INTT1, INTS | Not applicable | | Quasi-interrupts | INT2 | P1.2, Ports 6 and 7 (KS0–KS7) | | | INTW | Not applicable | #### **Vectored Interrupts** Interrupt requests may be processed as vectored interrupts in hardware, or they can be generated by program software. A vectored interrupt is generated when the following flags and register settings, corresponding to the specific interrupt (INTn) are set to logic one: - Interrupt enable flag (IEx) - Interrupt master enable flag (IME) - Interrupt request flag (IRQx) - Interrupt status flags (IS0, IS1) - Interrupt priority register (IPR) If all conditions are satisfied for the execution of a requested service routine, the start address of the interrupt is loaded into the program counter and the program starts executing the service routine from this address. EMB and ERB flags for RAM memory banks and registers are stored in the vector address area of the ROM during interrupt service routines. The flags are stored at the beginning of the program with the VENT instruction. The initial flag values determine the vectors for RESETs and interrupts. Enable flag values are saved during the main routine, as well as during service routines. Any changes that are made to enable flag values during a service routine are not stored in the vector address. When an interrupt occurs, the enable flag values before the interrupt is initiated are saved along with the program status word (PSW), and the enable flag values for the interrupt is fetched from the respective vector address. Then, if necessary, you can modify the enable flags during the interrupt service routine. When the interrupt service routine is returned to the main routine by the IRET instruction, the original values saved in the stack are restored and the main program continues program execution with these values. #### **Software-Generated Interrupts** To generate an interrupt request from software, the program manipulates the appropriate IRQx flag. When the interrupt request flag value is set, it is retained until all other conditions for the vectored interrupt have been met, and the service routine can be initiated. #### **Multiple Interrupts** By manipulating the two interrupt status flags (ISO and IS1), you can control service routine initialization and thereby process multiple interrupts simultaneously. If more than four interrupts are being processed at one time, you can avoid possible loss of working register data by using the PUSH RR instruction to save register contents to the stack before the service routines are executed in the same register bank. When the routines have executed successfully, you can restore the register contents from the stack to working memory using the POP instruction. #### **Power-Down Mode Release** An interrupt (with the exception of INT0) can be used to release power-down mode (stop or idle). Interrupts for power-down mode release are initiated by setting the corresponding interrupt enable flag. Even if the IME flag is cleared to zero, power-down mode will be released by an interrupt request signal when the interrupt enable flag has been set. In such cases, the interrupt routine will not be executed since IME = "0". Figure 7-1. Interrupt Execution Flowchart Figure 7–2. Interrupt Control Circuit Diagram #### **MULTIPLE INTERRUPTS** The interrupt controller can service multiple interrupts in two ways: as two-level interrupts, where either all interrupt requests or only those of highest priority are serviced, or as multi-level interrupts, when the interrupt service routine for a lower-priority request is accepted during the execution of a higher priority routine. #### **Two-Level Interrupt Handling** Two-level interrupt handling is the standard method for processing multiple interrupts. When the IS1 and IS0 bits of the PSW (FB0H.3 and FB0H.2, respectively) are both logic zero, program execution mode is normal and all interrupt requests are serviced (see Figure 7–3). Whenever an interrupt request is accepted, IS1 and IS0 are incremented by one ("0"枷 "1" or "1" $\rightarrow$ "0"), and the values are stored in the stack along with the other PSW bits. After the interrupt routine has been serviced, the modified IS1 and IS0 values are automatically restored from the stack by an IRET instruction. ISO and IS1 can be manipulated directly by 1-bit write instructions, regardless of the current value of the enable memory bank flag (EMB). Before you can modify an interrupt status flag, however, you must first disable interrupt processing with a DI instruction. When IS1 = "0" and IS0 = "1", all interrupt service routines are inhibited except for the highest priority interrupt currently defined by the interrupt priority register (IPR). Figure 7-3. Two-Level Interrupt Handling #### **Multi-Level Interrupt Handling** With multi-level interrupt handling, a lower-priority interrupt request can be executed while a high-priority interrupt is being serviced. This is done by manipulating the interrupt status flags, ISO and IS1 (see Table 7–2). When an interrupt is requested during normal program execution, interrupt status flags ISO and IS1 are set to "1" and "0", respectively. This setting allows only highest-priority interrupts to be serviced. When a high-priority request is accepted, both interrupt status flags are then cleared to "0" by software so that a request of any priority level can be serviced. In this way, the high- and low-priority requests can be serviced in parallel (see Figure 7–4). | Process Status | Before INT | | Effect of ISx Bit Setting | After INT ACK | | |----------------|------------|-----|-------------------------------------------------------------------------------------------------------|---------------|-----| | | IS1 | IS0 | | IS1 | IS0 | | 0 | 0 | 0 | All interrupt requests are serviced. | 0 | 1 | | 1 | 0 | 1 | Only high-priority interrupts as determined by the current settings in the IPR register are serviced. | 1 | 0 | | 2 | 1 | 0 | No additional interrupt requests will be serviced. | _ | _ | | _ | 1 | 1 | Value undefined. | _ | _ | Table 7-2. IS1 and IS0 Bit Manipulation for Multi-Level Interrupt Handling Figure 7-4. Multi-Level Interrupt Handling #### INTERRUPT PRIORITY REGISTER (IPR) The 4-bit interrupt priority register (IPR) is used to control multi-level interrupt handling. The IPR is mapped to RAM address FB2H, and its RESET value is logic zero. Before the IPR can be modified by 4-bit write instructions, all interrupts must first be disabled by a DI instruction. | | FB2H | IME | IPR.2 | IPR.1 | IPR.0 | |--|------|-----|-------|-------|-------| |--|------|-----|-------|-------|-------| By manipulating the IPR settings, you can choose to process all interrupt requests with the same priority level, or you can select one type of interrupt for high-priority processing. A low-priority interrupt can itself be interrupted by a high-priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source. InterruptDefault PriorityINTB, INT41INT02INT13INTS4INTT05 6 Table 7-3. Standard Interrupt Priorities The MSB of the IPR, the interrupt master enable flag (IME), enables and disables all interrupt processing. Even if an interrupt request flag and its corresponding enable flag are set, a service routine cannot be executed until the IME flag is set to logic one. The IME flag is mapped to FB2H.3 and can be directly manipulated by EI and DI instructions, regardless of the current enable memory bank (EMB) value. INTT1 Table 7–4. Interrupt Priority Register Settings | IPR.2 | IPR.1 | IPR.0 | Result of IPR Bit Setting | |-------|-------|-------|------------------------------------------------------------------| | 0 | 0 | 0 | Normal interrupt handling according to default priority settings | | 0 | 0 | 1 | Process INTB and INT4 interrupts at highest priority | | 0 | 1 | 0 | Process INT0 interrupts at highest priority | | 0 | 1 | 1 | Process INT1 interrupts at highest priority | | 1 | 0 | 0 | Process INTS interrupts at highest priority | | 1 | 0 | 1 | Process INTT0 interrupts at highest priority | | 1 | 1 | 0 | Process INTT1 interrupts at highest priority | **NOTE**: During normal interrupt processing, interrupts are processed in the order in which they occur. If two or more interrupts occur simultaneously, the processing order is determined by the default interrupt priority settings shown in Table 7–3. Using the IPR settings, you can select specific interrupts for high-priority processing in the event of contention. When the high-priority (IPR) interrupt has been processed, waiting interrupts are handled according to their default priorities. ## PROGRAMMING TIP — Setting the INT Interrupt Priority The following instruction sequence sets the INT1 interrupt to high priority: BITS EMB SMB 15 DI ; IPR.3 (IME) $\leftarrow$ 0 LD A,#3H LD IPR,A EI; IPR.3 (IME) $\leftarrow$ 1 #### EXTERNAL INTERRUPT 0 and 1 MODE REGISTERS (IMOD0, IMOD1) The following components are used to process external interrupts at the INT0 and INT1 pin: - Noise filtering circuit for INT0 - Edge detection circuit - Two mode registers, IMOD0 and IMOD1 The mode registers are used to control the triggering edge of the input signal. IMOD0 and IMOD1 settings let you choose either the rising or falling edge of the incoming signal as the interrupt request trigger. The INT4 interrupt is an exception since its input signal generates an interrupt request on both rising and falling edges. | FB4H | IMOD0.3 | "0" | IMOD0.1 | IMOD0.0 | |------|---------|-----|---------|---------| | FB5H | "0" | "0" | "0" | IMOD1.0 | IMOD0 and IMOD1 bits are mapped to RAM addresses FB4H (IMOD0) and FB5H (IMOD1), and are addressable by 4-bit write instructions. RESET clears all IMOD values to logic zero, selecting rising edges as the trigger for incoming interrupt requests. Table 7-5. IMOD0 and IMOD1 Register Organization | IMOD0 | IMOD0.3 | 0 | IMOD0.1 | IMOD0.0 | Effect of IMOD0 Settings | | |-------|---------|---|---------|---------|----------------------------------------|--| | | 0 | | | | Select CPU clock for sampling | | | | 1 | | | | Select fx/64 sampling clock | | | | | 1 | 0 | 0 | Rising edge detection | | | | | | 0 | 1 | Falling edge detection | | | | | | 1 | 0 | Both rising and falling edge detection | | | | | | 1 | 1 | IRQ0 flag cannot be set to "1" | | | | | | | | | | | IMOD1 | 0 | 0 | 0 | IMOD1.0 | Effect of IMOD1 Settings | | | | | | | 0 | Rising edge detection | | | | | | | 1 | Falling edge detection | | | | | | | | 1 | | #### EXTERNAL INTERRUPT 0 and 1 MODE REGISTERS (IMOD0, IMOD1) (Continued) When a sampling clock rate of fx/64 is used for INT0, an interrupt request flag must be cleared before 16 machine cycles have elapsed. Since the INT0 pin has a clock-driven noise filtering circuit built into it, please take the following precautions when you use it: - To trigger an interrupt, the input signal width at INT0 must be at least two times wider than the pulse width of the clock selected by IMOD0. This is true even when the INT0 pin is used for general-purpose input. - Since the INT0 input sampling clock does not operate during stop or idle mode, you cannot use INT0 to release power-down mode. Figure 7-5. Circuit Diagram for INT0 and INT1 Pins When modifying the IMOD0 and IMOD1 registers, it is possible to accidentally set an interrupt request flag. To avoid unwanted interrupts, take these precautions when writing your programs: - 1. Disable all interrupts with a DI instruction. - 2. Modify the IMOD0 or IMOD1 register. - 3. Clear all relevant interrupt request flags. - 4. Enable the interrupt by setting the appropriate IEx flag. - 5. Enable all interrupts with an El instructions. #### **EXTERNAL INTERRUPT 2 MODE REGISTER (IMOD2)** The mode register for external interrupts at the INT2 pin, IMOD2, is a 4-bit register at RAM address FB6H. IMOD2 is addressable only by 4-bit write instructions. RESET clears all IMOD2 bits to logic zero. | FB6H | "0" | "0" | IMOD2.1 | IMOD2.0 | |------|-----|-----|---------|---------| |------|-----|-----|---------|---------| When IMOD2 is cleared to logic zero, INT2 uses the rising edge of an incoming signal as the interrupt request trigger. If a rising edge is detected at the INT2 pin, or when a falling edge is detected at any one of the pins KS0–KS7, the IRQ2 flag is set to logic one and a release signal for power-down mode is generated. Table 7-6. IMOD2 Register Bit Settings | IMOD2 | 0 | 0 | IMOD2.1 | IMOD2.0 | Effect of IMOD2 Settings | |-------|---|---|---------|---------|--------------------------------| | | | | 0 | 0 | Select rising edge at INT2 pin | | | | | 0 | 1 | Select falling edge at KS4–KS7 | | | | | 1 | 0 | Select falling edge at KS2–KS7 | | | | | 1 | 1 | Select falling edge at KS0–KS7 | #### NOTES: - All of the pins used for key interrupt on a falling edge at KS0-KS7 must always be configured to input mode. - 2. If anyone of the KS0-KS7 pins used for interrupt stays low, a key interrupt is not generated. Since all KS0-KS7 pins are ANDed, the falling edge detection circuit cannot detects a falling edge. - 3. You can configure any pin of KS0-KS3 to normal input or output regardless of low state if you do not use it for a interrupt generation by IMOD2 setting. Figure 7-6. Circuit Diagram for INT2 and KS0-KS7 Pins #### PROGRAMMING TIP — Using INT2 as a Key Input Interrupt When the INT2 interrupt is used as a key interrupt, the selected key interrupt source pin must be set to input: 1. When KS0–KS7 are selected (eight pins): **BITS EMB** SMB 15 A,#3H LD LD IMOD2.A ; (IMOD2) ← #3H, KS0–KS7 falling edge select LD EA,#0FH LD PMG1,EA ; P7 ← input mode LD EA,#00H LD PMG3.EA ; P6 ← input mode LD EA,#30H ; Enable P6 and P7 pull-up resistors LD PUMOD1,EA 2. When KS2–KS7 are selected (six pins): **EMB BITS** SMB 15 A,#2H LD LD IMOD2,A ; (IMOD2) ← #2H, KS2–KS7 falling edge select LD EA,#0FH PMG1,EA LD ; P7 ← input mode EA,#0CH LD ; $P6.2-P6.3 \leftarrow input mode$ LD PMG3,EA LD EA,#30H PUMOD1,EA ; Enable P6 and P7 pull-up resistors LD 3. When KS4–KS7 are selected (four pins), P7 must be specified as a key strobe signal input: **BITS EMB** SMB 15 LD A,#1H LD IMOD2,A ; (IMOD2) ← #1H, KS4–KS7 falling edge select LD EA,#0FH LD ; P7 ← input mode PMG1,EA LD EA,#20H PUMOD1,EA LD ; Enable P7 pull-up resistor #### **INTERRUPT FLAGS** There are three types of interrupt flags: interrupt request and interrupt enable flags that correspond to each interrupt, the interrupt master enable flag, which enables or disables all interrupt processing. #### Interrupt Master Enable Flag (IME) The interrupt master enable flag, IME, enables or disables all interrupt processing. Therefore, even when an IRQx flag is set and its corresponding IEx flag is enabled, the interrupt service routine is not executed until the IME flag is set to logic one. The IME flag is located in the IPR register (IPR.3), and is mapped to bit address FB2H.3. It can be directly be manipulated by EI and DI instructions, regardless of the current value of the enable memory bank flag (EMB). #### Interrupt Enable Flags (IEx) IEx flags, when set to logical one, enable specific interrupt requests to be serviced. When the interrupt request flag is set to logic one, an interrupt will not be serviced until its corresponding IEx flag is also enabled. Interrupt enable flags are mapped to the RAM address area FB8H–FBFH, and can be read, written, or tested directly by 1-bit instructions (BITS and BITR). IEx flags can be addressed directly at their specific RAM addresses, despite the current value of the enable memory bank (EMB) flag. #### Interrupt Request Flags (IRQx) Interrupt request flags, located in the RAM area FB8H-FBFH, are read/write addressable by 1-bit or 4-bit instructions.IRQx flags can be addressed directly at their specific RAM addresses, regardless of the current value of the enable memory bank (EMB) flag. When a specific IRQx flag is set to logic one, the corresponding interrupt request is generated. The flag is then automatically cleared to logic zero when the interrupt has been serviced. Exceptions are the watch timer interrupt request flags, IRQW, and the external interrupt 2 flag IRQ2, which must be cleared by software after the interrupt service routine has executed. IRQx flags are also used to execute interrupt requests from software. In summary, follow these guidelines for using IRQx flags: - 1. IRQx is set to request an interrupt when an interrupt meets the set condition for interrupt generation. - 2. IRQx is set to "1" by hardware and then cleared by hardware when the interrupt has been serviced (with the exception of IRQW and IRQ2). - 3. When IRQx is set to "1" by software, an interrupt is generated. #### **INTERRUPT MASTER ENABLE FLAG (IME)** The interrupt master enable flag, IME, inhibits or enables all interrupt processing. Therefore, even when an IRQx flag and its corresponding IEx flag is enabled, an interrupt request will not be serviced until the IME flag is set to logic one. The IME flag is the most significant bit of the 4-bit IPR register at RAM location FB2H. | IME | IPR.2 | IPR.1 | IPR.0 | Effect of Bit Settings | |-----|-------|-------|-------|------------------------| | 0 | | | | Inhibit all interrupts | | 1 | | | | Enable all interrupts | The IME flag can be manipulated using EI and DI instructions, independent of the current value of the enable memory bank (EMB) flag. #### **INTERRUPT ENABLE FLAGS (IEx)** Interrupt enable flags are used to control the execution of service routines for specific interrupt requests. The enable flag has priority over a request flag — even if the IRQx flag is enabled, the interrupt request will not be serviced until the corresponding IEx flag is set to logic one. Using 1-bit or 4-bit instructions and direct addressing, you can read, write, or test IEx (and IRQx) flags despite the current enable memory bank (EMB) value. The IEx and IRQx flags are mapped to RAM area FB8H–FBFH. | Address | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-------|-------|-------|-------| | FB8H | IE4 | IRQ4 | IEB | IRQB | | FBAH | 0 | 0 | IEW | IRQW | | FBBH | 0 | 0 | IET1 | IRQT1 | | FBCH | 0 | 0 | IET0 | IRQT0 | | FBDH | 0 | 0 | IES | IRQS | | FBEH | IE1 | IRQ1 | IE0 | IRQ0 | | FBFH | 0 | 0 | IE2 | IRQ2 | Table 7-7. Interrupt Enable and Interrupt Request Flag Addresses #### NOTES: - 1. IEx refers generically to all interrupt enable flags. - 2. IRQx refers generically to all interrupt request flags. - 3. IEx = 0 is interrupt disable mode. - 4. IEx = 1 is interrupt enable mode. #### **INTERRUPT REQUEST FLAGS (IRQx)** When an interrupt request flag (IRQx) is set, a software-generated interrupt is enabled for the corresponding interrupt. IRQx flags can be written by 1- or 4-bit RAM control instructions. IRQx flags are then cleared automatically when the interrupt has been serviced. Exceptions to the general rule are the watch timer interrupt request flag (IRQW) and the external interrupt 2 request flag (IRQ2); These flags must be cleared by software after the interrupt service routine execution is completed. When two interrupts share the same service routine start address, interrupt processing may occur in one of two ways: - When only one interrupt is enabled, the IRQx flag is cleared automatically when the interrupt has been serviced. - When two interrupts are enabled, the request flag is not automatically cleared so that the user has an opportunity to locate the source of the interrupt request. In this case, the IRQx setting must be cleared manually using a BTSTZ instruction. Table 7-8. Interrupt Request Flag Conditions and Priorities | Interrupt<br>Source | Internal /<br>External | Pre-condition for IRQx Flag Setting | Interrupt<br>Priority | IRQ Flag<br>Name | |---------------------|------------------------|--------------------------------------------------------------------------------------------|-----------------------|------------------| | INTB | I | Reference time interval signal from basic timer | 1 | IRQB | | INT4 | Е | Both rising and falling edges detected at INT4 | 1 | IRQ4 | | INT0 | Е | Rising or falling edge detected at INT0 pin | 2 | IRQ0 | | INT1 | Е | Rising or falling edge detected at INT1 pin | 3 | IRQ1 | | INTS | I | Completion signal for serial transmit-and-receive or receive-only operation | 4 | IRQS | | INTT0 | I | Signals for TCNT0 and TREF0 registers match | 5 | IRQT0 | | INTT1 | I | Signals for TCNT1 and TREF1 registers match | 6 | IRQT1 | | INT2(note) | Е | Rising edge detected at INT2 or else a falling edge is detected at any of the KS0–KS7 pins | _ | IRQ2 | | INTW | I | Time interval of 0.5 secs or 3.19 msecs | _ | IRQW | **NOTE:** The quasi-interrupt INT2 is only used for testing incoming signals. ## PROGRAMMING TIP — Enabling the INTB and INT4 Interrupts To simultaneously enable INTB and INT4 interrupts: | INTB | DI<br>BTSTZ<br>JR<br>•<br>•<br>•<br>EI<br>IRET | IRQB<br>INT4 | , | IRQB = 1? If no, INT4 interrupt; if yes, INTB interrupt is processed | |-----------|------------------------------------------------|--------------|---|----------------------------------------------------------------------| | ;<br>INT4 | BITR • • • EI IRET | IRQ4 | ; | INT4 is processed | ## 8 ## **POWER-DOWN** #### **OVERVIEW** The KS57C0404/C0408 microcontroller has two power-down modes to reduce power consumption: idle and stop. Idle mode is initiated by the IDLE instruction and stop mode by the instruction STOP. (Several NOP instructions must always follow an IDLE or STOP instruction in a program.) In idle mode, the CPU clock stops while peripherals and the oscillation source continue to operate normally. When RESET occurs during normal operation or during a power-down mode, a reset operation is initiated and the CPU enters idle mode. When the standard oscillation stabilization time interval (31.3 ms at 4.19 MHz) has elapsed, normal CPU operation resumes. In stop mode, system clock oscillation is halted (assuming it is currently operating), and peripheral hardware components are powered-down. The effect of stop mode on specific peripheral hardware components — CPU, basic timer, serial I/O, timer/counters, and watch timer — and on external interrupt requests, is detailed in Table 8–1. #### **NOTE** Do not use stop mode if you are using an external clock source because X<sub>in</sub> input must be restricted internally to V<sub>SS</sub> to reduce current leakage. Idle or stop modes are terminated either by a RESET, or by an interrupt with the exception of INTO, which are enabled by the corresponding interrupt enable flag, IEx. When power-down mode is terminated by RESET input, a normal reset operation is executed. Assuming that both the interrupt enable flag and the interrupt request flag are set to "1", power-down mode is released immediately upon entering power-down mode. When an interrupt is used to release power-down mode, the operation differs depending on the value of the interrupt master enable flag (IME): - If the IME flag = "0", program execution is started immediately after the instruction which issues the request to enter power-down mode. The interrupt request flag remains set to logic one. - If the IME flag = "1", two instructions are executed after the power-down mode release. Then, the vectored interrupt is initiated. However, when the release signal is caused by INT2 or INTW, the operation is identical to the IME = 0 condition. That is, a vector interrupt is not generated. Table 8–1. Hardware Operation During Power-Down Modes | Operation | Stop Mode (STOP) | Idle Mode (IDLE) | |------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | Clock oscillator | System clock oscillation stops | CPU clock oscillation stops (system clock oscillation continues) | | Basic timer | Basic timer stops | Basic timer operates (with IRQB set at each reference interval) | | Serial interface | Operates only if external SCK input is selected as the serial I/O clock | Operates if a clock other than the CPU clock is selected as the serial I/O clock | | Timer/counter 0 | Operates only if TCL0 is selected as the counter clock | Timer/counter 0 operates | | Timer/counter 1 Operates only if TCL1 is selected as the counter clock | | Timer/counter 1 operates | | Watch timer | Watch timer operation is stopped | Watch timer operates | | External interrupts | INT1, INT2, and INT4 are acknowledged; INT0 is not serviced | INT1, INT2, and INT4 are acknowledged; INT0 is not serviced | | CPU | All CPU operations are disabled | All CPU operations are disabled | | Power-down mode release signal | Interrupt request signals (except INT0) are enabled by an interrupt enable flag or by RESET input | Interrupt request signals (except INT0) are enabled by an interrupt enable flag or by RESET input | #### **IDLE MODE TIMING DIAGRAMS** Figure 8-1. Timing When Idle Mode is Released by RESET Figure 8-2. Timing When Idle Mode is Released by an Interrupt #### **STOP MODE TIMING DIAGRAMS** Figure 8-3. Timing When Stop Mode is Released by RESET Figure 8–4. Timing When Stop Mode is Release by an Interrupt #### I/O PORT PIN CONFIGURATION FOR POWER-DOWN The following method describes how to configure I/O port pins to reduce power consumption during power-down modes (stop, idle): **Condition 1:** If the microcontroller is not configured to an external device: - 1. Connect unused port pins according to the information in Table 8–2. - 2. Disable all pull-up resistors for output pins by making the appropriate modifications to the pull-up resistor mode register, PUMOD. Reason: If output goes low when the pull-up resistor is enabled, there may be unexpected surges of current through the pull-up. - 3. Disable pull-up resistors for input pins configured to V<sub>DD</sub> or V<sub>SS</sub> levels in order to check the current input option. Reason: If the input level of a port pin is set to V<sub>SS</sub> when a pull-up resistor is enabled, it will draw an unnecessarily large current. **Condition 2:** If the microcontroller is configured to an external device and the external device's V<sub>DD</sub> source is turned off in power-down mode. - 1. Connect unused port pins according to the information in Table 8–2. - 2. Disable the pull-up resistors of output pins by making the appropriate modifications to the pull-up resistor mode register, PUMOD. Reason: If output goes low when the pull-up resistor is enabled, there may be unexpected surges of current through the pull-up. - 3. Disable pull-up resistors for input pins configured to V<sub>DD</sub> or V<sub>SS</sub> levels in order to check the current input option. Reason: If the input level of a port pin is set to V<sub>SS</sub> when a pull-up resistor is enabled, it will draw an unnecessarily large current. - 4. Disable the pull-up resistors of input pins connected to the external device by making the necessary modifications to the PUMOD register. - 5. Configure the output pins that are connected to the external device to low level. Reason: When the external device's $V_{DD}$ source is turned off, and if the microcontroller's output pins are set to high level, $V_{DD}$ 0.7 V is supplied to the $V_{DD}$ of the external device through its input pin. This causes the device to operate at the level $V_{DD}$ 0.7 V. In this case, total current consumption would not be reduced. - 6. Determine the correct output pin state necessary to block current pass in according with the external transistors (PNP, NPN). # RECOMMENDED CONNECTIONS FOR UNUSED PINS To reduce overall power consumption, please configure unused pins according to the guidelines described in Table 8–2. Table 8–2. Unused Pin Connections for Reduced Power Consumption | Pin/Share Pin Names | Recommended Connection | |-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | P0.0 / SCK<br>P0.1 / SO<br>P0.2 / SI<br>P0.3 / BTCO | Input mode: Connect to V <sub>DD</sub> Output mode: No connection | | P1.0 / INT0 – P1.2 / INT2 | Connect to V <sub>DD</sub> | | P1.3 / INT4 | Connect to V <sub>SS</sub> | | P2.0 / TCLO0 P2.1 / TCLO1 P2.2 / CLO P2.3 / BUZ P3.0 / TCL0 P3.1 / TCL1 P3.2 P3.3 P4.0-P4.3 P5.0-P5.3 P6.0 / KS0 - P6.3 / KS3 P7.0 / KS4 - P7.3 / KS7 | Input mode: Connect to V <sub>DD</sub> Output mode: No connection | | P8.0–P8.3 | Input mode: Connect to V <sub>SS</sub> Output mode: No connection | | NC | Connect to V <sub>SS</sub> | # 9 RESET #### **OVERVIEW** When a RESET signal is input during normal operation or power-down mode, a hardware reset operation is initiated and the CPU enters idle mode. Then, when the standard oscillation stabilization interval of 31.3 ms at 4.19 MHz has elapsed, normal system operation resumes. Regardless of when the RESET occurs — during normal operating mode or during a power-down mode — most hardware register values are set to the reset values described in Table 9–1 below. The current status of several register values is, however, always retained when a RESET occurs during idle or stop mode; If a RESET occurs during normal operating mode, their values are undefined. Current values that are retained in this case are as follows: - Carry flag - General-purpose registers E, A, L, H, X, W, Z, and Y - Serial I/O buffer register (SBUF) Figure 9-1. Timing for Oscillation Stabilization After RESET # HARDWARE RESET VALUES AFTER RESET Table 9–1 gives you detailed information about hardware register values after a RESET occurs during power-down mode or during normal operation. Table 9-1. Hardware Register Values After RESET | Hardware Component or Subcomponent | If RESET Occurs During<br>Power-Down Mode | If RESET Occurs During Normal Operation | | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--| | Program counter (PC) | Lower six bits of address 0000H are transferred to PC12–8, and the contents of 0001H to PC7–0. | Lower six bits of address 0000H are transferred to PC12–8, and the contents of 0001H to PC7–0. | | | Program Status Word (PSW): | | | | | Carry flag (C) | Values retained | Undefined | | | Skip flag (SC0–SC2) | 0 | 0 | | | Interrupt status flags (IS0, IS1) | 0 | 0 | | | Bank enable flags (EMB, ERB) | Bit 6 of address 0000H in program memory is transferred to the ERB flag, and bit 7 of the address to the EMB flag. | Bit 6 of address 0000H in program memory is transferred to the ERB flag, and bit 7 of the address to the EMB flag. | | | Stack pointer (SP) | Undefined | Undefined | | | Data Memory (RAM): | | | | | General registers E, A, L, H, X, W, Z, Y | Values retained | Undefined | | | General-purpose registers | Values retained (Note) | Undefined | | | Bank selection registers (SMB, SRB) | 0, 0 | 0, 0 | | | Clocks: | | | | | Power control register (PCON) | 0 | 0 | | | Clock output mode register (CLMOD) | 0 | 0 | | | Interrupts: | | | | | Interrupt request flags (IRQx) | 0 | 0 | | | Interrupt enable flags (IEx) | 0 | 0 | | | Interrupt priority flag (IPR) | 0 | 0 | | | Interrupt master enable flag (IME) | 0 | 0 | | | INT0 mode register (IMOD0) | 0 | 0 | | | INT1 mode register (IMOD1) | 0 | 0 | | | INT2 mode register (IMOD2) | 0 | 0 | | | I/O Ports: | | | | | Output buffers | Off | Off | | | Output latches | 0 | 0 | | | Port mode flags (PM) | 0 | 0 | | | Fort mode hags (Fivi) | · · | | | **NOTE:** The values of the 0F8H–0FDH are not retained when a RESET signal is input. Table 9-1. Hardware Register Values After RESET (Continued) | Hardware Component or Subcomponent | If RESET Occurs During Power-Down Mode | If RESET Occurs During<br>Normal Operation | | |------------------------------------|----------------------------------------|--------------------------------------------|--| | Basic Timer: | | | | | Count register (BCNT) | Undefined | Undefined | | | Mode register (BMOD) | 0 | 0 | | | Output enable flag (BOE) | 0 | 0 | | | Timer/Counters 0 and 1: | | | | | Count registers (TCNT0/1) | 0 | 0 | | | Reference registers (TREF0/1) | FFH, FFH | FFH, FFH | | | Mode registers (TMOD0/1) | 0 | 0 | | | Output enable flags (TOE0/1) | 0 | 0 | | | Watch Timer: | | | | | Watch timer mode register (WMOD) | 0 | 0 | | | Serial I/O Interface: | | | | | SIO mode register (SMOD) | 0 | 0 | | | SIO interface buffer (SBUF) | Values retained | Undefined | | **NOTE** # **10** 1/0 PORTS #### **OVERVIEW** The KS57C0404/C0408 has one input port and eight I/O ports. Pin addresses for all I/O ports are mapped to locations FF0H–FFCH in bank 15 of the RAM. The contents of I/O port pin latches can be read, written, or tested at the corresponding address using bit manipulation instructions. There are total of four input pins and 32 configurable I/O pin for a maximum number of 36 I/O pins. #### **Port Mode Flags** Port mode flags (PM) are used to configure I/O ports 0, 4, 5, and 7 (port mode group 1), ports 2 and 3 (port mode group 2), port 6 (port mode group 3), and port 8 (port mode group 4) to input or output mode by setting or clearing the corresponding I/O buffer. PM flags are stored in four 8-bit registers in RAM area FE8H–FEFH, and are addressable by 8-bit write instructions only. #### **PUMOD Control Register** The pull-up mode registers (PUMOD1 and 2) are 8-bit registers used to assign internal pull-up resistors by software to specific I/O ports and pull-down resistors to port 8 . When configurable I/O ports 0, 2, 3, 6, and 8 serves as an output pin, its assigned pull-up/down resistor is automatically disabled, even though the pin's pull-up/down resistor is enabled by a corresponding bit setting in the pull-up resistor mode register (PUMOD). PUMOD1 and 2 are mapped to RAM address FDCH–FDFH and are addressable by 8-bit write instructions only. RESET clears PUMOD register values to logic zero, automatically disconnecting all software-assignable port pullup and down resistors. Table 10-1. I/O Port Overview | Port | I/O | Pins | Pin Names | Address | Function Description | |------|-----|------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | I/O | 4 | P0.0–P0.3 | FF0H | 4-bit I/O port. 1-bit and 4-bit read/write and test is possible. Individual pins are software configurable as input or output. 4-bit pull-up resistors are assignable by software. | | 1 | I | 4 | P1.0–P1.3 | FF1H 4-bit input port. 1-bit and 4-bit read and test is possible. 3-bit pull-up resistors are software assignab to pins P1.0, P1.1, and P1.2. | | | 2 | I/O | 4 | P2.0-P2.3 | FF2H | Same as port 0. | | 3 | I/O | 4 | P3.0-P3.3 | FF3H | Same as port 0. | | 4, 5 | I/O | 8 | P4.0–P4.3<br>P5.0–P5.3 | FF4H<br>FF5H | 4-bit I/O ports. N-channel open-drain output up to 9 volts. 1-bit and 4-bit read/write/test is possible. Ports 4 and 5 can be paired to support 8-bit data transfer. 8-bit unit pull-up resistors are assignable by mask option. | | 6, 7 | I/O | 8 | P6.0–P6.3<br>P7.0–P7.3 | | | | 8 | I/O | 4 | P8.0–P8.1 | FFCH | 4-bit I/O port. 1-bit and 4-bit read/write and test is possible. Individual pins are software configurable as input or output. 4-bit pull-down resistors are assignable by software. | Table 10-2. Port Pin Status During Instruction Execution | Instruction Type | Example | | pe Example Input Mode Status | | Input Mode Status | Output Mode Status | |---------------------------------------------------------|-------------------------|---------------------------------|-----------------------------------------------|---------------------------------------------|-------------------|--------------------| | 1-bit test<br>1-bit input<br>4-bit input<br>8-bit input | BTST<br>LDB<br>LD<br>LD | P0.1<br>C,P1.3<br>A,P7<br>EA,P4 | Input or test data at each pin | Input or test data at output latch | | | | 1-bit output | BITR | P2.3 | Output latch contents undefined | Output pin status is modified | | | | 4-bit output<br>8-bit output | LD<br>LD | P2,A<br>P6,EA | Transfer accumulator data to the output latch | Transfer accumulator data to the output pin | | | ## PORT MODE FLAGS (PM FLAGS) Port mode flags (PM) are used to configure I/O ports 0 and 2–8 to input or output mode by setting or clearing the corresponding I/O buffer. PM flags are stored in four 8-bit registers in RAM area FE8H–FEFH, and are addressable by 8-bit write instructions only. For convenient program reference, PM flags are organized into four groups — PMG1, PMG2, PMG3, and PMG4 as shown in Table n. When a PM flag is "0", the port is set to input mode; when it is "1", the port is enabled for output. RESET clears all port mode flags to logic zero, automatically configuring the corresponding I/O ports to input mode. | Port Mode Group ID | Corresponding I/O Ports | Port Mode Group Address | |--------------------|-------------------------|-------------------------| | PMG1 | Ports 0, 4, 5, and 7 | FE8H-FE9H | | PMG2 | Ports 2 and 3 | FEAH-FEBH | | PMG3 | Port 6 | FECH-FEDH | | PMG4 | Ports 8 | FEEH-FEFH | Table 10-3. Port Mode Groups ## Table 10-4. Port Mode Group Flags | PM Group ID | Address | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------------------|---------|-------|-------|-------|-------| | PMG1 | FE8H | PM0.3 | PM0.2 | PM0.1 | PM0.0 | | | FE9H | PM7 | "0" | PM5 | PM4 | | PMG2 | FEAH | PM2.3 | PM2.2 | PM2.1 | PM2.0 | | | FEBH | PM3.3 | PM3.2 | PM3.1 | PM3.0 | | PMG3 | FECH | PM6.3 | PM6.2 | PM6.1 | PM6.0 | | | FEDH | 0 | 0 | 0 | 0 | | PMG4 <sup>(2)</sup> | FEEH | PM8.3 | PM8.2 | PM8.1 | PM8.0 | | | FEFH | 0 | 0 | 0 | 0 | #### **NOTES:** # PROGRAMMING TIP — Configuring I/O Ports as Input or Output Configure P0.3 and P2 as an output port and the other ports as input ports: | BITS | EMB | | |------|---------|-----------------------------------------------| | SMB | 15 | | | LD | EA,#08H | | | LD | PMG1,EA | ; P0.3 ← Output, P0.0–0.2, P4, P5, P7 ← Input | | LD | EA,#0FH | · | | LD | PMG2,EA | ; P2.0–2.3 ← Output, P3.0–3.3 ← Input | | LD | EA,#00H | | | LD | PMG3,EA | ; P6 ← Input | | LD | PMG4,EA | ; P8 ← Input | | | | • | <sup>1.</sup> If bit = "0", the corresponding I/O pin is set to input mode. If bit = "1", the pin is set to output mode. All flags are cleared to "0" following RESET. <sup>2.</sup> The higher 4 bits in the PMG4 must be set to "0". ## **PULL-UP RESISTOR MODE REGISTER (PUMOD)** The pull-up resistor mode registers (PUMOD1 and 2) are 8-bit registers used to assign internal pull-up resistors by software to specific I/O ports and pull-down resistor to port 8. I/O ports 4 and 5 are an exception, since these port pins may only be assigned internal pull-up resistors via mask option. When configurable I/O ports 0, 2, 3, 6, and 8 are used as an output pin, its assigned pull-up or pull-down resistor is automatically disabled, even though the pin's pull-up or pull-down is enabled by a corresponding PUMOD bit setting. PUMOD1 and PUMOD2 are mapped to RAM addresses FDCH–FDDH and FDEH–FDFH respectively, and are addressable by 8-bit write instructions only. RESET clears PUMOD register values to logic zero, automatically disconnecting all software-assignable port pull-up and down resistors. | | • | | • , | • | | |----------|---------|--------|-------|-------|-------| | PUMOD ID | Address | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | PUMOD1 | FDCH | PUR3 | PUR2 | PUR1 | PUR0 | | | FDDH | "0" | "0" | PUR7 | PUR6 | | PUMOD2 | FDEH | "0"(2) | PDR8 | "0" | "0" | | | FDFH | "0" | "0" | "0" | "0" | Table 10–5. Pull-Up Resistor Mode Register (PUMOD) Organization #### NOTES: - 1. When bit = "1", pull-up resistors are assigned to the corresponding I/O port: PUR3 for port 3, PUR2 for port 2, and so on. If bit PDR8 is set to 1, pull-down resistors are assigned to port 8. - 2. Bit 3 in the PUMOD2 must be set to "0". # PROGRAMMING TIP — Enabling and Disabling I/O Port Pull-Up Resistors P6 and P7 enable pull-up resistors, P0-P3 disable pull-up resistors. BITS EMB SMB 15 LD EA,#30H LD PUMOD1,E/ PUMOD1,EA : P6 and P7 enable # **PORT 0 CIRCUIT DIAGRAM** Figure 10-1. Port 0 Circuit Diagram # **PORT 1 CIRCUIT DIAGRAM** Figure 10–2. Port 1 Circuit Diagram # **PORT 2, 3, 6 CIRCUIT DIAGRAM** Figure 10-3. Port 2, 3, and 6 Circuit Diagram # **PORT 4, 5 CIRCUIT DIAGRAM** Figure 10-4. Port 4 and 5 Circuit Diagram # **PORT 7 CIRCUIT DIAGRAM** Figure 10-5. Port 7 Circuit Diagram # **PORT 8 CIRCUIT DIAGRAM** Figure 10-6. Port 8 Circuit Diagram # 11 TIMERS and TIMER/COUNTERS #### **OVERVIEW** The KS57C0404/C0408 microcontroller has four timer and timer/counter modules: - 8-bit basic timer (BT) - 8-bit timer/counters (TC0, 1) - Watch timer (WT) The 8-bit basic timer (BT) is the microcontroller's main interval timer. It generates an interrupt request at a fixed time interval when the appropriate modification is made to its mode register. When the contents of the basic timer counter register BCNT overflows, a pulse is output to the basic timer output pin, BTCO. The basic timer also functions as a 'watchdog' timer and is used to determine clock oscillation stabilization time when stop mode is released by an interrupt and after a RESET. The 8-bit timer/counters (TC0, 1) are programmable timer/counters that are used primarily for event counting and for clock frequency modification and output. In addition, TC0 generates a clock signal that can be used by the serial I/O interface. The watch timer (WT) module consists of an 8-bit watch timer mode register, a clock selector, and a frequency divider circuit. Watch timer functions include real-time and watch-time measurement, system clock interval timing, buzzer output generation. # **BASIC TIMER (BT)** #### **OVERVIEW** The 8-bit basic timer (BT) has four functional components: - Clock selector logic - 4-bit mode register (BMOD) - 8-bit counter register (BCNT) - Output enable flag (BOE) The basic timer generates interrupt requests at precise intervals, based on the frequency of the system clock. Timer pulses are output from the basic timer's counter register BCNT to the output pin BTCO when an overflow occurs in the counter register BCNT. You can use the basic timer as a "watchdog" timer for monitoring system events or use BT output to stabilize clock oscillation when stop mode is released by an interrupt and following RESET. Bit settings in the basic timer mode register BMOD turns the BT module on and off, selects the input clock frequency, and controls interrupt or stabilization intervals. #### **Interval Timer Function** The basic timer's primary function is to measure elapsed time intervals. The standard time interval is equal to 256 basic timer clock pulses. To restart the basic timer, one bit setting is required: bit 3 of the mode register BMOD is set to logic one. The input clock frequency and the interrupt and stabilization interval are selected by loading the appropriate bit values to BMOD.2–BMOD.0. The 8-bit counter register, BCNT, is incremented each time a clock signal is detected that corresponds to the frequency selected by BMOD. BCNT continues incrementing as it counts BT clocks until an overflow occurs (• 255). An overflow causes the BT interrupt request flag (IRQB) to be set to logic one to signal that the designated time interval has elapsed. An interrupt request is then generated, BCNT is cleared to logic zero, and counting continues from 00H. #### **Watchdog Timer Function** The basic timer can also be used as a "watchdog" timer to signal the occurrence of specific system events. Each time BCNT overflows, an overflow signal is sent to the basic timer clock output pin, BTCO. The sequence of the BTCO output operation is as follows: - Set the BOE flag to logic one - Set the output latch for pin P0.3 to logic zero - Set the port mode flag for P0.3 (PM0.3) to logic one When the IRQB flag is set and the interrupt is requested, the BCNT overflow signal is sent to the P0.3 latch to be output through the BTCO pin. #### **Oscillation Stabilization Interval Control** Bits 2–0 of the BMOD register are used to select the input clock frequency for the basic timer. This setting also determines the time interval (also referred to as 'wait time') required to stabilize clock signal oscillation when stop mode is released by an interrupt. When a RESET signal is input, the standard stabilization interval for system clock oscillation following the RESET is 31.3 ms at 4.19 MHz. | Register<br>Name | Туре | Description | Size | RAM<br>Address | Addressing<br>Mode | RESET<br>Value | |------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|-----------------------------------------------------|----------------| | BMOD | Control | Controls the clock frequency (mode) of the basic timer; also, the oscillation stabilization interval after stop mode release or RESET | 4-bit | F85H | 4-bit write-<br>only;<br>BMOD.3: 1-bit<br>writeable | "0" | | BCNT | Counter | Counts clock pulses matching the BMOD frequency setting | 8-bit | F86H–F87H | 8-bit<br>read-only | U (Note) | | BOE | Flag | Controls output of basic timer output latch to the BTCO pin | 1-bit | F92H.1 | 1-bit<br>read/write | "0" | Table 11-1. Basic Timer Register Overview NOTE: 'U' means the value is undetermined after a RESET. Figure 11–1. Basic Timer Circuit Diagram #### **BASIC TIMER MODE REGISTER (BMOD)** The basic timer mode register, BMOD, is a 4-bit write-only register located at RAM address F85H. Bit 3, the basic timer start control bit, is also 1-bit addressable. All BMOD values are set to logic zero following RESET and interrupt request signal generation is set to the longest interval. (BT counter operation cannot be stopped.) BMOD settings have the following effects: - Restart the basic timer - Control the frequency of clock signal input to the basic timer - Determine time interval required for clock oscillation to stabilize following the release of stop mode by an interrupt. By loading different values into the BMOD register, you can dynamically modify the basic timer clock frequency during program execution. Four BT frequencies, ranging from $fx/2^{12}$ to $fx/2^5$ , are selectable. Since BMOD's reset value is logic zero, the default clock frequency setting is $fx/2^{12}$ . The most significant bit of the BMOD register, BMOD.3, is used to restart the basic timer. When BMOD.3 is set to logic one (enabled) by a 1-bit write instruction, the contents of the BT counter register (BCNT) and the BT interrupt request flag (IRQB) are both cleared to logic zero, and timer operation is restarted. The combination of bit settings in the remaining three registers — BMOD.2, BMOD.1, and BMOD.0 — determine the clock input frequency and oscillation stabilization interval. Table 11-2. Basic Timer Mode Register (BMOD) Organization | BMOD.3 | Basic Timer Enable/Disable Control Bit | |--------|--------------------------------------------------------| | 1 | Start basic timer; clear IRQB, BCNT, and BMOD.3 to "0" | | BMOD.2 | BMOD.1 | BMOD.0 | |--------|--------|--------| | 0 | 0 | 0 | | 0 | 1 | 1 | | 1 | 0 | 1 | | 1 | 1 | 1 | | Basic Timer Input Clock | Oscillation Stabilization | |-------------------------------|-------------------------------| | fx/2 <sup>12</sup> (1.02 kHz) | 2 <sup>20</sup> /fx (250 ms) | | fx/2 <sup>9</sup> (8.18 kHz) | 2 <sup>17</sup> /fx (31.3 ms) | | fx/2 <sup>7</sup> (32.7 kHz) | 2 <sup>15</sup> /fx (7.82 ms) | | fx/2 <sup>5</sup> (131 kHz) | 2 <sup>13</sup> /fx (1.95 ms) | #### NOTES: - 1. Clock frequencies and oscillation stabilization assume a system oscillator clock frequency (fx) of 4.19 MHz. - 2. fx = system clock frequency. - 3. Oscillation stabilization time is the time required to stabilize clock signal oscillation after stop mode is released. The data in the table column 'Oscillation Stabilization' can also be interpreted as "Interrupt Interval Time." - 4. The standard stabilization time for system clock oscillation following a RESET is 31.3 ms at 4.19 MHz. #### **BASIC TIMER COUNTER (BCNT)** BCNT is an 8-bit counter for the basic timer. It is mapped to RAM addresses F86H–F87H and can be addressed by 8-bit read instructions. RESET leaves the BCNT counter value undetermined. BCNT is automatically cleared to logic zero whenever the BMOD register control bit (BMOD.3) is set to "1" to restart the basic timer. It is incremented each time a clock pulse of the frequency determined by the current BMOD bit settings is detected. When BCNT has incremented to hexadecimal 'FFH' (≥ 255 clock pulses), it is cleared to '00H' and an overflow is generated. The overflow causes the interrupt request flag, IRQB, to be set to logic one. When the interrupt request is generated, BCNT immediately resumes counting incoming clock signals. #### NOTE Always execute a BCNT read operation twice to eliminate the possibility of reading unstable data while the counter is incrementing. If, after two consecutive reads, the BCNT values match, you can select the latter value as valid data. Until the results of the consecutive reads match, however, the read operation must be repeated until the validation condition is met. ## **BASIC TIMER OUTPUT ENABLE FLAG (BOE)** The 1-bit basic timer output enable flag, BOE, is mapped to the second bit of a 4-bit register at RAM location F92H. It can be addressed by 1-bit read and write instructions. | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------|-------|-------|-------|-------| | F92H | TOE1 | TOE0 | BOE | 0 | The BOE flag value enables and disables basic timer output to the BTCO pin at I/O port 0 (P0.3). When BOE is logic zero, basic timer output to the BTCO pin is disabled; when it is logic one, BT output to the BTCO pin is enabled. A RESET clears the BOE flag to "0", disabling basic timer output to the BTCO pin. When the BOE flag is set to "1" and the BCNT register overflows, the overflow signal is sent to the BTCO pin. #### **BASIC TIMER OPERATION SEQUENCE** The basic timer's sequence of operations may be summarized as follows: - 1. Set counter buffer bit (BMOD.3) to logic one to restart the basic timer - 2. BCNT is then incremented by one after each clock pulse corresponding to BMOD selection - 3. BCNT overflows if BCNT ≥ 255 (BCNT = FFH) - 4. When an overflow occurs, the IRQB flag is set by hardware to logic one - The interrupt request is generated - 6. BCNT is then cleared by hardware to logic zero - Basic timer resumes counting clock pulses # PROGRAMMING TIP — Using the Basic Timer 1. To read the basic timer count register (BCNT): BITS EMB SMB 15 BCNTR LD EA,BCNT LD YZ,EA LD EA,BCNT CPSE EA,YZ JR BCNTR 2. When stop mode is released by an interrupt, set the oscillation stabilization interval to 31.3 ms: BITS EMB SMB 15 LD A,#0BH LD BMOD,A ; Wait time is 31.3 ms STOP ; Set stop power-down mode NOP NOP NOP 3. To set the basic timer interrupt interval time to 1.95 ms (at 4.19 MHz): BITS EMB SMB 15 LD A,#0FH LD BMOD,A EI BITS IEB ; Basic timer interrupt enable flag is set to "1" 4. Clear BCNT and the IRQB flag and restart the basic timer: BITS EMB SMB 15 BITS BMOD.3 # 8-BIT TIMER/COUNTERS 0 AND 1 (TC0, TC1) #### **OVERVIEW** The KS57C0404/C0408's TC0 and TC1 are identical except that they have different counter clock sources, which are controlled by the TMODn register. Timer/counters 0 and 1 (TC0, TC1) are used to count system 'events' by identifying the transition (high-to-low or low-to-high) of incoming square wave signals. To indicate that an event has occurred, or that a specified time interval has elapsed, TC generates an interrupt request. By counting signal transitions and comparing the current counter value with the reference register value, TC can be used to measure specific time intervals. A timer/counter has a reloadable counter that consists of two parts: an 8-bit reference register, TREFn (n = 0, 1) into which you write the counter reference value, and an 8-bit counter register, TCNTn (n = 0, 1) whose value is automatically incremented by counter logic. 8-bit mode register, TMODn (n = 0, 1), is used to activate the timer/counter and to select the basic clock frequency to be used for timer/counter operations. To dynamically modify the basic frequency, new values can be loaded into the TMODn register during program execution. #### TC FUNCTION SUMMARY | 8-bit programmable timer | Generates interrupts at specific time intervals based on the selected clock frequency. | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | External event counter | Counts various system "events" based on edge detection of external clock signals at the TC input pin, TCLn ( $n=0,1$ ). To start the event counting operation, TMODn.2 is set to "1" and TMODn.6 is cleared to "0". | | Arbitrary frequency output | Outputs clock frequencies to the TC output pin, TCLOn ( $n = 0, 1$ ). | | External signal divider | Divides the frequency of an incoming external clock signal according to a modifiable reference value (TREFn), and outputs the modified frequency to the TCLOn pin. | | Serial I/O clock source | TC0 can output a modifiable clock signal for use as the SCK clock source. | #### TC COMPONENT SUMMARY Mode register (TMODn) Activates the timer/counter and selects the internal clock frequency or the external clock source at the TCLn pin. Reference register (TREFn) Stores the reference value for the desired number of clock pulses between interrupt requests. Counter register (TCNTn) Counts internal or external clock pulses based on the bit settings in TMODn and TREFn. Clock selector circuit Together with the mode register (TMODn), lets you select one of four internal clock frequencies or an external clock. 8-bit comparator Determines when to generate an interrupt by comparing the current value of the counter register (TCNTn) with the reference value previously programmed into the reference register (TREFn). Output latch (TOLn) Where a TC clock pulse is stored pending output to the serial I/O circuit or to the TC output pin, TCLOn. When the contents of the TCNTn and TREFn registers coincide, the timer/counter interrupt request flag (IRQTn) is set to "1", the status of TOLn is inverted, and an interrupt is generated. Output enable flag (TOEn) Must be set to logic one before the contents of the TOLn latch can be output to TCLOn. Interrupt request flag (IRQTn) Cleared when TC operation starts and the TC interrupt service routine is executed and set to one whenever the counter value and reference value coincide. Interrupt enable flag (IETn) Must be set to logic one before the interrupt requests generated by timer/counters can be processed. Table 11-3. TC0 Register Overview | Register<br>Name | Туре | Description | Size | RAM<br>Address | Addressing<br>Mode | RESET<br>Value | |------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------|------------------------------------------------------------------|----------------| | TMOD0<br>TMOD1 | Control | Controls TC0 and TC1<br>enable/disable (bit 2); clears<br>and resumes counting<br>operation (bit 3); sets input<br>clock and clock frequency (bits<br>6–4) | 8-bit | F90H–F91H<br>FA0H–FA1H | 8-bit write-<br>only;<br>(TMODn.3 is<br>also 1-bit<br>writeable) | "0" | | TCNT0<br>TCNT1 | Counter | Counts clock pulses matching the TMODn frequency setting | 8-bit | F94H–F95H<br>FA4H–FA5H | 8-bit<br>read-only | "0" | | TREF0<br>TREF1 | Reference | Stores reference value for the timer/counters interval setting | 8-bit | F96H–F97H<br>FA8H–FA9H | 8-bit<br>write-only | FFH | | TOE0<br>TOE1 | Flag | Controls timer/counters output to the TCLOn pin | 1-bit | F92H.2<br>F92H.3 | 1-bit<br>write-only | "0" | Figure 11-2. TC0 Circuit Diagram # TC ENABLE/DISABLE PROCEDURE # **Enable Timer/Counter** - Set TMODn.2 to logic one - Set the TC interrupt enable flag IETn to logic one - Set TMODn.3 to logic one TCNTn, IRQTn, and TOLn are cleared to logic zero, and timer/counter operation starts. # **Disable Timer/Counter** Set TMODn.2 to logic zero Clock signal input to the counter register TCNTn is halted. The current TCNTn value is retained and can be read if necessary. #### PROGRAMMABLE TIMER/COUNTER FUNCTION Timer/counters can be programmed to generate interrupt requests at various intervals based on the selected system clock frequency. Its 8-bit TC mode register TMODn is used to activate the timer/counter and to select the clock frequency. The reference register TREFn stores the value for the number of clock pulses to be generated between interrupt requests. The counter register, TCNTn, counts the incoming clock pulses, which are compared to the TREFn value as TCNTn is incremented. When there is a match (TREFn = TCNTn), an interrupt request is generated. To program timer/counter to generate interrupt requests at specific intervals, choose one of four internal clock frequencies (divisions of the system clock, fx) and load a counter reference value into the reference register. The count register is incremented each time an internal counter pulse is detected with the reference clock frequency specified by TMODn.4–TMODn.6 settings. To generate an interrupt request, the TC interrupt request flag (IRQTn) is set to logic one, the status of TOLn is inverted, and the interrupt is generated. The content of the counter register is then cleared to 00H and TC continues counting. The interrupt request mechanism for TC includes an interrupt enable flag (IETn) and an interrupt request flag (IRQTn). #### **TC OPERATION SEQUENCE** The general sequence of operations for using TC can be summarized as follows: - Set TMODn.2 to "1" to enable TC0 and TC1 - 2. Set TMODn.6 to "1" to enable the system clock (fx) input - 3. Set TMODn.5 and TMODn.4 bits to desired internal frequency (fx/2<sup>n</sup>) - 4. Load a value to TREFn to specify the interval between interrupt requests - 5. Set the TC interrupt enable flag (IETn) to "1" - 6. Set TMODn.3 bit to "1" to clear TCNTn, IRQTn, and TOLn, and start counting - 7. TCNTn increments with each internal clock pulse - 8. When the comparator shows TCNTn = TREFn, the IRQTn flag is set to "1" - 9. Output latch (TOLn) logic toggles high or low - 10. Interrupt request is generated - 11. TCNTn is cleared to 00H and counting resumes - 12. Programmable timer/counter operation continues until TMODn.2 is cleared to "0". #### **EVENT COUNTER FUNCTION** Timer/counters can monitor or detect system 'events' by using the external clock input at the TCLn pin as the counter source. The TC mode register selects rising or falling edge detection for incoming clock signals. The counter register is incremented each time the selected state transition of the external clock signal occurs. With the exception of the different TMODn.4–TMODn.6 settings, the operation sequence for TC's event counter function is identical to its programmable timer/counter function. To activate the TC event counter function, - Set TMODn.2 to "1" to enable TC; - Clear TMODn.6 to "0" to select the external clock source at the TCLn pin; - Select TCLn edge detection for rising or falling signal edges by loading the appropriate values to TMODn.5 and TMODn.4. - P3.0 and P3.1 must be set to input mode. Table 11-4. TMODn Settings for TCLn Edge Detection | TMODn.5 | TMODn.4 | TCLn Edge Detection | |---------|---------|---------------------| | 0 | 0 | Rising edges | | 0 | 1 | Falling edges | #### TC CLOCK FREQUENCY OUTPUT Using timer/counters, a modifiable clock frequency can be output to the timer/counter clock output pin, TCLOn. To select the clock frequency, load the appropriate values to the TC mode register, TMODn. The clock interval is selected by loading the desired reference value into the reference register TREFn. In summary, the operational sequence required to output a TC-generated clock signal to the TCLOn pin is as follows: - 1. Load a reference value to TREFn. - 2. Set the internal clock frequency in TMODn. - 3. Initiate TCn clock output to TCLOn (TMODn.2 = "1"). - 4. Set port 2 mode flag (PM2.0 and PM 2.1) to "1". - 5. Set P2.0 and P2.1 output latches to "0". - 6. Set TOEn flag to "1". Each time TCNTn overflows and an interrupt request is generated, the state of the output latch TOLn is inverted and the TC-generated clock signal is output to the TCLOn pin. # PROGRAMMING TIP — TC0 Signal Output to the TCLO0 Pin Output a 30 ms pulse width signal to the TCLO0 pin: BITS EMB SMB 15 LD EA,#79H LD TREF0,EA LD EA,#4CH LD TMOD0,EA LD EA,#01H LD PMG2,EA ; $P2.0 \leftarrow output mode$ BITR P2.0 ; P2.0 clear BITS TOE0 #### TC0 SERIAL I/O CLOCK GENERATION Timer/counter 0 can supply a clock signal to the clock selector circuit of the serial I/O interface for data shifter and clock counter operations. (These internal SIO operations are controlled in turn by the SIO mode register, SMOD). This clock generation function enables you to adjust data transmission rates across the serial interface. Use TMOD0 and TREF0 register settings to select the frequency and interval of the TC0 clock signals to be used as SCK input to the serial interface. The generated clock signal is then sent directly to the serial I/O clock selector circuit — not through the port 2.0 latch and TCLO0 pin (the TOE0 flag may be disabled). #### TC EXTERNAL INPUT SIGNAL DIVIDER By selecting an external clock source and loading a reference value into the TC reference register, TREFn, you can divide the incoming clock signal by the TREFn value and then output this modified clock frequency to the TCLOn pin. The sequence of operations used to divide external clock input can be summarized as follows: - 1. Load a signal divider value to the TREFn register - 2. Clear TMODn.6 to "0" to enable external clock input at the TCLn pin - 3. Set TMODn.5 and TMODn.4 to desired TCLn signal edge detection - 4. Set port 2 mode flag (PM2.0, PM2.1) to output ("1") - 5. Set P2.0 and P2.1 output latches to "0" - 6. Set TOEn flag to "1" to enable output of the divided frequency to the TCLOn pin # PROGRAMMING TIP — External TCL0 Clock Output to the TCL00 Pin Output external TCL0 clock pulse to the TCLO0 pin (divide by four): | DIIO | EIVID | |------|----------| | SMB | 15 | | LD | EA,#01H | | LD | TREF0,EA | | LD | EA,#0CH | | LD | TMOD0,EA | | LD | EA,#01H | | LD | PMG2,EA | | BITR | P2.0 | P2.0 ← output mode 0 ; P2.0 clear BITS TOE0 DITO 11–13 ## TC MODE REGISTER (TMODn) TMODn are the 8-bit mode control registers for timer/counter 0 and 1. They are located at RAM addresses F90H–F91H, FA0H–FA1H respectively, and are addressable by 8-bit write instructions. One bit, TMODn.3, is also 1-bit writeable. RESET clears all TMODn bits to logic zero and disables TC operations. | F90H | TMOD0.3 | TMOD0.2 | "0" | "0" | TMOD0 | |------|---------|---------|---------|---------|-------| | F91H | "0" | TMOD0.6 | TMOD0.5 | TMOD0.4 | | | | | | | | | | FA0H | TMOD1.3 | TMOD1.2 | "0" | "0" | TMOD1 | | FA1H | "0" | TMOD1.6 | TMOD1.5 | TMOD1.4 | | TMODn.2 is the enable/disable bit for timer/counter 0 and 1. When TMODn.3 is set to "1", the contents of TCNTn, IRQTn, and TOLn are cleared, counting starts from 00H, and TMODn.3 is automatically RESET to "0" for normal TC operation. When TC operation stops (TMODn.2 = "0"), the contents of the counter register TCNTn are retained until TC is re-enabled. The TMODn.6, TMODn.5, and TMODn.4 bit settings are used together to select the TC clock source. This selection involves two variables: - Synchronization of timer/counter operations with either the rising edge or the falling edge of the clock signal input at the TCLn pin, and - Selection of one of four frequencies, based on division of the incoming system clock frequency, for use in internal TC operation. | Bit Name | Setting | Resulting TC0 Function | Address | |----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | TMODn.7 | 0 | Always logic zero | F91H (TMOD0) | | TMODn.6 | | | FA1H (TMOD1) | | TMODn.5 | 0,1 | Specify input clock edge and internal frequency | | | TMODn.4 | | | | | TMODn.3 | 1 | Clear TCNTn, IRQTn, and TOLn and resume counting immediately (This bit is automatically cleared to logic zero immediately after counting resumes.) | F90H (TMOD0)<br>FA0H (TMOD1) | | TMODn.2 | 0 | Disable timer/counter; retain TCNTn contents | | | | 1 | Enable timer/counter | | | TMODn.1 | 0 | Always logic zero | | | TMODn.0 | 0 | Always logic zero | | Table 11-5. TC Mode Register (TMODn) Organization Table 11-6. TMODn.6, TMODn.5, and TMODn.4 Bit Settings | TMODn.6 | TMODn.5 | TMODn.4 | TC0 Counter Source | TC1 Counter Source | |---------|---------|---------|----------------------------------------------|----------------------------------------------| | 0 | 0 | 0 | External clock input (TCL0) on rising edges | External clock input (TCL1) on rising edges | | 0 | 0 | 1 | External clock input (TCL0) on falling edges | External clock input (TCL1) on falling edges | | 1 | 0 | 0 | fx/2 <sup>10</sup> (4.09 kHz) | fx/2 <sup>12</sup> (1.02 kHz) | | 1 | 0 | 1 | fx /2 <sup>6</sup> (65.5 kHz) | fx /2 <sup>10</sup> (4.09 kHz) | | 1 | 1 | 0 | fx/2 <sup>4</sup> (262 kHz) | fx/2 <sup>8</sup> (16.4 kHz) | | 1 | 1 | 1 | fx = 4.19 MHz | fx/2 <sup>6</sup> (65.5 kHz) | **NOTE:** 'fx' = system clock of 4.19 MHz. # PROGRAMMING TIP — Restarting TC0 Counting Operation 1. Set TC0 timer interval to 4.09 kHz: BITS EMB SMB 15 LD EA,#4CH LD TMOD0,EA EI BITS IET0 2. Clear TCNT0, IRQT0, and TOL0 and restart TC0 counting operation: BITS EMB SMB 15 BITS TMOD0.3 ## TC COUNTER REGISTER (TCNTn) The 8-bit counter register, TCNTn, is mapped to RAM addresses F94H–F95H and FA4H–FA5H respectively. It is read-only and can be addressed by 8-bit RAM control instructions. RESET sets all counter register values to logic zero (00H). Whenever TMODn.3 is enabled, TCNTn is cleared to logic zero and counting resumes. The TCNTn register value is incremented each time an incoming clock signal is detected that matches the signal edge and frequency setting of the TMODn register (specifically, TMODn.6–TMODn.4). Each time TCNTn is incremented, the new value is compared to the reference value stored in the reference register, TREFn. When TCNTn = TREFn, an overflow occurs in the counter register, the interrupt request flag, IRQTn, is set to logic one, and an interrupt request is generated to indicate that the specified timer/counter interval has elapsed. Figure 11-3. TC Timing Diagram ## TC REFERENCE REGISTER (TREFn) The TC reference register TREFn is an 8-bit write-only register that is mapped to RAM locations F96H–F97H and FA8H–FA9H respectively. It is addressable by 8-bit RAM control instructions. RESET initializes the TREFn value to 'FFH'. TREFn is used to store a reference value to be compared to the incrementing TCNTn register in order to identify an elapsed time interval. Reference values will differ depending upon the specific function that TC is being used to perform — as a programmable timer/counter, event counter, clock signal divider, or arbitrary frequency output source. During timer/counter operation, the value loaded into the reference register is compared to the counter value. When TCNTn = TREFn, the TC output latch (TOLn) is inverted and an interrupt request is generated to signal the interval or event. The TREFn value, together with the TMODn clock frequency selection, determines the specific TC timer interval. Use the following formula to calculate the correct value to load to the TREFn reference register: TC timer interval = $$(TREFn \ value + 1) \times \frac{1}{TMODn \ frequency \ setting}$$ ( assuming a TREFn value $\neq 0$ ) # TC OUTPUT ENABLE FLAG (TOEn) The 1-bit timer/counter output enable flag TOEn controls output from timer/counter to the TCLOn pin. TOEn is mapped to RAM locations F92H.2–F92H.3 and is addressable by 1-bit read and write instructions. | | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------|-------|-------|-------|-------| | F92H | TOE1 | TOE0 | BOE | 0 | When you set the TOEn flag to "1", the contents of TOLn can be output to the TCLOn pin. Whenever a RESET occurs, TOEn is automatically set to logic zero, disabling all TC output. Even when the TOE0 flag is disabled, timer/counter 0 can continue to output an internally-generated clock frequency, via TOL0, to the serial I/O clock selector circuit. #### TC OUTPUT LATCH (TOLn) TOLn is the output latch for timer/counter 0 and 1. When the 8-bit comparator detects a correspondence between the value of the counter register TCNTn and the reference value stored in the TREFn register, the TOLn value is inverted — the latch toggles high-to-low or low-to-high. Whenever the state of TOLn is switched, the TC signal is output. TC output may be directed to the TCLOn pin. TC0 signal can also be output directly to the serial I/O clock selector circuit as the SCK signal. Assuming TC is enabled, when bit 3 of the TMODn register is set to "1", the TOLn latch is cleared to logic zero, along with the counter register and the interrupt request flag, IRQTn, and counting resumes immediately. When TCn is disabled (TMODn.2 = "0"), the contents of the TOLn latch are retained and can be read, if necessary. # PROGRAMMING TIP — Setting a TC0 Timer Interval To set a 30 ms timer interval for TC0, given fx = 4.19 MHz, follow these steps. - 1. Select the timer/counter 0 mode register with a maximum setup time of 62.5 ms (assume the TC0 counter clock = $fx/2^{10}$ , and TREF0 is set to FFH): - 2. Calculate the TREF0 value: $$30 \text{ ms} = \frac{\text{TREF0 value} + 1}{4.09 \text{ kHz}}$$ $$\text{TREF0} + 1 = \frac{30 \text{ ms}}{244 \text{ } \mu \text{s}} = 122.9 = 7 \text{AH}$$ TREF0 value = 7AH - 1 = 79H 3. Load the value 79H to the TREF0 register: | BHS | EMB | |-----|----------| | SMB | 15 | | LD | EA,#79H | | LD | TREF0,EA | | LD | EA,#4CH | | LD | TMOD0,EA | | | | #### **WATCH TIMER** #### **OVERVIEW** The watch timer is a multi-purpose timer consisting of three basic components: - 8-bit watch timer mode register (WMOD) - Clock selector - Frequency divider circuit Watch timer functions include real-time and watch-time measurement and interval timing for the system clock. It is also used as a clock source for generating buzzer output. #### **Real-Time and Watch-Time Measurement** To start watch timer operation, set bit 2 of the watch timer mode register, WMOD.2, to logic one. The watch timer starts, the interrupt request flag IRQW is automatically set to logic one, and interrupt requests commence in 0.5-second intervals. Since the watch timer functions as a quasi-interrupt instead of a vectored interrupt, the IRQW flag should be cleared to logic zero by program software as soon as a requested interrupt service routine has been executed. #### **Using a System Clock Source** The watch timer can generate interrupts based on the system clock frequency. The system clock (fx) is used as the signal source, according to the following formula: Watch timer clock (fw) = $$\frac{\text{System clock (fx)}}{128}$$ = 32.768 kHz (assuming fx = 4.19 MHz) #### **Buzzer Output Frequency Generator** The watch timer can generate a steady 2 kHz, 4 kHz, 8 kHz, or 16 kHz signal at 4.19 MHz to the BUZ pin. To select the BUZ frequency you want, load the appropriate value to the WMOD register. This output can then be used to actuate an external buzzer sound. To generate a BUZ signal, three conditions must be met: - The WMOD.7 register bit at F89H.3 is set to "1" - The output latch for I/O port 2.3 is cleared to "0" - The port 2.3 output mode flag (PM2.3) set to 'output' mode #### **Timing Tests in High-Speed Mode** By setting WMOD.1 (F88H.1) to "1", the watch timer will function in high-speed mode, generating an interrupt every 3.91 ms at 4.19 MHz. At its normal speed (WMOD.1 = '0'), the watch timer generates an interrupt request every 0.5 seconds. High-speed mode is useful for timing events for program debugging sequences. Figure 11–4. Watch Timer Circuit Diagram #### WATCH TIMER MODE REGISTER (WMOD) The watch timer mode register WMOD is used to select specific watch timer operations. It is 8-bit write-only addressable. RESET sets all WMOD bits to logic zero. | F88H | "0" | WMOD.2 | WMOD.1 | "0" | |------|--------|--------|--------|--------| | F89H | WMOD.7 | "0" | WMOD.5 | WMOD.4 | In brief, WMOD settings control the following watch timer functions: Watch timer speed control (WMOD.1) Enable/disable watch timer (WMOD.2) Buzzer frequency selection (WMOD.4) (WMOD.5) Enable/disable buzzer output (WMOD.7) Table 11-7. Watch Timer Mode Register (WMOD) Organization | Bit Name Values | | ues | Function | Address | |-----------------|----------|-----|--------------------------------------------------------|---------| | WMOD.7 | VMOD.7 0 | | Disable buzzer (BUZ) signal output | | | | 1 | | Enable buzzer (BUZ) signal output | | | WMOD.6 | "( | 0" | Always logic zero | | | WMOD.5 – .4 | 0 | 0 | 2 kHz buzzer (BUZ) signal output | F89H | | | 0 | 1 | 4 kHz buzzer (BUZ) signal output | | | | 1 | 0 | 8 kHz buzzer (BUZ) signal output | | | | 1 | 1 | 16 kHz buzzer (BUZ) signal output | | | WMOD.3 | "( | 0" | Always logic zero | | | WMOD.2 | ( | 0 | Disable watch timer; clear frequency dividing circuits | | | | 1 | | Enable watch timer | F88H | | WMOD.1 | ( | 0 | Normal mode; sets IRQW to 0.5 seconds | | | 1 | | 1 | High-speed mode; sets IRQW to 3.91 ms | | | WMOD.0 | ( | 0 | Always logic zero (must be set to zero) | | **NOTE:** System clock frequency (fx) is assumed to be 4.19 MHz. # PROGRAMMING TIP — Using the Watch Timer 1. Select a 0.5 second interrupt, and 2 kHz buzzer enable: BITS EMB SMB 15 LD EA,#80H LD EA,#84H LD WMOD,EA BITS IEW 2. Sample real-time clock processing method: CLOCK BTSTZ IRQW ; 0.5 second check RET ; No, return • ; Yes, 0.5 second interrupt generation • • ; Increment HOUR, MINUTE, SECOND # 12 SERIAL I/O INTERFACE #### **OVERVIEW** The serial I/O interface (SIO) has the following functional components: - 8-bit mode register (SMOD) - Clock selector circuit - 8-bit buffer register (SBUF) - 3-bit serial clock counter Using the serial I/O interface, you can exchange 8-bit data with an external device. You control the transmission frequency by the appropriate bit settings to the SMOD register. The serial interface can run off an internal or an external clock source, or the TOL0 signal that is generated by the 8-bit timer/counter 0, TC0. If you use the TOL0 clock signal, its frequency can be modified to adjust the serial data transmission rate. #### SIO OPERATION SEQUENCE The general sequence of operations for the serial I/O interface may be summarized as follows: - Set SIO mode to transmit-and-receive or to receive-only. - 2. Select MSB-first or LSB-first transmission mode. - Set the SCK clock signal in the mode register, SMOD. - 4. Set SIO interrupt enable flag (IES) to "1". - 5. Initiate SIO transmission by setting bit 3 of the SMOD to "1". - When the SIO operation is completed, IRQS flag is set and an interrupt is generated. Figure 12-1. Serial I/O Interface Circuit Diagram #### **SERIAL I/O MODE REGISTER (SMOD)** The serial I/O mode register, SMOD, is an 8-bit register that specifies the operation mode of the serial interface. SMOD is mapped to RAM address FE0H–FE1H and its RESET value is logic zero. SMOD is organized in two 4-bit registers, as follows: | FE0H | SMOD.3 | SMOD.2 | SMOD.1 | SMOD.0 | |------|--------|--------|--------|--------| | FE1H | SMOD.7 | SMOD.6 | SMOD.5 | 0 | SMOD register settings enable you to select either MSB-first or LSB-first serial transmission, and to operate in transmit-and-receive mode or receive-only mode. SMOD is a write-only register and can be addressed only by 8-bit RAM control instructions. One exception to this is SMOD.3, which can be written by a 1-bit RAM control instruction. When SMOD.3 is set to 1, the contents of the serial interface interrupt request flag, IRQS, and the 3-bit serial clock counter are cleared, and SIO operations are initiated. When the SIO transmission starts, SMOD.3 is cleared to logic zero. | | | rubio 12 ii ele ineue regiotei (emez), elgumzanen | |--------|---|-------------------------------------------------------------------------------------------------------------| | SMOD.0 | 0 | Most significant bit (MSB) is transmitted first | | | 1 | Least significant bit (LSB) is transmitted first | | SMOD.1 | 0 | Receive-only mode; output buffer is off | | | 1 | Transmit-and-receive mode | | SMOD.2 | 0 | Disable the data shifter and clock counter; retain contents of IRQS flag when serial transmission is halted | | | 1 | Enable the data shifter and clock counter; set IRQS flag to "1" when serial transmission is halted | | SMOD.3 | 1 | Clear IRQS flag and 3-bit clock counter to "0"; initiate transmission and then reset this bit to logic zero | | SMOD.4 | 0 | Bit not used; value is always "0" | Table 12-1. SIO Mode Register (SMOD) Organization | SMOD.7 | SMOD.6 | SMOD.5 | Clock Selection | R/W Status of SBUF | |--------|--------|--------|------------------------------------|---------------------------------------------------------------------| | 0 | 0 | 0 | External clock at SCK pin | SBUF is enabled when SIO operation is halted or when SCK goes high. | | 0 | 0 | 1 | Use TOL0 clock from TC0 | | | 0 | 1 | Х | CPU clock: fx/4, fx/8, fx/64 | Enable SBUF read/write | | 1 | 0 | 0 | 4.09 kHz clock: fx/2 <sup>10</sup> | SBUF is enabled when SIO operation is halted or when SCK goes high. | | 1 | 1 | 1 | 262 kHz clock: fx/2 <sup>4</sup> | | - 1. 'fx' = system clock; 'x' means 'don't care.' - 2. kHz frequency ratings assume a system clock (fx) running at 4.19 MHz. - 3. The SIO clock selector circuit cannot select a fx/2<sup>4</sup> clock if the CPU clock is fx/64. #### **SERIAL I/O TIMING DIAGRAMS** Figure 12–2. SIO Timing in Transmit/Receive Mode Figure 12-3. SIO Timing in Receive-Only Mode #### SERIAL I/O BUFFER REGISTER (SBUF) When the serial interface operates in transmit-and-receive mode (SMOD.1 = "1"), transmit data in the SIO buffer register are output to the SO pin (P0.1) at the rate of one bit for each falling edge of the SIO clock. Receive data is simultaneously input from the SI pin (P0.2) to SBUF at the rate of one bit for each rising edge of the SIO clock. When receive-only mode is used, incoming data is input to the SIO buffer at the rate of one bit for each rising edge of the SIO clock. SBUF can be read or written using 8-bit RAM control instructions. It is mapped to addresses FE4H–FE5H. Following a RESET, the value of SBUF is undetermined. # PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O 1. Transmit the data value 48H through the serial I/O interface using an internal clock frequency of fx/2<sup>4</sup> and in MSB-first mode: ``` BITS EMB SMB 15 LD EA,#03H LD PMG1,EA P0.0 / SCK and P0.1 / SO \leftarrow Output LD EA,#48H LD SBUF, EA LD EA,#0EEH LD SMOD, EA SIO data transfer ``` 2. Use CPU clock to transfer and receive serial data at high speed: | | BITR<br>LD | EMB<br>EA,#03H | | | |-------|------------|----------------|---|----------------------------------------------------------------------------| | | LD | PMG1,EA | , | P0.0 / SCK and P0.1 / SO $\leftarrow$ Output, P0.2 / SI $\leftarrow$ Input | | | LD | EA,TDATA | ; | TDATA address = Bank0 (20H-7FH) | | | LD | SBUF,EA | | | | | LD | EA,#4FH | | | | | LD | SMOD,EA | ; | SIO start | | | BITR | IES | ; | SIO Interrupt Enable | | STEST | BTSTZ | IRQS | | | | | JR | STEST | | | | | LD | EA,SBUF | | | | | LD | RDATA,EA | ; | RDATA address = Bank0 (20H-7FH) | | | | | | | # PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O (Continued) 3. Transmit and receive an internal clock frequency of 4.09 kHz (at 4.19 MHz) in LSB-first mode: | | BITS<br>LD<br>LD<br>LD<br>LD<br>LD<br>LD<br>LD | EMB EA,#03H PMG1,EA EA,TDATA SBUF,EA EA,#8FH SMOD,EA | ; | P0.0 / SCK and P0.1 / SO ← Output, P0.2/SI ← Input TDATA address = Bank0 (20H-7FH) | |------|------------------------------------------------|------------------------------------------------------|---|------------------------------------------------------------------------------------| | | El | OWOD,LA | , | SIO Start | | | BITS<br>• | IES | ; | SIO Interrupt Enable | | | • | | | | | INTS | PUSH<br>PUSH<br>BITR | SB<br>EA<br>EMB | ; | Store SMB, SRB<br>Store EA | | | LD | EA,TDATA | ; | EA ← Receive data TDATA address = Bank0 (20H-7FH) | | | XCH<br>LD<br>BITS<br>POP<br>POP<br>IRET | EA,SBUF<br>RDATA,EA<br>SMOD.3<br>EA<br>SB | , | Transmit data ↔ Receive data RDATA address = Bank0 (20H-7FH) SIO start | ## PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O (Continued) 4. Transmit and receive an external clock in LSB-first mode: **BITR EMB** EA,#02H LD PMG,EA ; $P0.1 / SO \leftarrow Output$ , P0.0 / SCK and $P0.2 / SI \leftarrow Input$ LD LD EA,TDATA ; TDATA address = Bank0 (20H-7FH) SBUF,EA LD EA,#0FH LD LD SMOD, EA ; SIO start ΕI **BITS IES** ; SIO Interrupt Enable **INTS PUSH** SB Store SMB, SRB EΑ ; Store EA **PUSH** BITR **EMB** LD EA,TDATA ; EA $\leftarrow$ Transmit data TDATA address = Bank0 (20H-7FH) XCH EA,SBUF Transmit data ↔ Receive data RDATA, EA RDATA address = Bank0 (20H-7FH) LD **BITS** SMOD.3 SIO start POP EΑ POP SB **IRET** High Speed SIO Transmission # 13 ELECTRICAL DATA In this section, information on KS57C0404/0408 electrical characteristics is presented as tables and graphics. The information is arranged in the following order: #### **Standard Electrical Characteristics** - Absolute maximum ratings - D.C. electrical characteristics - System clock oscillator characteristics - I/O capacitance - A.C. electrical characteristics - Operating voltage range #### **Miscellaneous Timing Waveforms** - A.C timing measurement point - Clock timing measurement at X<sub>in</sub> and X<sub>out</sub> - TCL timing - Input timing for RESET - Input timing for external interrupts - Serial data transfer timing #### **Stop Mode Characteristics and Timing Waveforms** - RAM data retention supply voltage in stop mode - Stop mode release timing when initiated by RESET - Stop mode release timing when initiated by an interrupt request Table 13-1. Absolute Maximum Ratings $(T_A = 25 \,^{\circ}C)$ | Parameter | Symbol | Conditions | Rating | Units | |-----------------------|------------------|------------------------------|----------------------------------------------|-------| | Supply Voltage | $V_{DD}$ | _ | -0.3 to $+6.5$ | V | | Input Voltage | V <sub>I1</sub> | All I/O ports except 4 and 5 | $-0.3$ to $V_{DD} + 0.3$ | V | | Output Voltage | V <sub>O</sub> | _ | $-0.3$ to $V_{DD} + 0.3$ | V | | Output Current High | I <sub>OH</sub> | One I/O port active | <b>– 15</b> | mA | | | | All I/O ports active | - 30 | | | Output Current Low | I <sub>OL</sub> | One I/O port active | + 30 (Peak value)<br>+ 15 <sup>(note)</sup> | mA | | | | All I/O posto total | 1 .0 | | | | | All I/O ports, total | + 100 (Peak value)<br>+ 60 <sup>(note)</sup> | | | Operating Temperature | T <sub>A</sub> | _ | - 40 to + 85 | °C | | Storage Temperature | T <sub>stg</sub> | - | -65 to +150 | °C | **NOTE:** The values for output current low ( $I_{OL}$ ) are calculated as peak value $\times$ $\sqrt{\text{Duty}}$ . Table 13-2. D.C. Electrical Characteristics $(T_A = -40 \,^{\circ}\text{C to } + 85 \,^{\circ}\text{C}, \, V_{DD} = 1.8 \,^{\vee}\text{V to } 5.5 \,^{\vee}\text{V})$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------|-------------------|----------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|----------| | Input High<br>Voltage | V <sub>IH1</sub> | All input pins except those specified below for V <sub>IH2</sub> – V <sub>IH4</sub> | 0.7 V <sub>DD</sub> | - | V <sub>DD</sub> | <b>V</b> | | | $V_{IH2}$ | Ports 0, 1, 3, 6, 7, and RESET | 0.8 V <sub>DD</sub> | | | | | | V <sub>IH3</sub> | Ports 4 and 5 with pull-up resistors assigned | 0.7 V <sub>DD</sub> | | | | | | | Ports 4 and 5 are open-drain | | | | | | | $V_{IH4}$ | X <sub>in</sub> and X <sub>out</sub> | V <sub>DD</sub> = 0.1 | | | | | Input Low<br>Voltage | V <sub>IL1</sub> | All input pins except those specified below for V <sub>IL2</sub> –V <sub>IL3</sub> | _ | _ | 0.3 V <sub>DD</sub> | V | | | $V_{IL2}$ | Ports 0, 1, 3, 6, 7, and RESET | | | 0.2 V <sub>DD</sub> | | | | V <sub>IL3</sub> | X <sub>in</sub> and X <sub>out</sub> | | | 0.1 | | | Output High<br>Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1 mA<br>Ports except 1, 4, and 5 | V <sub>DD</sub> – 1.0 | _ | _ | V | | Output Low<br>Voltage | V <sub>OL1</sub> | $V_{DD} = 4.5 \text{ V}$ to 5.5 V<br>$I_{OL} = 15 \text{ mA}$ , Ports 4, 5 only | - | _ | 2 | V | | | | V <sub>DD</sub> = 1.8 to 5.5 V<br>I <sub>OL</sub> = 1.6mA | | | 0.4 | | | | V <sub>OL2</sub> | $V_{DD}$ = 4.5 V to 5.5 V $I_{OL}$ = 4 mA All output ports except ports 4,5 | | | 2 | | | | | $V_{DD} = 1.8 \text{ to } 5.5 \text{ V}$<br>$I_{OL} = 1.6 \text{mA}$ | | | 0.4 | | | Input High<br>Leakage<br>Current | I <sub>LIH1</sub> | V <sub>I</sub> = V <sub>DD</sub> All input pins except those specified below for I <sub>LIH2</sub> | - | - | 3 | μА | | | I <sub>LIH2</sub> | $V_I = V_{DD}$<br>$X_{in}$ and $X_{out}$ | | | 20 | | | Input Low<br>Leakage<br>Current | I <sub>LIL1</sub> | $V_I = 0_V$<br>All input pins except below and RESET | - | - | - 3 | μΑ | | | I <sub>LIL2</sub> | $V_I = 0 V$<br>$X_{in}$ and $X_{out}$ only | | | - 20 | | Table 13–2. D.C. Electrical Characteristics (Continued) $(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, \, V_{DD} = 1.8 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ | Parameter | Symbol | Conditions | | Min | Тур | Max | Units | |--------------------------------|-------------------|----------------------------------------------------------------------------------|----------|-----|------|-----|-------| | Output High<br>Leakage Current | I <sub>LOH</sub> | $V_O = V_{DD,}$ All output pins | | _ | - | 3 | μA | | Output Low<br>Leakage Current | I <sub>LOL</sub> | V <sub>O</sub> = 0 V, All output pins | | - | - | - 3 | μA | | Pull-Up<br>Resistor | R <sub>L1</sub> | V <sub>I</sub> = 0 V; V <sub>DD</sub> = 5 V<br>Ports 0, 1 (not P1.3), 2, 3, 6, 7 | 25 | 47 | 100 | kΩ | | | | | V <sub>DD</sub> = 3 V | | 50 | 95 | 200 | | | | R <sub>L2</sub> | $V_O = V_{DD} - 2V$ ; $V_{DD} = 5V$<br>Ports 4 and 5 only | | 15 | 47 | 70 | | | | | V <sub>DD</sub> = 3 V | | 10 | 45 | 60 | | | | R <sub>L3</sub> | $V_{DD} = 5 \text{ V}; V_{I} = 0 \text{V}; \text{RESET}$ | | 100 | 220 | 400 | | | | | V <sub>DD</sub> = 3 V | | 200 | 450 | 800 | | | Pull-Down | R <sub>L4</sub> | $V_{DD} = 5 \text{ V}; V_{I} = V_{DD}; \text{ Port } 8$ | | 25 | 47 | 100 | kΩ | | Resistor | | V <sub>DD</sub> = 3 V | | 50 | 95 | 200 | | | Supply | I <sub>DD1</sub> | Run mode; $V_{DD} = 5 \text{ V} \pm 10\%$ | 6.0 MHz | _ | 3.9 | 8.0 | mA | | Current (1) | | Crystal oscillator; C1 = C2 = 22 pF | 4.19 MHz | | 2.9 | 5.5 | | | | | V <sub>DD</sub> = 3 V ± 10% | 6.0 MHz | | 1.8 | 4.0 | | | | | | 4.19 MHz | | 1.3 | 3.0 | | | | $I_{DD2}$ | Run mode; $V_{DD} = 5 \text{ V} \pm 10\%$ | 6.0 MHz | - | 1.3 | 2.5 | mA | | | | crystal oscillator, C1 = C2 = 22 pF | 4.19 MHz | | 1.2 | 1.8 | | | | | $V_{DD} = 3 V \pm 10\%$ | 6.0 MHz | | 0.5 | 1.5 | | | | | | 4.19 MHz | | 0.44 | 1.0 | | | | I <sub>DD</sub> 3 | Stop mode; $V_{DD} = 5 \text{ V} \pm 10\%$ | | _ | 0.2 | 3 | μA | | | | Stop mode; $V_{DD} = 3 \text{ V} \pm 10\%$ | | | 0.1 | 2 | | - 1. D.C. electrical values for Supply Current ( $I_{DD1}$ to $I_{DD3}$ ) do not include current drawn through internal pull-up resistors. - 2. The supply current assumes a CPU clock of fx/4. Table 13-3. Main System Clock Oscillator Characteristics (T<sub>A</sub> = $-40\,^{\circ}\text{C}$ + $85\,^{\circ}\text{C}$ , V<sub>DD</sub> = $1.8\,\text{V}$ to $5.5\,\text{V}$ ) | Oscillator | Clock<br>Configuration | Parameter | Test Condition | Min | Тур | Max | Units | |-----------------------|------------------------|-------------------------------------------------------------------------------------|--------------------------------------------|------|-----|------|-------| | Ceramic<br>Oscillator | Xin Xout C1 C2 | Oscillation frequency (1) | V <sub>DD</sub> = 2.7 V to 5.5 V | 0.4 | 1 | 6.0 | MHz | | | | | V <sub>DD</sub> = 1.8 V to 5.5 V | 0.4 | 1 | 4.2 | | | | | Stabilization time (2) | $V_{DD} = 3 V$ | ı | - | 4 | ms | | Crystal<br>Oscillator | Xin Xout C1 C2 | Oscillation frequency <sup>(1)</sup> | V <sub>DD</sub> = 2.7 V to 5.5 V | 0.4 | - | 6.0 | MHz | | | | | $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V}$ | 0.4 | _ | 4.2 | | | | | Stabilization time (2) | $V_{DD} = 3 V$ | _ | _ | 10 | ms | | External<br>Clock | Xin Xout | X <sub>in</sub> input frequency <sup>(1)</sup> | V <sub>DD</sub> = 2.7 V to 5.5 V | 0.4 | 1 | 6.0 | MHz | | | | | V <sub>DD</sub> = 1.8 V to 5.5 V | 0.4 | _ | 4.2 | | | | | X <sub>in</sub> input high and low level width (t <sub>XH</sub> , t <sub>XL</sub> ) | - | 83.3 | _ | 1250 | ns | #### **NOTES** - 1. Oscillation frequency and $X_{in}$ input frequency data are for oscillator characteristics only. - 2. Stabilization time is the interval required for oscillating stabilization after a power-on occurs, or when stop mode is terminated. 13-5 ### Table 13-4. Input/Output Capacitance $(T_A = 25 \,^{\circ}C, V_{DD} = 0 \, V)$ | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------|------------------|------------------------------------------------------------|-----|-----|-----|-------| | Input Capacitance | C <sub>IN</sub> | f = 1 MHz; Unmeasured pins are returned to V <sub>SS</sub> | _ | - | 15 | pF | | Output Capacitance | C <sub>OUT</sub> | | | | | | | I/O Capacitance | C <sub>IO</sub> | | | | | | #### Table 13-5. A.C. Electrical Characteristics $(T_A = -40 \,^{\circ}C \, to \, +85 \,^{\circ}C, \, V_{DD} = 1.8 \, V \, to \, 5.5 \, V)$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------|-----|-----|-------| | Instruction Cycle<br>Time | t <sub>CY</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V | 0.67 | - | 64 | μs | | | | V <sub>DD</sub> = 1.8 V to 5.5 V | 0.95 | | | | | TCL0, TCL1 Input<br>Frequency | f <sub>TIO</sub> , f <sub>TI1</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V | 0 | _ | 1.5 | MHz | | | | V <sub>DD</sub> = 1.8 V to 5.5V | | | 1 | | | TCL0, TCL1 Input<br>High, Low Width | t <sub>TIH0</sub> , t <sub>TIL0</sub> t <sub>TIH1</sub> , t <sub>TIL1</sub> | $V_{DD} = 2.7 \text{ V}$ to 5.5 V | 0.48 | - | _ | μs | | | | V <sub>DD</sub> = 1.8 V to 5.5 V | 1.8 | • | | | | SCK Cycle Time | <sup>t</sup> KCY | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 800 | - | _ | μs | | | | Internal SCK source | 670 | | | | | | | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source | 3200 | | | | | | | Internal SCK source | 3800 | | | | | SCK High, Low<br>Width | t <sub>KH,</sub> t <sub>KL</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 335 | _ | _ | μs | | | | Internal SCK source | t <sub>KCY</sub> /<br>2 – 50 | | | | | | | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source | 1600 | | | | | | | Internal SCK source | t <sub>KCY</sub> /<br>2 – 150 | | | | Table 13-5. A.C. Electrical Characteristics (Continued) $(T_A = -40 \, ^{\circ}C \, to \, +85 \, ^{\circ}C, \, V_{DD} = 1.8 \, V \, to \, 5.5 \, V)$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------|---------------------------------------|---------------------------------------------------------|-----|-----|------|-------| | SI Setup Time to SCK High | t <sub>SIK</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 100 | - | _ | ns | | | | Internal SCK source | 150 | | | | | | | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source | 150 | | | | | | | Internal SCK source | 500 | | | | | SI Hold Time to<br>SCK High | t <sub>KSI</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 400 | _ | _ | ns | | | | Internal SCK source | 400 | | | | | | | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source | 600 | | | | | | | Internal SCK source | 500 | | | | | Output Delay for SCK to SO | t <sub>KSO</sub> (1) | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | - | _ | 300 | ns | | | | Internal SCK source | | | 250 | | | | | V <sub>DD</sub> = 1.8 V to 5.5 V<br>External SCK source | | | 1000 | | | | | Internal SCK source | | | 1000 | | | Interrupt Input<br>High, Low Width | t <sub>INTH</sub> , t <sub>INTL</sub> | INT0 | (2) | - | _ | μs | | | | INT1, INT2, INT4, KS0 - KS7 | 10 | | | | | RESET Input Low<br>Width | t <sub>RSL</sub> | Input | 10 | - | _ | μs | - 1. R(1Kohm) and C(100pF) are the load resistance and load capacitance of the SO output line. - 2. Minimum value for INT0 is based on a clock of 2t<sub>CY</sub> or 128 / fx as assigned by the IMOD0 register setting. Figure 13-1. Standard Operating Voltage Range Table 13-6. RAM Data Retention Supply Voltage in Stop Mode $$(T_A = -40 \,^{\circ}C \text{ to } + 85 \,^{\circ}C)$$ | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------|-------------------|---------------------------|-----|----------------------|-----|------| | Data retention supply voltage | $V_{DDDR}$ | _ | 1.5 | _ | 5.5 | V | | Data retention supply current | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 1.5 V | _ | 0.1 | 10 | μΑ | | Release signal set time | t <sub>SREL</sub> | - | 0 | _ | _ | μs | | Oscillator stabilization wait | t <sub>WAIT</sub> | Released by RESET | _ | 2 <sup>17</sup> / fx | _ | ms | | time <sup>(1)</sup> | | Released by interrupt | _ | (2) | _ | ms | - 1. During oscillator stabilization wait time, all CPU operations must be stopped to avoid instability during oscillator start-up. - 2. Use the basic timer mode register (BMOD) interval timer to delay execution of CPU instructions during the wait time. #### **TIMING WAVEFORMS** Figure 13-2. Stop Mode Release Timing When Initiated By RESET Figure 13-3. Stop Mode Release Timing When Initiated By Interrupt Request ### **Timing Waveforms (continued)** Figure 13–4. A.C. Timing Measurement Points (Except for Xin) Figure 13-5. Clock Timing Measurement at Xin Figure 13-6. TCL Timing Figure 13–7. Input Timing for RESET Signal Figure 13–8. Input Timing for External Interrupts and Quasi-Interrupts Figure 13-9. Serial Data Transfer Timing # 14 MECHANICAL DATA This section contains the following information about the device package: - 42-SDIP-600 package dimensions in millimeters - 44-QFP-1010B package dimensions in millimeters Figure 14-1. 42-SDIP-600 Package Dimensions Figure 14–2. 44-QFP-1010B Package Dimensions # 15 KS57P0408 OTP #### **OVERVIEW** The KS57P0408 single-chip CMOS microcontroller is the OTP (One Time Programmable) version of the KS57C0404/C0408 microcontroller. It has an on-chip OTP ROM instead of masked ROM. The EPROM is accessed by serial data format. The KS57P0408 is fully compatible with the KS57C0404/C0408, both in function and in pin configuration. Because of its simple programming requirements, the KS57P0408 is ideal for use as an evaluation chip for the KS57C0404/C0408. Figure 15-1. KS57P0408 Pin Assignments (42-SDIP Package) Figure 15-2. KS57P0408 Pin Assignments (44-QFP Package) Table 15-1. Descriptions of Pins Used to Read/Write the EPROM | Main Chip | During Programming | | | | | | |-----------------------------------|-----------------------------------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Name | Pin Name | Pin No. | I/O | Function | | | | P3.1 | SDAT | 19 (37) | I/O | Serial data pin. Output port when reading and input port when writing. Can be assigned as a Input / push-pull output port. | | | | P3.0 | SCLK | 20 (38) | I/O | Serial clock pin. Input only pin. | | | | TEST | V <sub>PP</sub> (TEST) | 22 (40) | I | Power supply pin for EPROM cell writing (indicates that OTP enters into the writing mode). When 12.5 V is applied, OTP is in writing mode and when 5 V is applied, OTP is in reading mode. (Option) | | | | RESET | RESET | 31 (5) | ı | Chip initialization | | | | V <sub>DD</sub> / V <sub>SS</sub> | V <sub>DD</sub> / V <sub>SS</sub> | 21/42(39/16) | I | Logic power supply pin. VDD should be tied to +5 V during programming. | | | NOTE: () means the 44-QFP OTP pin number. Table 15-2. Comparison of KS57P0408 and KS57C0404/C0408 Features | Characteristic | Characteristic KS57P0408 | | |-------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------| | Program Memory | 8 K-byte EPROM | 4 K-byte mask ROM: KS57C0404<br>8 K-byte mask ROM: KS57C0408 | | Operating Voltage (V <sub>DD</sub> ) | 2.0 V to 5.5 V | 1.8 V to 5.5V | | OTP Programming Mode | V <sub>DD</sub> = 5 V, V <sub>PP</sub> (TEST)=12.5V | | | Pin Configuration | 42SDIP, 44QFP | 42SDIP, 44QFP | | EPROM Programmability User Program 1 time | | Programmed at the factory | #### **OPERATING MODE CHARACTERISTICS** When 12.5 V is supplied to the $V_{PP}(TEST)$ pin of the KS57P0408, the EPROM programming mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 15–3 below. Table 15-3. Operating Mode Selection Criteria | V <sub>DD</sub> | Vpp | REG/ | Address | R/W | Mode | |-----------------|--------|------|----------|-----|-----------------------| | | (TEST) | MEM | (A15-A0) | | | | 5 V | 5 V | 0 | 0000H | 1 | EPROM read | | | 12.5 V | 0 | 0000H | 0 | EPROM program | | | 12.5 V | 0 | 0000H | 1 | EPROM verify | | | 12.5 V | 1 | 0E3FH | 0 | EPROM read protection | NOTE: "0" means Low level; "1" means High level. ### Table 15-4. D.C. Electrical Characteristics $(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.0 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |----------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------| | Input High<br>Voltage | All input pins except those specified below for $V_{IH2} - V_{IH2}$ | | 0.7 V <sub>DD</sub> | - | V <sub>DD</sub> | V | | | V <sub>IH2</sub> | Ports 0, 1, 3, 6, 7, and RESET | 0.8 V <sub>DD</sub> | | | | | | V <sub>IH3</sub> | Ports 4 and 5 with pull-up resistors assigned | 0.7 V <sub>DD</sub> | | | | | | | Ports 4 and 5 are open-drain | | | | | | | $V_{IH4}$ | X <sub>in</sub> and X <sub>out</sub> | V <sub>DD</sub> - 0.1 | | | | | Input Low<br>Voltage | V <sub>IL1</sub> | All input pins except those specified below for V <sub>IL2</sub> –V <sub>IL3</sub> | - | _ | 0.3 V <sub>DD</sub> | V | | | V <sub>IL2</sub> | Ports 0, 1, 3, 6, 7, and RESET | | | 0.2 V <sub>DD</sub> | | | | V <sub>IL3</sub> | X <sub>in</sub> and X <sub>out</sub> | | | 0.1 | | | Output High<br>Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1 mA<br>Ports except 1, 4, and 5 | V <sub>DD</sub> – 1.0 | - | _ | V | | Output Low V <sub>OL1</sub> | V <sub>OL1</sub> | $V_{DD} = 4.5 \text{ V}$ to 5.5 V<br>$I_{OL} = 15 \text{ mA}$ , Ports 4, 5 only | - | - | 2 | V | | | | $V_{DD} = 2.0 \text{ to } 5.5 \text{ V}$<br>$I_{OL} = 1.6 \text{mA}$ | | | 0.4 | | | | V <sub>OL2</sub> | $V_{DD} = 4.5 \text{ V}$ to 5.5 V $I_{OL} = 4 \text{ mA}$ All output ports except ports 4,5 | | | 2 | | | | | $V_{DD} = 2.0 \text{ to } 5.5 \text{ V}$<br>$I_{OL} = 1.6 \text{mA}$ | | | 0.4 | | | Input High<br>Leakage<br>Current | I <sub>LIH1</sub> | $V_I = V_{DD}$ All input pins except those specified below for $I_{LIH2}$ | - | - | 3 | μΑ | | | I <sub>LIH2</sub> | $V_I = V_{DD}$<br>$X_{in}$ and $X_{out}$ | | | 20 | | | Input Low<br>Leakage<br>Current | I <sub>LIL1</sub> | $V_I = 0_V$<br>All input pins except below and RESET | - | _ | -3 | μΑ | | | I <sub>LIL2</sub> | $V_I = 0 V$<br>$X_{in}$ and $X_{out}$ only | | | - 20 | | Table 15-4. D.C. Electrical Characteristics (Continued) $(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.0 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ | Parameter | Symbol | Conditions | | Min | Тур | Max | Units | |--------------------------------|-------------------|----------------------------------------------------------------------------------|----------|-----|------|-----|-------| | Output High<br>Leakage Current | I <sub>LOH</sub> | $V_O = V_{DD,}$ All output pins | | - | - | 3 | μA | | Output Low<br>Leakage Current | I <sub>LOL</sub> | V <sub>O</sub> = 0 V, All output pins | | - | _ | - 3 | μA | | Pull-Up<br>Resistor | R <sub>L1</sub> | V <sub>I</sub> = 0 V; V <sub>DD</sub> = 5 V<br>Ports 0, 1 (not P1.3), 2, 3, 6, 7 | | 25 | 47 | 100 | kΩ | | | | V <sub>DD</sub> = 3 V | | 50 | 95 | 200 | | | | R <sub>L2</sub> | $V_O = V_{DD} - 2V$ ; $V_{DD} = 5V$<br>Ports 4 and 5 only | | 15 | 47 | 70 | | | | | V <sub>DD</sub> = 3 V | | | 45 | 60 | | | | R <sub>L3</sub> | $V_{DD} = 5 \text{ V}; V_{I} = 0 \text{V}; \text{RESET}$ | | 100 | 220 | 400 | | | | | V <sub>DD</sub> = 3 V | | 200 | 450 | 800 | | | Pull-Down | R <sub>L4</sub> | $V_{DD} = 5 \text{ V}; V_{I} = V_{DD}; \text{ Port } 8$ | | 25 | 47 | 100 | kΩ | | Resistor | | V <sub>DD</sub> = 3 V | | 50 | 95 | 200 | | | Supply | I <sub>DD1</sub> | Run mode; $V_{DD} = 5 \text{ V} \pm 10\%$ | 6.0 MHz | _ | 3.9 | 8.0 | mA | | Current (1) | | Crystal oscillator; C1 = C2 = 22 pF | 4.19 MHz | | 2.9 | 5.5 | | | | | V <sub>DD</sub> = 3 V ± 10% | 6.0 MHz | | 1.8 | 4.0 | | | | | | 4.19 MHz | | 1.3 | 3.0 | | | | $I_{DD2}$ | Run mode; $V_{DD} = 5 \text{ V} \pm 10\%$ | 6.0 MHz | - | 1.3 | 2.5 | mA | | | | crystal oscillator, C1 = C2 = 22 pF | 4.19 MHz | | 1.2 | 1.8 | | | | | $V_{DD} = 3 V \pm 10\%$ | 6.0 MHz | | 0.5 | 1.5 | | | | | | 4.19 MHz | | 0.44 | 1.0 | | | | I <sub>DD</sub> 3 | Stop mode; $V_{DD} = 5 \text{ V} \pm 10\%$ | | _ | 0.2 | 3 | μA | | | | Stop mode; $V_{DD} = 3 \text{ V} \pm 10\%$ | | | 0.1 | 2 | | - 1. D.C. electrical values for Supply Current ( $I_{DD1}$ to $I_{DD3}$ ) do not include current drawn through internal pull-up resistors. - 2. The supply current assumes a CPU clock of fx/4. ### Table 15-5. A.C. Electrical Characteristics $(T_A = -40~^{\circ}C$ to +85 $^{\circ}C$ , $V_{DD} = 2.0~V$ to 5.5 V) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------|-----|-----|----------| | Instruction Cycle<br>Time | t <sub>CY</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V | 0.67 | _ | 64 | μs | | | | $V_{DD} = 2.0 \text{ V} \text{ to } 5.5 \text{ V}$ | 0.95 | | | | | TCL0, TCL1 Input<br>Frequency | f <sub>TIO</sub> , f <sub>TI1</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V | 0 | _ | 1.5 | MHz | | | | V <sub>DD</sub> = 2.0 V to 5.5V | | | 1 | <u>'</u> | | TCL0, TCL1 Input<br>High, Low Width | t <sub>TIH0</sub> , t <sub>TIL0</sub> t <sub>TIH1</sub> , t <sub>TIL1</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V | 0.48 | _ | _ | μs | | | | V <sub>DD</sub> = 2.0 V to 5.5 V | 1.8 | | | | | SCK Cycle Time | t <sub>KCY</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 800 | _ | _ | μs | | | | Internal SCK source | 670 | | | | | | | V <sub>DD</sub> = 2.0 V to 5.5 V<br>External SCK source | 3200 | | | | | | | Internal SCK source | 3800 | | | | | SCK High, Low<br>Width | t <sub>KH</sub> , t <sub>KL</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 335 | - | _ | μs | | | | Internal SCK source | t <sub>KCY</sub> /<br>2 – 50 | | | | | | | V <sub>DD</sub> = 2.0 V to 5.5 V<br>External SCK source | 1600 | | | | | | | Internal SCK source | t <sub>KCY</sub> /<br>2 – 150 | | | | Table 15-5. A.C. Electrical Characteristics (Continued) $(T_A = -40 \,^{\circ}C \text{ to } + 85 \,^{\circ}C, \, V_{DD} = 2.0 \,\text{V} \text{ to } 5.5 \,\text{V})$ | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------|---------------------------------------|---------------------------------------------------------|-----|-----|------|-------| | SI Setup Time to SCK High | t <sub>SIK</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 100 | _ | _ | ns | | | | Internal SCK source | 150 | | | | | | | V <sub>DD</sub> = 2.0 V to 5.5 V<br>External SCK source | 150 | | | | | | | Internal SCK source | 500 | | | | | SI Hold Time to<br>SCK High | t <sub>KSI</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 400 | _ | _ | ns | | | | Internal SCK source | 400 | | | | | | | V <sub>DD</sub> = 2.0 V to 5.5 V<br>External SCK source | 600 | | | | | | | Internal SCK source | 500 | | | | | Output Delay for SCK to SO | t <sub>KSO</sub> (1) | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | - | _ | 300 | ns | | | | Internal SCK source | | | 250 | | | | | V <sub>DD</sub> = 2.0 V to 5.5 V<br>External SCK source | | | 1000 | | | | | Internal SCK source | | | 1000 | | | Interrupt Input<br>High, Low Width | t <sub>INTH</sub> , t <sub>INTL</sub> | INT0 | (2) | _ | _ | μs | | | | INT1, INT2, INT4, KS0 - KS7 | 10 | | _ | | | RESET Input Low<br>Width | t <sub>RSL</sub> | Input | 10 | _ | _ | μs | - 1. R(1Kohm) and C(100pF) are the load resistance and load capacitance of the SO output line. - 2. Minimum value for INT0 is based on a clock of 2t<sub>CY</sub> or 128 / fx as assigned by the IMOD0 register setting. Figure 15–3. Standard Operating Voltage Range Figure 15–4. OTP Programming Algorithm 16 # **Development Tools** #### **OVERVIEW** Samsung provides a powerful and easy-to-use development support system in turnkey form. The development support system is configured with a host system, debugging tools, and support software. For the host system, any standard computer that operates with MS-DOS as its operating system can be used. One type of debugging tool including hardware and software is provided: the sophisticated and powerful in-circuit emulator, SMDS2+, for KS57, KS86, KS88 families of microcontrollers. The SMDS2+ is a new and improved version of SMDS2. Samsung also offers support software that includes debugger, assembler, and a program for setting options. #### SHINE Samsung Host Interface for In-Circuit Emulator, SHINE, is a multi-window based debugger for SMDS2+. SHINE provides pull-down and pop-up menus, mouse support, function/hot keys, and context-sensitive hyper-linked help. It has an advanced, multiple-windowed user interface that emphasizes ease of use. Each window can be sized, moved, scrolled, highlighted, added, or removed completely. #### **SAMA ASSEMBLER** The Samsung Arrangeable Microcontroller (SAM) Assembler, SAMA, is a universal assembler, and generates object code in standard hexadecimal format. Assembled program code includes the object code that is used for ROM data and required SMDS program control data. To assemble programs, SAMA requires a source file and an auxiliary definition (DEF) file with device specific information. #### SASM57 The SASM57 is an relocatable assembler for Samsung's KS57-series microcontrollers. The SASM57 takes a source file containing assembly language statements and translates into a corresponding source code, object code and comments. The SASM57 supports macros and conditional assembly. It runs on the MS-DOS operating system. It produces the relocatable object code only, so the user should link object file. Object files can be linked with other object files and loaded into memory. #### **HEX2ROM** HEX2ROM file generates ROM code from HEX file which has been produced by assembler. ROM code must be needed to fabricate a microcontroller which has a mask ROM. When generating the ROM code (.OBJ file) by HEX2ROM, the value 'FF' is filled into the unused ROM area upto the maximum ROM size of the target device automatically. #### **TARGET BOARDS** Target boards are available for all KS57-series microcontrollers. All required target system cables and adapters are included with the device-specific target board. #### **OTPs** One time programmable microcontroller (OTP) for the KS57C0404/C0408 microcontroller and OTP programmer (Gang) are now available. Figure 16–1. SMDS Product Configuration (SMDS2+) #### TB570104A/0108A, TB570404A/0408A TARGET BOARD The TB570104A/0108A, TB570404A/0408A target board is used for the KS57C0404/C0408/P0408 microcontroller. It is supported by the SMDS2+ development system. Figure 16–2. TB570104A/0108A, TB570404A/0408A Target Board Configuration 'To User\_Vcc' Settings **Operating Mode** Comments The SMDS2/SMDS2+ To User Vcc TB570104A supplies V<sub>CC</sub> to the target /0108A board (evaluation chip) and **TARGET** TB570404A the target system. VCC . SYSTEM /0408A $\mathsf{V}_{\mathsf{SS}}$ Vcc SMDS2/SMDS2+ The SMDS2/SMDS2+ To User\_Vcc TB570104A supplies V<sub>CC</sub> only to the /0108A target board (evaluation chip). External **TARGET** TB570404A The target system must have $V_{CC}$ -SYSTEM /0408A its own power supply. $V_{SS}$ $V_{CC}$ SMDS2/SMDS2+ Table 16-1. Power Selection Settings for TB570104A/0108A, TB570404A/0408A Table 16-2. Using Single Header Pins as the Input Path for External Trigger Sources | Target Board Part | Comments | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | EXTERNAL<br>TRIGGERS<br>O CH1 | Connector from external trigger sources of the application system | | | You can connect an external trigger source to one of the two external trigger channels (CH1 or CH2) for the SMDS2+ breakpoint and trace functions. | #### **IDLE LED** This LED is ON when the evaluation chip (KS57E5000) is in idle mode. #### **STOP LED** This LED is ON when the evaluation chip (KS57E5000) is in stop mode. Figure 16-3. 40-Pin Connector for TB570104A/0108A, TB570404A/0408A Figure 16–4. TB570104A/0108A, TB570404A/0408A Adapter Cable for 42-SDIP Package (KS57C0404/C0408/P0408)