# **Document Title** ## 512K x 8 bit NAND Flash Memory # **Revision History** Revision No. History **Draft Date** Remark 0.0 Initial issue. April 10th 1998 Preliminary 1.0 1. Changed Operating Voltage 2.7V $\sim 5.5V \rightarrow 3.0V \sim 5.5V$ July 14th 1998 1.1 Data Sheet 1999 April 10th 1999 1. Added $\overline{\text{CE}}$ dont care mode during the data-loading and reading 1.2 1. Changed device name Sep. 15th 1999 - KM29W040AT -> K9F4008W0A-TCB0 - KM29W040AIT -> K9F4008W0A-TIB0 1.3 1. Powerup sequence is added : Recovery time of minimum 1µs is required before internal circuit gets Jul. 23th 2001 ready for any command sequences 2. AC parameter tCLR(CLE to RE Delay, min 50ns) is added. 3. AC parameter tAR is devided into tAR1, tAR2 | ALE to RE Delay | tar | 250 | - | ns | |-----------------|-----|-----|---|----| | | | | | | ## (after revision) (before revision) | ALE to RE Delay(ID Delay) | tar1 | 20 | - | ns | |-----------------------------|------|-----|---|----| | ALE to RE Delay(Read Cycle) | tar2 | 250 | - | ns | Note: For more detailed features and specifications including FAQ, please refer to Samsung's Flash web site. http://www.intl.samsungsemi.com/Memory/Flash/datasheets.html The attached datasheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions about device. If you have any questions, please contact the SAMSUNG branch office near you. # 512K x 8 Bit NAND Flash Memory ## **FEATURES** • Voltage Supply: 3.0V~5.5V Organization - Memory Cell Array : 512K x 8 bit - Data Register : 32 x 8 bit • Automatic Program and Erase (Typical) - Frame Program : 32 Byte in 500μs - Block Erase : 4K Byte in 6ms • 32-Byte Frame Read Operation - Random Access : 15µs(Max.) - Serial Frame Access : 120ns(Min.) • Command/Address/Data Multiplexed I/O port • Low Operation Current (Typical) - 10µA Standby Current - 10mA Read/ Program/Erase Current • Reliable CMOS Floating-Gate Technology - Endurance : 100K Program/Erase Cycles Package - 44(40) - Lead TSOP Type II (400mil / 0.8 mm pitch) #### **GENERAL DESCRIPTION** The K9F4008W0A is a 512Kx8bit NAND Flash Memory. Its NAND cell structure provides the most cost-effective solution for Digital Audio Recording. A Program operation programs a 32-byte frame in typical 500µs and an Erase operation erase a 4K-byte block in typical 6ms. Data in a frame can be read out at a burst cycle rate of 120ns/byte. The I/O pins serve as the ports for address and data input/output as well as for command inputs. The on-chip write controller automates the program and erase operations, including program or erase pulse repetition where required, and performs internal verification of cell data. The K9F4008W0A is an optimum solution for flash memory application that do not require the high performance levels or capacity of larger density flash memories. These application include data storage in digital Telephone Answering Devices(TAD) and other consumer applications that require voice data storage. ## **PIN CONFIGURATION** #### PIN DESCRIPTION | Pin Name | Pin Function | |-------------|----------------------| | I/O0 ~ I/O7 | Data Inputs/Outputs | | CLE | Command Latch Enable | | ALE | Address Latch Enable | | CE | Chip Enable | | RE | Read Enable | | WE | Write Enable | | WP | Write Protect | | GND | Ground Input | | R/B | Ready/Busy output | | Vcc | Power | | Vss | Ground | | N.C | No Connection | NOTE: Connect all Vcc and Vss pins of each device to common power supply outputs. Do not leave Vcc, Vss or GND inputs disconnected. Figure 1. FUNCTIONAL BLOCK DIAGRAM Figure 2. ARRAY ORGANIZATION | | I/O <sub>0</sub> | I/O <sub>1</sub> | I/O <sub>2</sub> | I/O <sub>3</sub> | I/O <sub>4</sub> | I/O <sub>5</sub> | I/O <sub>6</sub> | <b>I/O</b> 7 | Column Address (A <sub>0</sub> -A <sub>4</sub> ) | |-----------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|--------------|--------------------------------------------------| | 1st Cycle | Ao | A1 | A <sub>2</sub> | Аз | A4 | <b>A</b> 5 | A <sub>6</sub> | A7 | Frame Address (A5-A6) | | 2nd Cycle | <b>A</b> 8 | <b>A</b> 9 | A10 | A11 | A12 | A13 | A14 | A15 | Row Address (A7-A11) | | 3rd Cycle | A16 | A17 | A18 | X*(1) | X* | X* | *X | *X | Block Address (A12-A18) | $\textbf{NOTE}:\ ^*(1)\ : X\ can\ be\ VIL\ or\ VIH$ <sup>\*</sup> The device ignores any additional input of address cycles than reguired. #### PRODUCT INTRODUCTION arrays accommodating data transfer between the registers and the cell array during frame read and frame program operations. The memory array is composed of unit Each of the 8 cells reside in a different row. A block consists of the 32 rows, totaling 4096 unit NAND structures of 8bits each. The is executed on a block basis. The memory array consists of 128 separately erasable 4K-byte blocks. to higher density flash memories by maintaining consistency in system board design. Command, address and data are all written through I/Os by bringing $\overline{\text{WE}}$ $\overline{\text{CE}}$ is low. Data is latched on the rising edge of $\overline{\phantom{M}}$ . Command Latch Enable(CLE) and Address Latch Enable(ALE) are used to multiplex command and address respectively, via the I/O pins. All commands require one requires a 19-bit address, low row address and high row address. Frame Read and frame Program require the same three address cycles following by a command input. In the Block Erase operation, however, only the two row address cycles are required. the K9F4008W0A. **Table 1. COMMAND SETS** | Function | | 2nd. Cycle | | |-------------|-----|------------|---| | Read | | - | | | | FFh | | 0 | | | 80h | | | | Block Erase | | D0h | | | | 70h | | 0 | | | 90h | | | ## **PIN DESCRIPTION** The CLE input controls the path activation for commands sent to the command register. When active high, commands are latched into the command register through the I/O ports on the rising edge of the signal. #### Address Latch Enable(ALE) WE ge of # Chip Enable(CE The CE CE goes high during a read operation the device is returned to standby mode. CE high is ignored, and does not return the device to ## Write Enable(WE The WE WE pulse. #### RE) RE input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid t after the falling edge of which also increments the internal column address counter by one. #### I/O Port : I/O ~ I/O7 z when the chip is deselected or when the outputs are disabled. ## WP) $\overline{\text{WP}}$ pin provides inadvertent write/erase protection during power transitions. The internal high voltage generator is reset when $\overline{\text{WP}}$ pin is active low. # Busy(R/ ) The R/ output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is in process and returns to high state upon completion. It is an open drain output and does not float to high-z condition when the is deselected or when outputs are disabled. ## **ABSOLUTE MAXIMUM RATINGS** | Parameter | | Symbol Rating | | Unit | |------------------------------------|-----------------|---------------|--------------|------| | Voltage on any pin relative to Vss | | Vin | -0.6 to +7.0 | V | | Temperature Under Bias | K9F4008W0A-TCB0 | TBIAS | -10 to +125 | °C | | | K9F4008W0A-TIB0 | IBIAS | -40 to +125 | | | Storage Temperature | | Тѕтс | -65 to +150 | °C | ## NOTE: - 1. Minimum DC voltage is -0.3V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins is Vcc+0.3V which, during transitions, may overshoot to Vcc+2.0V for periods <20ns. - 2. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## RECOMMENDED OPERATING CONDITIONS (Voltage reference to GND, K9F4008W0A-TCB0:TA=0 to 70°C, K9F4008W0A-TIB0:TA=-40 to 85°C) | Parameter | Symbol | Min | Тур. | Max | Unit | |----------------|--------|-----|------|-----|------| | Supply Voltage | Vcc | 3.0 | - | 5.5 | V | | Supply Voltage | Vss | 0 | 0 | 0 | V | ## DC AND OPERATING CHARACTERISTICS (Recommended operating conditions otherwise noted.) | | Parameter | Cumbal | Test Conditions | Vcc : | = 3.0V ~ | 3.6V | Vcc | = 3.6V ~ | 5.5V | Unit | |---------------------|----------------------------------------|-------------------------------------------------------------------------------------|-----------------------------|---------|----------|-------------|------------|----------|-------------|------| | | Parameter | Symbol | rest Conditions | Min Typ | | Max | Min | Тур | Max | Unit | | | Burst Read Cycle | Icc1 | tRC=120ns, CE=VIL, IOUT=0mA | - | 5 | 10 | - | 10 | 20 | | | Oper-<br>ating | Program | Icc2 | - | - | 5 | 10 | - | 10 | 20 | | | Current | Erase | Іссз | - | - | 5 | 10 | - | 10 | 20 | mA | | Stand-by | y Current(TTL) | ent(TTL) ISB1 $\overline{\text{CE}}=\text{VIH}, \overline{\text{WP}}=0\text{V/Vcc}$ | | - | - | 1 | - | - | 1 | | | Stand-by | y Current(CMOS) | ISB2 | CE=Vcc-0.2, WP=0V/Vcc | - | 10 | 50 | - 10 50 | | | | | Input Le | akage Current | ILI | VIN=0 to 5.5V | - | - | ±10 | - | - | ±10 | μΑ | | Output L | eakage Current | ILO | Vout=0 to 5.5V | - | - | ±10 | - | - | ±10 | | | Input Hig<br>inputs | gh Voltage, All | ViH | - | 2.4 | - | Vcc+<br>0.3 | 2.4 - Vcc+ | | Vcc+<br>0.5 | | | Input Lo | w Voltage, All inputs | VIL | - | -0.3 | - | 0.6 | -0.3 | - | 0.8 | V | | Output F | tput High Voltage Level Voн Іон=-400µA | | 2.4 | - | - | 2.4 | - | - | | | | Output L | ow Voltage Level | Vol | IoL=2.1mA | - | - | 0.4 | 4 0.4 | | | | | Output L | ow Current(R/B) | IoL(R/B) | VoL=0.4V | 8 | 10 | - | 8 | 10 | - | mA | ## **VALID BLOCK** | Parameter | Symbol | Min | Тур. | Max | Unit | |--------------------|--------|-----|------|-----|-------| | Valid Block Number | N∨B | 125 | - | 128 | Block | #### NOTE: - 1. The K9F4008W0A may include invalid blocks when first shipped. Additional invalid blocks may develop while being used. The number of valid blocks is presented with both cases of invalid blocks considered. Invalid blocks are defined as blocks that contain one or more bad bits. Do not erase or program factory-market bad blocks. Refer to the attached technical notes for a appropriate management of invalid blocks. - 2. The 1st block, which is placed on 00h block address, is fully guaranteed to be a valid block, does not require Error Correction. ## **AC TEST CONDITION** (K9F4008W0A-TCB0:Ta=0 to 70°C, K9F4008W0A-TIB0:Ta=-40 to 85°C, Vcc=3.0V ~ 5.5V unless otherwise noted) | Parameter | Value | | | | | |--------------------------------|---------------------------|-----------------|--|--|--| | raiametei | Vcc=3.0V ~ 3.6V | Vcc=3.6V ~ 5.5V | | | | | Input Pulse Levels | 0.4V to 2.6V | 0.4V to 2.6V | | | | | Input Rise and Fall Times | 51 | าร | | | | | Input and Output Timing Levels | 0.8V and 2.0V | | | | | | Output Load | 1 TTL GATE and CL = 100pF | | | | | ## CAPACITANCE(TA=25°C, Vcc=5.0V, f=1.0MHz) | Item | Symbol | Test Condition | Min | Max | Unit | |----------------------------|--------|----------------|-----|-----|------| | Input / Output Capacitance | Ci/o | VIL=0V | - | 10 | pF | | Input Capacitance | CIN | VIN=0V | - | 10 | pF | NOTE: Capacitance is periodically sampled and not 100% tested. ## MODE SELECTION | CLE | ALE | CE | WE | RE | WP | Mode | | | |-----|------------------|----|----|----|-----------------------|-------------------------------|-----------------------|--| | Н | L | L | F | Н | Х | Read Mode | Command Input | | | L | Н | L | | Н | Х | Read Mode | Address Input(3clock) | | | Н | L | L | | Н | Н | Write Mode | Command Input | | | L | Н | L | F | Н | Н | vviite wode | Address Input(3clock) | | | L | L | L | F | Н | Н | Data Input | | | | L | L | L | Н | 7 | Х | Sequential Read & Data Output | | | | L | L | L | Н | Н | Х | During Read(Busy) | | | | Х | Х | Х | Х | Х | Н | During Program(Busy) | | | | Х | Х | Х | Х | Х | Н | During Erase(Busy) | | | | Х | X <sup>(1)</sup> | Х | Х | Х | L | Write Protect | | | | Х | Х | Н | Х | Х | 0V/Vcc <sup>(2)</sup> | Stand-by | | | $\textbf{NOTE}: \textbf{1.} \ \underline{\textbf{X} \ \textbf{c}} \textbf{an be Vil or Vih}$ 2. WP should be biased to CMOS high or CMOS low for standby. # **Program/Erase Characteristics** | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------|--------|-----|-----|-----|--------| | Program Time | tprog | - | 0.5 | 1 | ms | | Number of Partial Program Cycles in the Same Frame | Nop | - | - | 10 | cycles | | Block Erase Time | tBERS | - | 6 | 10 | ms | # AC Timing Characteristics for Command / Address / Data Input | Parameter | Symbol | Min | Max | Unit | |-------------------|--------|-----|-----|------| | CLE Set-up Time | tcls | 50 | - | ns | | CLE Hold Time | tclh | 50 | - | ns | | CE Setup Time | tcs | 50 | - | ns | | CE Hold Time | tсн | 50 | - | ns | | WE Pulse Width | twp | 60 | - | ns | | ALE Setup Time | tals | 50 | - | ns | | ALE Hold Time | talh | 50 | - | ns | | Data Set-up Time | tos | 40 | - | ns | | Data Hold Time | tDH | 20 | - | ns | | Write Cycle Time | twc | 120 | - | ns | | WE High Hold Time | twH | 40 | - | ns | # **AC Characteristics for Operation** | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------|--------|-----|----------------|------| | Data Transfer from Cell to Register | tr | - | 15 | μs | | ALE to RE Delay(ID Delay) | tar1 | 20 | - | ns | | ALE to RE Delay(Read Cycle) | tar2 | 250 | - | ns | | CE low to RE low (ID read) | tcr | 250 | - | ns | | CLE to RE Delay | tclr | 50 | - | ns | | Ready to RE Low | trr | 100 | - | ns | | RE Pulse Width | trp | 60 | - | ns | | WE High to Busy | twв | - | 200 | ns | | Read Cycle Time | trc | 120 | - | ns | | RE Access Time | trea | - | 50 | ns | | RE High to Output Hi-Z | trhz | 0 | 30 | ns | | CE High to Output Hi-Z | tcHz | - | 50 | ns | | RE High Hold Time | treh | 40 | - | ns | | Output Hi-Z to RE Low | tır | 0 | - | ns | | CE High to Ready(in case of interception by CE at read) | tcry | - | 100+tr(R/B)(1) | ns | | RE Low to Status Output | trsto | - | 60 | ns | | CE Low to Status Output | tcsто | - | 70 | ns | | WE High to RE Low | twhr | 50 | - | ns | | RE access time(Read ID) | twhrid | 100 | - | ns | | Device Resetting Time(Read/Program/Erase) | trst | - | 5/10/500 | μs | **NOTE** : 1. The time to Ready depends on the value of the pull-up resistor tied $R/\overline{B}$ pin. #### NAND Flash Technical Notes #### Invalid Block(s) Invalid blocks are defined as blocks that contain one or more invalid bits whose reliability is not guaranteed by Samsung. The information regarding the invalid block(s) is called as the invalid block information. The invalid block information is written to the 1st or the 2nd page of the invalid block(s) with 00h data. Devices with invalid block(s) have the same quality level or as devices with all valid blocks and have the same AC and DC characteristics. An invalid block(s) does not affect the performance of valid block(s) because it is isolated from the bit line and the common source line by a select transistor. The system design must be able to mask out the invalid block(s) via address mapping. The 1st block, which is placed on 00h block address, is fully guaranteed to be a valid block, does not require Error Correction. #### Identifying Invalid Block(s) All device locations are erased(FFh) except locations where the invalid block information is written prior to shipping. Since the invalid block information is also erasable in most cases, it is impossible to recover the information once it has been erased. Therefore, the system must be able to recognize the invalid block(s) based on the original invalid block information and create the invalid block table via the following suggested flow chart(Figure 1). Any intentional erasure of the original invalid block information is prohibited. Figure 1. Flow chart to create invalid block table. ## **K9F4008W0A Technical Notes**(Continued) #### Error in program or erase operation Over its life time, the additional invalid blocks may develop with NAND Flash memory. Refer to the qualification report for the actual data. The following possible failure modes should be considered to implement a highly reliable system. In the case of status read failure after erase or program, block replacement should be done. Because program status fail during a page program does not affect the data of the other pages in the same block, block replacement can be executed with a page-sized buffer by finding an erased empty block and reprogramming the current target data and copying the rest of the replaced block. To improve the efficiency of memory space, it is recommended that the read or verification failure due to single bit error be reclaimed by ECC without any block replacement. The said additional block failure rate does not include those reclaimed blocks. | | Failure Mode | Detection and Countermeasure sequence | |------------|-------------------------------|-----------------------------------------------| | Block | Erase Failure | Read after Erase> Block Replacement | | Frame | Program Failure | Status Read after Program> Block Replacement | | Single Bit | Program Failure<br>("1"> "0") | Block Verify after Program> Block Replacement | ## **Block Replacement** \* Step1 When an error happens in the nth page of the Block A'during erase or program operation. \* Step2 Copy the nth page data of the Block A'in the buffer memory to the nth page of another free block. (Block B) \* Step3 Then, copy the data in the 1st ~ (n-1)th page to the same location of the Block B'. \* Step4 Do not erase or program to Block A'by creating an invalid Block'table or other appropriate scheme. ## **During Erase operation;** When the error occurs after an erase operation, prevent future accesses to this bad block (again by creating a table within the system or other appropriate scheme.) ## System Interface Using CE dont-care. For a easier system interface, $\overline{\text{CE}}$ may be inactive during the data-loading or sequential data-reading as shown below. The internal 32byte page registers are utilized as seperate buffers for this operation and the system design gets more flexible. In addition, for voice or audio applications which use slow cycle time on the order of u-seconds, de-activating $\overline{\text{CE}}$ during the data-loading and reading would provide significant savings in power consumption. Figure 3. Program Operation with CE dont-care. Timing requirements : If $\overline{\text{CE}}$ is is exerted high during sequential data-reading, the falling edge of $\overline{\text{CE}}$ to valid data(tCEA) must be kept greater than 60ns. Figure 4. Read Operation with CE dont-care. CLE CE Must be held low during IR. Noo-7 Ooh Start Add.(3Cycle) Data Output(sequential) # \* Command Latch Cycle # \* Address Latch Cycle # \* Input Data Latch Cycle # \* Burst Read Cycle After Frame Access(CLE=L, $\overline{\text{WE}}$ =H, ALE=L) NOTES: Transition is measured ±200 mV from steady state voltage with load. This parameter is sampled and not 100% tested. # \* Status Read Cycle # **READ OPERATION**(READ ONE FRAME) # READ OPERATION(INTERCEPTED BY CE) ## **PROGRAM OPERATION** # **BLOCK ERASE OPERATION** ## **DEVICE OPERATION** #### **FRAME READ** Upon initial device power up or after excution of Reset(FFh) command, the device defaults to Read mode. This operation is also initiated by writing 00h to the command register along with three address cycles. The three cycle address input must be given for access to each new frame. The read mode is enabled when the frame address is changed. 32 bytes of data within the selected frame are transferred to the data registers in less than $15\mu s(tR)$ . The CPU can detect the completion of this data transfer(tR) by analyzing the output of $R/\overline{B}$ pin. Once the data in a frame is loaded into the registers, they may be read out in 120ns cycle time by sequentially pulsing $\overline{RE}$ with $\overline{CE}$ staying low. High to low transitions of the $\overline{RE}$ clock output the data starting from the selected column address up to the last column address within the frame(column 32). Figure 3. Read Operation #### FRAME PROGRAM The device is programmed on a frame basis. The addressing may be done in random order in a block. A frame program cycle consist of a serial data loading period in which up to 32 bytes of data must be loaded into the device, and a nonvolatile programming period in which the loaded data is programmed into the appropriate cells. The sequential data loading period begins by inputting the frame program setup command(80h), followed by the three cycle address input and then sequential data loading. The bytes other than those to be programmed do not need to be loaded. The frame Program confirm command(10h) initiates the programming process. Writing 10h alone without previously entering the serial data will not initiate the programming process. The internal write controller automatically executes the algorithms and timings necessary for program and verify, thereby freeing the CPU for other tasks. The CPU can detect the completion of a program cycle by monitoring the R/B output, or the Status bit(I/O<sub>6</sub>) of the Status Register. Only the Read Status command and Reset command are valid while programming is in progress. When the frame Program is complete, the Write Status Bit(I/O<sub>6</sub>) may be checked. The internal write verify detects only errors for "1"s that are not successfully programmed to "0"s. The command register remains in Read Status command mode until another valid command is written to the command register. Figure 4. Frame Program Operation #### FRAME PROGRAM While the frame size of the device is 32 Bytes, not all the bytes in a frame have to be programmed at once. The device supports partial frame programming in which a frame may be partially programmed up to 10 separate program operations. The program size in each of the 10 partial program operations is freely determined by the user and do not have to be equal to each other or to any preset size. However, the user should ensure that the partial program units within a frame do not overlap as "0" data cannot be changed to "1" data without an erase operation. To perform a partial frame program operation, the user only writes the partial frame data that is to programmed. Just as in the standard frame program operation, an 80h command is followed by start address data. However, only the partial program data need be divided when programming a frame in 10 partial program operations. Figure 5. Example of Dividing a Frame into 10 Partial Program Units #### **BLOCK ERASE** The Erase operation is done 4K Bytes(1 block) at a time. Block address loading is accomplished in two cycles initiated by an Erase Setup command(60h). Only address A12 to A18 are valid while A8 to A11 is ignored. The Erase Confirm command(D0h) following the block address loading initiates the internal erasing process. This two-step sequence of setup followed by execution command ensures that memory contents are not accidentally erased due to external noise conditions. At the rising edge of $\overline{\text{WE}}$ after the erase confirm command input, the internal write controller handles erase, erase-verify and pulse repetition where required. Figure 6. Block Erase Operation #### **READ STATUS** The device contains a Status Register which may be read to find out whether program or erase operation is complete, and whether the program or erase operation completed successfully. After writing 70h command to the command register, a read cycle outputs the contents of the Status Register to the I/O pins on the falling edge of $\overline{\text{CE}}$ or $\overline{\text{RE}}$ , whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory connections even when R/B pins are common-wired. $\overline{\text{RE}}$ or $\overline{\text{CE}}$ does not need to be toggled for updated status. Refer to table 2 for specific Status Register definitions. The command register remains in Status Read mode until further commands are issued to it. Therefore, if the status register is read during a random read cycle, the required read command(00h) should be input before serial page read cycle. **Table2. Read Status Register Definition** | I/O # | Status | Definition | | | |------------------|-------------------------|-------------------------------------|--|--| | I/O <sub>0</sub> | Program | "0" : Successful Program | | | | 1,00 | r rogram | "1" : Error in Program | | | | I/O1 | | "0" | | | | I/O2 | Reserved for Future Use | "0" | | | | I/O3 | | "0" | | | | I/O4 | | "0" | | | | I/O <sub>5</sub> | | "0" | | | | | | "0" | | | | I/O <sub>6</sub> | Device Operation | "0" : Busy "1" : Ready | | | | I/O <sub>7</sub> | Write Protect | "0" : Protected "1" : Not Protected | | | #### RESET The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state during the read, program or erase mode, the reset operation will abort these operation. In the case of Reset during Program or Erase operations, the contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The device enters the Read mode after completion of Reset operation as shown Table 3. If the device is already in reset state a new reset command will not be accepted to by the command register. The $R/\overline{B}$ pin transitions to low for tRST after the Reset command is written. Reset command is not necessarily for normal device operation. Refer to Figure 7 below. Table3. Device Status | | After Power-up | After Reset | |----------------|----------------|-------------| | Operation Mode | Read | Read | Figure 9. Read ID Operation ## READY/BUSY The device has a R/B output that provides a hardware method of indicating the completion of a frame program, erase or read seek completion. The R/B pin is normally high but transitions to low after program or erase command is written to the command register or a random read is begin after address loading. It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more R/B outputs to be Or-tied. Because pull-up resistor value is related to tr(R/B) and current drain during busy(ibusy), an appropriate value can be obtained with the following reference chart(Fig 10). Its value can be determined by the following guidance. Fig 10 Rp vs tr ,tf & Rp vs ibusy ## Rp value guidance $$Rp(min) = \frac{Vcc(Max.) - Vol(Max.)}{Iol + \Sigma IL} = \frac{3.2V}{8mA + \Sigma IL}$$ where $I_L$ is the sum of the input currents of all devices tied to the $R/\overline{B}$ pin. Rp(max) is determined by maximum permissible limit of tr ## **DATA PROTECTTION** The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about 2V. $\overline{WP}$ pin provides hardware protection and is recommended to be kept at Vlll during power-up and power-down and recovery time of minimum $1\mu s$ is required before internal circuit gets ready for any command sequences as shown in Figure 11. The two step command sequence for program/erase provides additional software protection. Figure 11. AC Waveforms for Power Transition ## **PACKAGE DIMENSIONS** ## 44(40) LEAD PLASTIC THIN SMALL OUT-LINE PACKAGE TYPE(II)