# FCRAM Specification Version 0.0 # **Revision History** Version 0.0 (Oct. / 5 / 2001) - First Release Notice: FCRAM is a Trademark of Fujitsu Limited, Japen # **General Information** | Organization B (200MHz) | | A (154MHz ) | | |-------------------------|----------------|----------------|--| | 256Mx8 | K4C560838M-TCB | K4C560838M-TCA | | | 256Mx16 | K4C561638M-TCB | K4C561638M-TCA | | 1. SAMSUNG Memory: K **2. DRAM**: 4 3. Small Classification C:FCRAM 4. Density & Refresh 56: 256M 8K/64ms 5. Organization 08 : x8 16 : x16 6. Bank 3:4 Bank 7. Interface (VDD & VDDQ) 8: SSTL-2(2.5V, 2.5V) 8. Version M: 1st Generation 9. Package T: TSOP II (400mil x 875mil) 10. Temperature & Power C: (Commercial, Normal) 11. Speed A: 154MHz (308Mbps/pin) B: 200MHz (400Mbps/pin) # **Key Feature** | Item | K4C560838/1638M-TC | | | |----------------------------------------------------------|--------------------|-------------|-------| | iteiii | B (200MHz) | A (154MHz ) | | | t <sub>CK</sub> Clock Cycle Time (Min.) | CL=3 | 5.5ns | 6.5ns | | | CL=4 | 5ns | 6ns | | t <sub>RC</sub> Random Read/Write Cycle Time (Min.) | | | 30ns | | t <sub>RAC</sub> Random Access Time (Max.) | | | 26ns | | I <sub>DD1S</sub> Operating Current (Single bank) (Max.) | TBD | TBD | | | I <sub>DD2P</sub> Power Down Current (Max.) | | | TBD | | I <sub>DD6</sub> Self-Refresh Current(Max.) | TBD | TBD | | • Fully Synchronous Operation Double Data Rate (DDR) Data input/output are synchronized with both edges of DQS. Differential Clock (CK and CK)inputs CS, FN and all address input signals are sampled on the positive edge of CK. Output data (DQs and DQS) is referenced to the crossings of CK and CK. • Fast clock cycle time of 5ns minimum Clock: 200MHz maximum Data: 400Mbps/pin maximum - Quad Independent Banks operation - Fast cycle and Short latency - Bidirectional Data Strobe Signal - Distributed Auto-Refresh cycle in 7.8us - Self-Refresh - Power Down Mode - Variable Write Length Control - Write Latency = CAS Latency 1 - Programmable CAS Latency and Burst Length $\overline{\text{CAS}}$ Latency = 3, 4 Burst Length = 2, 4 • Organization K4C561638M-TC: 4,194,304 words x4 banks x 16 K4C560838M-TC : 8,388,608 words x4 banks x 8 • Power supply voltage $Vdd: 2.5 \pm 0.15V$ $VddQ : 2.5 \pm 0.15V$ - 2.5V CMOS I/O comply with SSTL-2 (Half Strength Driver) - Package 400X875mil, 66pin TSOP II, 0.65mm pin pitch (TSOP II 66-P-400-0.65) # **Pin Names** | Pin | Name | |-------------------|-----------------------------------| | A0 to A14 | Address Input | | BA0, BA1 | Bank Address | | DQ0 to DQ7 (x8) | D | | DQ0 to DQ15 (x16) | Data Input/Output | | <u>cs</u> | Chip Select | | FN | Function Control | | PD | Power Down Control | | CK, (CK) | Clock Input | | DQS (X8) | | | UDQS/LDQS (X16) | | | Vdd | Write/Read Data Strobe | | Vss | Ground | | VddQ | Power (+2.5V)<br>(for I/O buffer) | | VssQ | Ground<br>(for I/O buffer) | | V <sub>REF</sub> | Reference Voltage | | NC1,NC2 | No Connection | # Pin Assignment (Top View) # Package Outline Drawing (TSOP II 66-P-400-0.65) Unit in mm # **Block Diagram** Note: The K4C560838M-TC configuration is 327768X256X 8 of cell array with the DQ pins numbered DQ0-7 The K4C561638M-TC configuration is 327768X128X16 of cell array with the DQ pins numbered DQ0-15. # **Absolute Maximum Ratings** | Symbol | Parameter | Rating | Units | Notes | |------------------------------------|------------------------------|--------------------|-------|-------| | V <sub>IN</sub> , V <sub>OUT</sub> | Input, Output Voltage | -0.3 to VddQ + 0.3 | V | | | Vdd, VddQ | Power Supply Voltage | -0.3 to 3.3 | V | | | $V_{REF}$ | Input Reference Voltage | -0.3 to 3.3 | V | | | T <sub>OPR</sub> | Operating Temperature | 0 to 70 | ×C | | | T <sub>STG</sub> | Storage Temperature | -55 to 150 | ×C | | | T <sub>SOLDER</sub> | Soldering Temperature(10s) | 260 | ×C | | | P <sub>D</sub> | Power Dissipation | 1 | W | | | I <sub>ОИТ</sub> | Short Circuit Output Current | ± 50 | mA | | Caution: Conditions outside the limits listed under "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to "ABSOLUTE MAXIMUM RATINGS" conditions for extended periods may affect device reliability. # Recommanded DC,AC Operating Conditions (Notes: 1) (Ta = 0 to 70 xC) | Symbol | Parameter | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------|------------------------|--------|------------------------|-------|-------| | Vdd | Power Supply Voltage | 2.35 | 2.5 | 2.65 | V | | | VddQ | Power Supply Voltage (for I/O Buffer) | 2.35 | Vdd | Vdd | V | | | V <sub>REF</sub> | Input Reference Voltage | VddQ/2*96% | VddQ/2 | VddQ/2*104% | V | 2 | | V <sub>IH</sub> (DC) | Input DC high Voltage | V <sub>REF</sub> +0.2 | - | VddQ+0.2 | V | 5 | | V <sub>IL</sub> (DC) | Input DC Low Voltage | -0.1 | - | V <sub>REF</sub> -0.2 | V | 5 | | V <sub>ICK</sub> (DC) | Differential Clock DC Input Voltage | -0.1 | - | VddQ+0.1 | V | 10 | | V <sub>ID</sub> (DC) | Input Differential Voltage. CK and CK Inputs (DC) | 0.4 | - | VddQ+0.2 | V | 7,10 | | V <sub>IH</sub> (AC) | Input AC High Voltage | V <sub>REF</sub> +0.35 | - | VddQ+0.2 | V | 3,6 | | V <sub>IL</sub> (AC) | Input AC Low Voltage | -0.1 | - | V <sub>REF</sub> -0.35 | V | 4,6 | | V <sub>ID</sub> (AC) | Input Differential Voltage. CK and CK Inputs (AC) | 0.7 | - | VddQ+0.2 | V | 7,10 | | V <sub>X</sub> (AC) | Differential AC Input Cross Point Voltage | VddQ/2-0.2 | - | VddQ/2+0.2 | V | 8,10 | | V <sub>ISO</sub> (AC) | Differential Clock AC Middle Level | VddQ/2-0.2 | - | VddQ/2+0.2 | V | 9,10 | Notes: 1. All voltages are referenced to Vss, VssQ. - 2. $V_{REF}$ is expected to track variations in VddQ DC level of the transmitting device. Peak to peak AC noise on $V_{REF}$ may not exceed $\pm$ 2% of $V_{REF}$ (DC). - 3. Overshoot limit : $V_{IH}(max.) = VddQ + 0.9V$ with a pulse width <= 5ns - 4. Undershoot limit : $V_{IL}$ (min.) = -0.9V with a pulse width <= 5ns - 5. $V_{IH}(DC)$ and $V_{IL}(DC)$ are levels to maintain the current logic state. - 6. $\rm V_{IH}(AC)$ and $\rm V_{IL}(AC)$ are levels to change to the new logic state. - 7. $\rm V_{ID}$ is magnitude of the difference between CK input level and $\overline{\rm CK}$ input level. - 8. The value of Vx(AC) is expected to equal VddQ/2 of the transmitting device. - 9. $V_{ISO}$ means $[V_{ICK}(CK) + V_{ICK}(\overline{CK})]/2$ - 10. Refer to the figure below. 11. In the case of external termination, VTT(Termination Voltage) should be gone in the range of $V_{REF}(DC) \pm 0.04V$ . # Pin Capacitance (Vdd.VddQ = 2.5V, f = 1MHz, Ta = 25×C) | Symbol | Parameter | Min | Max | Units | |------------------------------|--------------------------------|-----|-----|-------| | C <sub>IN</sub> | Input Pin Capacitance | 2.5 | 4.0 | pF | | C <sub>INC</sub> | Clock Pin (CK, CK) Capacitance | 2.5 | 4.0 | pF | | C <sub>I/O</sub> | I/O Pin (DQ, DQS) Capacitance | 4.0 | 6.0 | pF | | C <sub>NC</sub> <sup>1</sup> | NC1 Pin Capacitance | - | 1.5 | pF | | C <sub>NC</sub> <sup>2</sup> | NC2 Pin Capacitance | 4.0 | 6.0 | pF | Note: These parameters are periodically sampled and not 100% tested. The NC<sup>2</sup> pins have additional capacitance for adjustment of the adjacent pin capacitance. The NC<sup>2</sup> pins have Power and Ground clamp. # DC Chacteristics and Operating Conditions (Vdd, VddQ = $2.5V \pm 0.15V$ , Ta = $0 \sim 70 \times C$ ) | Item | | М | ax | Units | Notes | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------|-----------|--------|-------| | пеш | Symbol | B(200MHz) | A(154MHz) | Offics | Notes | | Operating Current $t_{CK} = \min, I_{RC} = \min$ Read/Write command cycling $OV <= V_{IN} <= V_{IL(AC)} \ (max.) \ V_{IH(AC)} \ (min.) <= V_{IN} <= V ddQ$ 1 bank operation, Burst Length = 4 Address change up to 2 times during minimum $I_{RC}$ . | I <sub>DD1S</sub> | TBD | TBD | | 1, 2 | | $ \begin{array}{l} \text{Standby } \underbrace{\text{Current}}_{\text{CK}=\text{min, } \overline{\text{CS}}} = \text{V}_{\text{IH}}, \ \overline{\text{PD}} = \text{V}_{\text{IH}}, \\ \text{0V}_{\text{V}}_{\text{IN}} <= \text{V}_{\text{IL}(AC)}(\text{max.}) \ \text{V}_{\text{IH}(AC)}(\text{min.}) <= \text{V}_{\text{IH}} <= \text{VddQ} \\ \text{All Banks: inactive state} \\ \text{Other input signals are changed one time during } 4^*t_{\text{CK}} \\ \end{array} $ | I <sub>DD2N</sub> | TBD | TBD | | 1 | | Standby (Power Down) Current $t_{CK}$ =min, $\overline{CS} = V_{IH}$ , $\overline{PD} = V_{IL}$ (Power Down) $0V <= V_{IN} <= V ddQ$ All Banks: inactive state | I <sub>DD2P</sub> | TBD | TBD | mA | 1 | | Auto-Refresh Current $t_{CK} = min, l_{REFC} = min, t_{REFI} = min$ Auto-Refresh command cycling $0V <= V_{IN} <= V_{IL}(AC) \text{ (max.)}, V_{IH}(AC) \text{ (min.)} <= V_{IN} <= VdQ$ Address change up to 2 times during minimum $l_{REFC}$ . | I <sub>DD5</sub> | TBD | TBD | | 1 | | Self-Refresh Current self-Refresh mode PD = 0.2V, OV<=V <sub>IN</sub> <=VddQ | I <sub>DD6</sub> | TBD | TBD | | | | Item | | | Min | Max | Unit | Notes | |-------------------------------------------------------------|-----------------------------------------------------------|----------------------|-----|-----|------|-------| | Input Leakage Current (0V<=V <sub>IN</sub> <=VddQ, All oth | er pins not under test = 0V) | I <sub>LI</sub> | -5 | 5 | uA | | | Output Leakage Current (Output disabled, 0V<=V <sub>C</sub> | <sub>DUT</sub> <=VddQ) | I <sub>LO</sub> | -5 | 5 | uA | | | V <sub>REF</sub> Current | | I <sub>REF</sub> | -5 | 5 | uА | | | Normal Output Driver | Output Source DC Current<br>V <sub>OH</sub> = VddQ - 0.4V | I <sub>OH</sub> (DC) | -10 | - | | 3 | | | Output Sink DC Current<br>V <sub>OL</sub> =0.4V | I <sub>OL</sub> (DC) | 10 | - | | 3 | | Otaca a Outaut Daine | Output Source DC Current<br>V <sub>OH</sub> = VddQ - 0.4V | I <sub>OH</sub> (DC) | TBD | TBD | mA - | 3 | | Strong Output Driver | Output Sink DC Current<br>V <sub>OL</sub> =0.4V | I <sub>OL</sub> (DC) | TBD | TBD | | 3 | | Weeker Output Driver | Output Source DC Current<br>V <sub>OH</sub> = VddQ - 0.4V | I <sub>OH</sub> (DC) | TBD | TBD | | 3 | | Weaker Output Driver | Output Sink DC Current<br>V <sub>OL</sub> =0.4V | I <sub>OL</sub> (DC) | TBD | TBD | | 3 | | Weakest Output Driver | Output Source DC Current<br>V <sub>OH</sub> = VddQ - 0.4V | I <sub>OH</sub> (DC) | TBD | TBD | | 3 | | vveakest Output Driver | Output Sink DC Current<br>V <sub>OL</sub> =0.4V | I <sub>OL</sub> (DC) | TBD | TBD | | 3 | Notes: 1. These parameters depend on the cycle rate and these values are measured at a cycle rate with the minimum values of t<sub>CK</sub>, t<sub>RC</sub> and I<sub>RC</sub>. <sup>3.</sup> Refer to output driver characteristics for the detail. Output Driver Strength is selected by Extended Mode Register. <sup>2.</sup> These parameters depend on the output loading. The specified values are obtained with the output open. # AC Characteristics and Operating Conditions (Notes: 1, 2) | Symbol | Item | | B(200 | MHz) | A(154MHz) | | Units | Notes | |---------------------|-------------------------------------------------------|-------------------------------------|--------------------------|--------------------------|-----------------------------|--------------------------|--------|---------| | Syllibol | nem | | Min | Max | Min | Max | Ullits | Motes | | t <sub>RC</sub> | Random Cycle Time | | 25 | - | 30 | - | | 3 | | t <sub>CK</sub> | Clock Cycle Time | CL = 3 | 5.5 | 8.5 | 6.5 | 8.5 | | 3 | | CK | Sissis Syste Time | CL = 4 | 5 | 8.5 | 6 | 8.5 | | 3 | | t <sub>RAC</sub> | Random Access Time | | - | 22 | - | 26 | 1 | 3 | | t <sub>CH</sub> | Clock High Time | | 0.45*t <sub>CK</sub> | - | 0.45*t <sub>CK</sub> | - | | 3 | | t <sub>CL</sub> | Clock Low Time | | 0.45*t <sub>CK</sub> | - | 0.45*t <sub>CK</sub> | - | | 3 | | t <sub>CKQS</sub> | DQS Access Time from CLK | | -0.75 | 0.75 | -0.85 | 0.85 | | 3, 8 | | t <sub>asa</sub> | Data Output Skew from DQS | | -0.5 | 0.5 | -0.52 | 0.52 | | 4 | | t <sub>AC</sub> | Data Access Time from CLK | | -0.75 | 0.75 | -0.85 | 0.85 | | 3, 8 | | t <sub>OH</sub> | Data Output Hold Time from CLK | | -0.75 | 0.75 | -0.85 | 0.85 | | 3, 8 | | t <sub>QSPRE</sub> | DQS(Read) Preamble Pulse Width | | 0.9*t <sub>CK</sub> -0.2 | 1.1*t <sub>CK</sub> +0.2 | 0.9*t <sub>CK</sub> -0.2 | 1.1*t <sub>CK</sub> +0.2 | | 3 | | t <sub>QSP</sub> | DQS(Read) Pulse Width | | 0.4*t <sub>CK</sub> -0.2 | - | 0.4*t <sub>CK</sub> -0.2 | - | | 4 | | t <sub>QSQV</sub> | Data Output Valid Time from DQS | | 0.4*t <sub>CK</sub> -0.4 | - | 0.4*t <sub>CK</sub> -0.4 | - | | 4 | | t <sub>DQSS</sub> | DQS(Write) Low to High Setup Time | | 0.75*t <sub>CK</sub> | 1.25*t <sub>CK</sub> | 0.75*t <sub>CK</sub> | 1.25*t <sub>CK</sub> | ' | 3 | | t <sub>DSPRE</sub> | DQS(Write) Preamble Pulse Width | | 0.4*t <sub>CK</sub> | - | 0.4*t <sub>CK</sub> | - | | 4 | | t <sub>DSPRES</sub> | DQS First Input Setup Time | | 0 | - | 0 | - | | 3 | | t <sub>DSPREH</sub> | DQS First Low Input Hold Time | | 0.25*t <sub>CK</sub> | - | 0.25*t <sub>CK</sub> | - | | 3 | | t <sub>DSP</sub> | DQS High or Low Input Pulse Width | | 0.45*t <sub>CK</sub> | 0.55*t <sub>CK</sub> | 0.45*t <sub>CK</sub> | 0.55*t <sub>CK</sub> | | 4 | | t <sub>DSS</sub> | DQS Input Falling Edge to Clock Setup Time | CL = 3 | 1.3 | - | 1.5 | - | ns | 3, 4 | | 1000 | Dago input I aming Lage to Glock Getap Time | CL = 4 | 1.3 | - | 1.5 | - | 113 | 3, 4 | | t <sub>DSPST</sub> | DQS(Write) Postamble Pulse Width | | 0.45*t <sub>CK</sub> | - | 0.45*t <sub>CK</sub> | - | | 4 | | t <sub>DSPSTH</sub> | DQS(Write) Postamble Hold Time | CL = 3 | 1.3 | - | 1.5 | - | , | 3, 4 | | taggi | UDQS - LDQS Skew (x16) | CL = 4 | 1.3 | 0 5*t | 1.5<br>-0.5*t <sub>CK</sub> | -<br>0.5*t <sub>CK</sub> | | 3, 4 | | t <sub>DSSK</sub> | , , | | -0.5*t <sub>CK</sub> | 0.5*t <sub>CK</sub> | 0.6 | 0.5 KK | | 4 | | DS | Data Input Setup Time from DQS | | 0.5 | - | 0.6 | _ | | 4 | | t <sub>DH</sub> | Data Input Hold Time from DQS | | + | - | | | | 4 | | DIPW | Data Input pulse Width (for each device) | | 1.5 | - | 1.9 | | | 0 | | t <sub>IS</sub> | Command / Address Input Setup Time | | 0.9 | - | 1 | - | | 3 | | IH. | Command / Address Input Hold Time | | 0.9 | | 1 | | | 3 | | t <sub>IPW</sub> | Command / Address Input Pulse Width (for each device) | | -0.75 | - | -0.85 | - | | 260 | | t <sub>LZ</sub> | Data-out Low Impedance Time from CLK | | -0.75 | | -0.65 | | | 3, 6, 8 | | t <sub>HZ</sub> | Data-out High Impedance Time from CLK | | -0.75 | 0.75 | | 0.85 | , | 3, 7, 8 | | t <sub>QSLZ</sub> | · · | DQS-out Low Impedance Time from CLK | | - 0.75 | -0.85 | | | 3, 6, 8 | | <sup>L</sup> QSHZ | DQS-out High Impedance Time from CLK | | -0.75 | 0.75 | -0.85 | 0.85 | | 3, 7, 8 | | <sup>t</sup> QPDH | Last Output to PD High Hold Time | | 0 | - | 0 | | -<br>- | | | <sup>L</sup> PDEX | Power Down Exit Time | | 2 | - | 2 | - | | 3 | | t <sub>T</sub> | Input Transition Time | | 0.1 | 1 - | 0.1 | 1 - | | | | t <sub>FPDL</sub> | PD Low Input Window for Self-Refresh Entry | | -0.5*t <sub>CK</sub> | 5 | -0.5*t <sub>CK</sub> | 5 | | 3 | | t <sub>REFI</sub> | Auto-Refresh Average Interval | | 0.4 | 7.8 | 0.4 | 7.8 | us | 5 | | t <sub>PAUSE</sub> | Pause Time after Power-up | | 200 | - | 200 | - | | | # AC Characteristics and Operating Conditions (Notes: 1, 2) (Continued) | Cumhal | lto m | | B(200 | OMHz) | A(154MHz) | | Units | Notes | |--------|-----------------------------------------------------------------|--------|-------|-------|-----------|-----|-------|-------| | Symbol | Item | | Min | Max | Min | Max | Units | Notes | | ı | Random Read/Write Cycle Time | CL = 3 | 5 | - | 5 | - | | | | RC | (Applicable to Same Bank) | CL = 4 | 5 | - | 5 | - | | | | RCD | RDA/WRA to LAL Command Input Delay<br>(Applicable to Same Bank) | | 1 | 1 | 1 | 1 | | | | la.o | LAL to RDA/WRA Command Input Delay | CL = 3 | 4 | - | 4 | - | | | | RAS | (Applicable to Same Bank) | CL = 4 | 4 | - | 4 | - | | | | RBD | Random Bank Access Delay<br>(Applicable to Other Bank) | | 2 | - | 2 | - | | | | 1 | LAL following RDA to WRA Delay | BL = 2 | 2 | - | 2 | - | | | | RWD | (Applicable to Other Bank) | BL = 4 | 3 | - | 3 | - | | | | WRD | LAL following WRA to RDA Delay<br>(Applicable to Other Bank) | | 1 | - | 1 | - | Cycle | | | 1 | Mode Register Set Cycle Time | CL = 3 | 5 | - | 5 | - | | | | RSC | widde Register Set Cycle Tillie | CL = 4 | 5 | - | 5 | - | | | | PD | PD Low to Inactive State of Input Buffer | | - | 1 | - | 1 | | | | PDA | PD High to Active State of Input Buffer | | - | 1 | - | 1 | | | | 2550 | Auto-Refresh Cycle Time | CL = 3 | 15 | - | 15 | - | | | | REFC | Auto-Nerrosii Oyule Tillie | CL = 4 | 18 | - | 18 | - | 1 | | | CKD | REF Command to Clock Input Disable<br>at Self-Refresh Entry | | 16 | - | 16 | - | | | | LOCK | DLL Lock-on Time (Applicable to RDA command) | | 200 | - | 200 | - | | | # **AC Test Conditions** | Symbol | Parameter | Value | Units | Notes | |-----------------------|---------------------------------------------|-------------------------|-------|-------| | V <sub>IH</sub> (min) | Input high voltage (minimum) | V <sub>REF</sub> + 0.35 | V | | | V <sub>IL</sub> (max) | Input low voltage (maximum) | V <sub>REF</sub> - 0.35 | V | | | $V_{REF}$ | Input reference voltage | VddQ/2 | V | | | $V_{TT}$ | Termination voltage | $V_{REF}$ | V | | | V <sub>SWING</sub> | Input signal peak to peak swing | 1.0 | V | | | $V_R$ | Differential clock input reference level | V <sub>X(AC)</sub> | V | | | V <sub>ID</sub> (AC) | Input differential voltage | 1.5 | V | | | SLEW | Input signal minimum slew rate | 1.0 | V/ns | | | V <sub>OTR</sub> | Output timing measurement reference voltage | VddQ/2 | V | | $Slew=(V_{IH}min_{(AC)}-V_{IL}max_{(AC)}/DT$ Notes: 1. Transition times are measured between V<sub>IH</sub> min<sub>(DC)</sub> and V<sub>IL</sub> max<sub>(DC)</sub>. Transition (rise and fall) of input signals have a fixed slope. - 2. If the result of nominal calculation with regard to $t_{CK}$ contains more than one decimal place, the result is rounded up to the nearest decimal place. (i.e., $t_{DQSS} = 0.75^*t_{CK}$ , $t_{CK} = 5$ ns, $0.75^*5$ ns = 3.75ns is rounded up to 3.8ns.) - 3. These parameters are measured from the differential clock (CK and CK) AC cross point. - 4. These parameters are measured from signal transition point of DQS crossing $V_{\mathsf{REF}}$ level. - 5. The $t_{\mbox{\scriptsize REFI}}$ (MAX.) applies to equally distributed refresh method. The $t_{\mbox{\scriptsize REFI}}$ (MIN.) applies to both burst refresh method and distributed refresh method. In such case, the average interval of eight consecutive Auto-Refresh commands has to be more than 400ns always. In other words, the number of Auto- Refresh cycles which can be performed within 3.2us (8X400ns) is to 8 times in the maximum - 6. Low Impedance State is speified at VddQ/2± 0.2V from steady state. - 7. High Impedance State is specified where output buffer is no longer driven. - 8. These parameters depend on the clock jitter. These parameters are measured at stable clock. # **Power Up Sequence** - 1. As for $\overline{PD}$ , being maintained by the low state (° $\neg 0.2V$ ) is desirable before a power-supply injection. - 2. Apply Vdd before or at the same time as VddQ. - 3. Apply VddQ before or at the same time as $V_{\mathsf{REF}}$ . - 4. Start clock (CK, $\overline{\text{CK}}$ ) and maintain stable condition for 200us (min.). - 5. After stable power and clock, apply DESL and take $\overline{PD} = H$ . - 6. Issue EMRS to enable DLL and to define driver strength. (Note: 1) - 7. Issue MRS for set CAS Latency (CL), Burst Type (BT), and Burst Length (BL). (Note: 1) - 8. Issue two or more Auto-Refresh commands(Note:1) - 9. Ready for normal operation after 200 clocks from Extended Mode Register programming. (Note: 2) - Note: 1. Sequence 6, 7 and 8 can be issued in random order. - 2. L=Logic Low, H = Logic High # **Basic Timing Diagrams** # **Input Timing** Refer to the Command Truth Table. # Timing of the CK, /CK # Read Timing (Burst Length = 4) CK Input (Control & Addresses) LAL t<sub>QSLZ</sub> t<sub>QSP</sub> t<sub>QSP</sub> CAS latency = 3 High-Z DQS (Output) Preamble Postamble t<sub>QSQ</sub> $t_{\text{HZ}}$ High-Z DQ (Output) CAS latency = 4 tQSP DQS High-Z (Output) Preamble High-Z DQ (Output) Note: The correspondence of LDQS, UDQS to DQ. (K4C561638M-TC) | LDQS | DQ0 to 7 | |------|-----------| | UDQS | DQ8 to 15 | # Write Timing (Burst Length = 4) # tREFI, tPAUSE, Ixxxx Timing # Write Timing (x16 device) (Burst Length = 4) **Function Truth Table (Notes: 1,2,3)** **Command Truth Table (Notes: 4)** •The First Command | Symbol | Function | CS | FN | BA1-BA0 | A14-A9 | A8 | A7 | A6-A0 | |--------|-----------------------|----|----|---------|--------|----|----|-------| | DESL | Device Deselect | Н | Х | Х | Х | Χ | Х | Х | | RDA | Read with Auto-close | L | Н | ВА | UA | UA | UA | UA | | WRA | Write with Auto-close | L | L | ВА | UA | UA | UA | UA | •The Second Command (The next clock of RDA or WRA command) | Symbol | Function | CS | FN | BA1-BA0 | A14-A13 | A12-A11 | A10-A9 | A8 | Α7 | A6-A0 | |--------|---------------------------|----|----|---------|---------|---------|--------|----|----|-------| | LAL | Lower Address Latch (x16) | Н | Х | Х | V | V | Х | Χ | Х | LA | | LAL | Lower Address Latch (x8) | Н | Х | Х | V | Х | Х | Χ | LA | LA | | REF | Auto-Refresh | L | Х | Х | Х | Х | Х | Х | Х | Х | | MRS | Mode Register Set | L | Х | V | L | L | L | L | V | V | Notes: 1. L = Logic Low, H = Logic High, X = either L or H, V = Valid (Specified Value), BA = Bank Address, UA = Upper Address, LA = Lower Address. - 2. All commands are assumed to issue at a valid state. - 3. All inputs for command (excluding SELFX and PDEX) are latched on the crossing point of differential clock input where CLK goes to High. - 4. Operation mode is decided by the comination of 1st command and 2nd command refer to "STATE DIAGRAM" and the command table below. #### **Read Command Table** | Command (Symbol) | CS | FN | BA1-BA0 | A14-A9 | A8 | A7 | A6-A0 | Notes | |------------------|----|----|---------|--------|----|----|-------|-------| | RDA (1st) | L | Н | ВА | UA | UA | UA | UA | | | LAL (2nd) | Н | Х | Х | Х | Х | LA | LA | 5 | Notes: 5. For x16 device, A7 is "X" (either L or H). # **Write Command Table** # K4C561638M-TC | Command (Symbol) | CS | FN | BA1-BA0 | A14 | A13 | A12 | A11 | A10-A9 | A8 | A7 | A6-A0 | |------------------|----|----|---------|------|------|------|------|--------|----|----|-------| | WRA (1st) | L | L | ВА | UA | LAL (2nd) | Н | Х | Х | LVWO | LVW1 | UVW0 | UVW1 | Х | Х | Х | LA | #### K4C560838M-TC | Command (Symbol) | CS | FN | BA1-BA0 | A14 | A13 | A12 | A11 | A10-A9 | A8 | A7 | A6-A0 | |------------------|----|----|---------|-----|-----|-----|-----|--------|----|----|-------| | WRA (1st) | L | L | BA | UA | LAL (2nd) | Н | Х | Х | VWO | VW1 | Х | Х | Х | Х | LA | LA | Note: 6. A14 to A11 are used for variable Write Length (VW) control at Write Operation. #### **VW Truth Table** | | Function | VW0 | VW1 | |--------|-----------------------|-----|-----| | BL = 2 | Write All Words | L | Х | | DL = 2 | Write First One Word | Н | Х | | | Reserved | L | L | | BL = 4 | Write All Words | Н | L | | DL = 4 | Write First Two Words | L | Н | | | Write First One Word | Н | Н | Note: 7. For x16 device, LVW0 and LVW1 control DQ0-DQ7, UVW0 and UVW1 control DQ8-DQ15. # **Mode Register Set Command Truth Table** | Command (Symbol) | CS | FN | BA1-BA0 | A14-A9 | A8 | A7 | A6-A0 | Notes | |------------------|----|----|---------|--------|----|----|-------|-------| | RDA (1st) | L | Н | Х | Х | Х | Х | Х | | | MRS (2nd) | L | Х | V | L | L | V | V | 8 | Note: 8. Refer to "Mode Register Table". # **Function Truth Table (Continued)** # **Auto-Refresh Command Table** | Function | Command | Current | P | D | cs | FN | BA1-BA0 | Λ14-ΛΩ | A8 | A7 | A6-A0 | Notes | |--------------|----------|---------|-----|---|----|-----|----------|--------|----|----|-------|-------| | Tunction | (Symbol) | State | n-1 | n | Co | TIN | DA I-DAU | A14-A3 | Ao | Ai | A0-A0 | Notes | | Active | WRA(1st) | Standby | Ι | Н | L | L | Х | Х | Х | Х | Х | | | Auto-Refresh | REF(2nd) | Active | Н | Н | L | Х | Х | Х | Х | Х | Х | | #### **Self-Refresh Command Table** | Function | Command Current | | P | D | cs | FN | BA1-BA0 | A14 A0 | A8 | A7 | A6-A0 | Notes | |-----------------------|-----------------|--------------|-----|---|----|-----|----------|--------|----|----|-------|-------| | Function | (Symbol) | State | n-1 | n | CS | FIN | DA I-DAU | A14-A9 | Ао | A7 | A6-A0 | notes | | Active | WRA(1st) | Standby | Н | Н | L | L | Х | Х | Х | Х | Х | | | Self-Refresh Entry | REF(2nd) | Active | Н | L | L | Х | Х | Х | Х | Х | Х | 9, 10 | | Self-Refresh Continue | - | Self-Refresh | L | L | Х | Х | Х | Х | Х | Х | Х | | | Self-Refresh Exit | SELFX | Self-Refresh | L | Н | Н | Х | Х | Х | Х | Х | Х | 11 | # **Power Down Table** | Function | Function Command Curr | | P | D | CS | FN | BA1-BA0 | Λ14-ΛΩ | A8 | A7 | A6-A0 | Notes | |---------------------|-----------------------|------------|-----|---|----|-----|----------|--------|----|----|-------|-------| | Tunction | (Symbol) | State | n-1 | n | 03 | IIN | DA I-DAU | A14-A3 | Au | Ai | A0-A0 | Notes | | Power Down Entry | PDEN | Standby | Н | L | Н | Χ | Х | Х | Χ | Х | Х | 10 | | Power Down Continue | - | Power Down | L | L | Χ | Х | Х | Х | Х | Х | Х | | | Power Down Exit | PDEX | Power Down | L | Н | Н | Х | Х | Х | Х | Χ | Х | 11 | **Notes :** 9. $\overline{PD}$ has to be brought to Low within $t_{FPDL}$ from REF command. 10. PD should be brought to Low after DQ's state turned high impedance. 11. When $\overline{PD}$ is brought to High from Low, this function is executed asynchronously. # **Function Truth Table (Continued)** | Current State | n-1 | D n | CS | FN | Address | Command | Action | Notes | |-----------------------------------------|-----|-----|----|----|---------|------------|----------------------------------------------------|-------| | | Н | Н | Н | X | X | DESL | NOP | | | | Н | Н | L | Н | BA, UA | RDA | Row activate for Read | | | | Н | Н | L | L | BA, UA | WRA | Row activate for Write | | | ldle | Н | L | Н | Х | Х | PDEN | Power Down Entry | 12 | | | Н | L | L | Х | Х | - | Illegal | | | | L | Х | Х | Х | Х | - | Refer to Power Down state | | | | Н | Н | Н | Х | LA | LAL | Begin read | | | | Н | Н | L | Х | Op-Code | MRS/EMRS | Access to Mode Register | | | Row Active for Read | Н | L | Н | Х | Х | PDEN | Illegal | | | | Н | L | L | Х | Х | REF (Self) | Illegal | | | | L | Х | Х | Х | Х | - | Invalid | | | | Н | Н | Н | Х | LA | LAL | Begin Write | | | | Н | Н | L | Х | Х | REF | Auto-Refresh | | | Row Active for Write | Н | L | Н | Х | Х | PDEN | Illegal | | | | Н | L | L | Х | Х | REF (Self) | Self-Refresh entry | | | | L | Х | Х | Х | Х | - | Invalid | | | | Н | Н | Н | Х | Х | DESL | Continue burst read to end | | | | Н | Н | L | Н | BA, UA | RDA | Illegal | 13 | | | Н | Н | L | L | BA, UA | WRA | Illegal | 13 | | Read | Н | L | Н | X | Χ | PDEN | Illegal | + | | | H | Ē | L | X | X | - | Illegal | | | | L | X | X | X | X | _ | Invalid | | | | Н | Н | Н | Х | X | DESL | Data write & continue burst write to end | | | | Н | Н | L | Н | BA, UA | RDA | Illegal | 13 | | | Н. | Н | L | L | BA, UA | WRA | Illegal | 13 | | Write | Н. | L | Н | X | X | PDEN | Illegal | 13 | | | Н. | L | L | X | X | - | Illegal | | | | | X | X | X | X | <u> </u> | Invalid | | | | Н | Н | H | X | X | DESL | NOP-> Idle after I <sub>REFC</sub> | | | | | | | | | | | | | | Н | Н | L | H | BA, UA | RDA | Illegal | | | Auto-Refreshing | Н | H | L | L | BA, UA | WRA | Illegal | | | | H | L . | H | X | X | PDEN | Self-Refresh entry | | | | H | L | L | X | X | - | Illegal | | | | L | X | X | X | X | - | Refer to Self-Refreshing state | | | | Н | Н | Н | Х | Х | DESL | Nop-> Idle after I <sub>RSC</sub> | | | | Н | Н | L | Н | BA, UA | RDA | Illegal | | | Mode Register Accessing | Н | Н | L | L | BA, UA | WRA | Illegal | | | | Н | L | Н | Х | Х | PDEN | Illegal | 14 | | | Н | L | L | Х | Х | - | Illegal | | | | L | Х | Х | X | Х | - | Invalid | | | | Н | Х | Х | Х | Х | - | Invalid | | | Power Down | L | L | Х | Х | Х | - | Maintain Power Down Mode | | | 1 OWO! DOW!! | L | Н | Н | Х | Х | RDEX | Exit Power Down Mode->Idle after t <sub>PDEX</sub> | | | | L | Н | L | Х | Х | - | Illegal | | | | Н | Χ | Χ | Х | Х | - | Invalid | | | Cost Dofranking | L | L | Х | Х | Х | - | Maintain Self-Refresh | | | Se;f-Refreshing | L | Н | Н | Х | Х | SELFX | Exit Self-Refresh->Idle after I <sub>REFC</sub> | | | l e e e e e e e e e e e e e e e e e e e | L | Н | L | Х | Х | _ | Illegal | + | Notes: 12. Illegal if any bank is not idle 13. Illegal to bank in specified states: Function may be Legal in the bank indicated by bank Address (BA). # **Mode Register Table** # Regular Mode Register (Notes: 1) | Address | 27.1 | | | | A14-A8 | A7 | *3 | A6 | -A4 | P | /3 | A2-A0 | |----------|------|--------|-------------|----|----------------|----|----|----|-----|----------|-------|-------------| | Register | | 0 | 0 | | 0 | Т | Е | C | L | Е | 3T | BL | | | | | , | | | | _ | | | | / | | | | A7 | Test N | Mode (TE) | | | | | А3 | Bur | st Type | (BT) | | | | 0 | Regula | ar (Default | t) | | | | 0 | S | Sequenti | ial | | | · | 1 | Test M | lode Entry | ′ | | | | 1 | ı | nterleav | /e | | | | | | _ | | | | | | | | | | | · | A6 | A5 | A4 | CA | S Latency (CL) | | A2 | А | 1 | Α0 | Burst | Length (BL) | | | 0 | 0 | Χ | | Reserved *2 | | 0 | C | ) | 0 | Re | served *2 | | · | 0 | 1 | 0 | | Reserved *2 | | 0 | C | ) | 1 | | 2 | | • | 0 | 1 | 1 | | 3 | | 0 | 1 | | 0 | | 4 | | • | 1 | 0 | 0 | | 4 | | 0 | 1 | | 1 | Re | served *2 | | · | 1 | 0 | 1 | | Reserved *2 | | 1 | X | ( | Χ | | | | | 1 | 1 | Х | | Reserved *2 | | | | | | | | # **Extended Mode Register (Notes: 4)** | Address | BA1 <sup>*4</sup> | BA0 <sup>*4</sup> | | A14-A7 | A6 | | A5-A2 | A1 | A0 | |----------|-------------------|-------------------|----|--------|--------|---------|----------------|---------------|----| | Register | 0 | 1 | | 0 | DIC | | 0 | DIC | DS | | | | | | | | | | | _ | | | | | A6 | A1 | Output | t Drive | er Impedance C | Control (DIC) | | | | | | 0 | 0 | | Nor | mal Output Dri | ver | | | | | | 0 | 1 | | Str | ong Output Dri | ver | | | | | | 1 | 0 | | Wea | aker Output Dr | iver | | | | | | 1 | 1 | | Wea | akest Output D | river | 7 | **Note:** 1. Regular Mode Reister Is Chosen Using the combination of BA0 = 0 and BA1 = 0. - 2. "Reserved" places in Regular Mode Register should not be set. - A7 in Regular Mode Register must be set to "0"(Low state). Because 1est Mode is specific mode for supplier. - 4. Extended Mode Register is chosen using the Combination of BA0 = 1 and BA1 = 0. | A0 | DLL Switch (DS) | |----|-----------------| | 0 | DLL Enable | | 1 | DLL Disable | # **State Diagram** The second command at Active state must be issued 1clock after RDA or WRA command input # **Timing Diagrams** # Single Bank Read Timing (CL = 3) # Single Bank Read Timing (CL = 4) #### Single Bank Write Timing (CL = 3) 5 10 11 CK $I_{RC} = 5$ cycles I<sub>RC</sub> = 5 cycles WRA LAL DESL WRA LAL DESL WRA LAL Command I<sub>RAS</sub> = 4 cycles I<sub>RAS</sub> = 4 cycles $I_{RCD} = 1$ cycle $I_{RCD} = 1$ cycle $I_{RCD} = 1$ cycle BL = 2 DQS (Input) + t<sub>DQSS</sub> WL <u>= 2</u> WL **±** 2 DQ DO D1 D0 D1 (input) t<sub>DOSS</sub> BL = 4DQS (Input) . WL ± 2 . WL ± 2 DQ D0 D2 D0 D2 (input) Single Bank Write Timing (CL = 4) 10 CK CK - $I_{RC} = 5$ cycles I<sub>RC</sub> = 5 cycles WRA LAL DESL WRA LAL DESL WRA LAL Command I<sub>RAS</sub> = 4 cycles I<sub>RAS</sub> = 4 cycles I<sub>RCD</sub> = 1 cycle I<sub>RCD</sub> = 1 cycle BL = 2 DQS (Input) . WL = 3 . WL = 3 DQ D0 DO D1 D1 (input) tDass tDass BL = 4 DQS (Input) WL = 3 WL **‡** 3 DQ D1 D2 D3 D1 D2 (D3 (input) Note: means "H" or "L" # Single Bank Read-Write Timing (CL = 3) # Single Bank Read-Write Timing (CL = 4) #### Multiple Bank Read Timing (CL = 3) 8 10 11 CK I<sub>RBD</sub> = 2 cycles I<sub>RCD</sub> = 1 cycle I<sub>RCD</sub> = 1 cycle $I_{RC} = 5$ cycles Command RDAa **RDAb** DESL RDAa LALa RDAd LALd **RDAb** $I_{RCD} = 1$ cycle I<sub>RCD</sub> = 1 cycle I<sub>RAS</sub> = 4 cycles In BD = 2 cycles I<sub>RBD</sub> = 2 cycles Bank Add. Bank"a" Bank"c" Bank"d" Bank"b" (BA0, BA1) BL = 2 I<sub>RBD</sub> = 2 cycles DQS (Output) CL = 3 DQ -Qa0<mark>(</mark>Qa1 Qb0)Qb1 Qc0 Qa0\\Qa1 (Output) \_\_\_.\\_\_ CL⊫ 3 CL = 3 BL = 4 DQS-(Output) CL <u>=</u> 3 DQ . Qa3\Qc0 (Output) Multiple Bank Read Timing (CL = 4) 10 СК I<sub>RC</sub> = 5 cycles = 2 cycle\$ cycle $I_{RCD} = 1$ RDAa LALa DESL RDAa RDAc LALd RDAb Command **RDAb** LALb LALa LALc RDAd I<sub>RBD</sub> = 2 cycles <sub>BD</sub> = 2 cycles =1 cycle Bank Add. Bank"a" Bank"b" Χ Bank"a" Χ Bank"d" Χ Bank"b" Bank"c' (BA0, BA1) I<sub>RBD</sub> = 2 cycles BL = 2DQS-(Output) CL **±** 4 CI = 4 DQ . Qb0\Qb1 Qa0**X**Qa1 Qa0\Qa1 (Output) CL = 4 BL = 4DQS-(Output) CL = 4 DQ . Qb0\Qb1 (Output) Note: "X" is don't care. $I_{\!R\,C}$ to the same bank must be satisfied. #### Multiple Bank Write Timing (CL = 3) 8 10 11 CK CK Command WRAa LALa WRAb LALb DESL WRAa LALa WRAc WRAd WRAb LALd cycle I<sub>RCD</sub> Bank Add. Bank"a" Χ Bank"b" Bank"a" Bank"d" Χ Bank"b" Χ Bank"c" (BA0, BA1) t<sub>DQSS</sub> BL = 2DQS (input) t<sub>DQSS</sub> WL = 2 WL = 2 DQ Da0\Da1 (Db0)(Db1 Da0)Da1 (Dc0)(Dc1 (input) $t_{\text{DQSS}}$ BL = 4DQS (input) WL ± 2 DQ (input) Multiple Bank Write Timing (CL = 4) 10 CK CK -WRAb Command WRAa WRAb DESL WRAa Bank Add. Bank"d" Bank"a" Χ Bank"b" Χ Bank"a" Χ Bank"c" Χ Χ Bank"b" (BA0, BA1) = 2 cycles BL = 2 DQS (input) t<sub>DOSS</sub> WL = 3 WL = 3 DQ Da0 Da1 Db0 **(**Db1 Da0 Da1 Dc0 Dc1 (input) $t_{\text{DOSS}}$ tDOSS tDOSS BL = 4DQS (input) WL ± 3 DQ (Da0)(Da1)(Da2)(Da3)(Db0)(Db1)(Db2)(Db3 (input) means "H" or "L" "X" is don' t care I<sub>RC</sub> to the same bank must be satisfied. Note: #### Multiple Bank Read-Write Timing (BL = 2) 8 10 11 CK CK I<sub>RCD</sub> = 1 cycle I<sub>RBD</sub> = 2 cycles I<sub>RWD</sub> = 2 cycles Command WRAa LALa RDAb LALb DESL WRAc LALc RDAd DESL WRAc LALc I<sub>RCD</sub> = 1 cycle ± 1 cyole I<sub>RCD</sub> = 1 cycle I<sub>WRD</sub> ± 1 cycle Bank Add. Bank"a" Bank"b" Bank"c" Bank"d" Bank"c' (BA0, BA1) CL = 3DQS WL = 2 CL = 3 WL = 2 CL = 3 Hi-Z DQ Da0 Da1 Dc0 Dc1 Qb0\Qb1 (Qd0) $t_{\text{DOSS}}$ $t_{\text{DQSS}}$ CL = 4Hi-Z Hi-Z Hi•Z DQS CL **⇒** 4 WL =3 CL = 4 WI := 3 DQ. (Da0)(Da1 Multiple Bank Read-Write Timing (BL = 4) 10 CK CK I<sub>RCD</sub> = 1 cycle = 2 cycles 1 cycle I<sub>RWD</sub> = 6 cycles = 2 cycles Command WRAc WRAa LALa RDAb LALb DESL LALc RDAd DESL LALd $I_{RCD} = 1$ cycle $I_{WRD} = 1$ cycle I<sub>RCD</sub> = 1 cycle I<sub>WRD</sub> ± 1 cycle Bank Add. (BA0, BA1) Bank"a" Bank"b" Χ Bank"c Bank"d" Χ toass t<sub>DQSS</sub> CL = 3Hi-Z DQS WL = 2 CL = 3 WL = 2 CL'= 3 · Hi-Z DQ Da0 Da1 Qb0\Qb1\Qb2 Qb3 Dc0\Dc1 tpass tDOSS CL = 4Hi-Z DQS WL = 3 WL ± 3 Hi-Z Note: "X" is dont care I<sub>RC</sub> to the same bank must be satisfied DQ # Single Bank Write with VW (CL=3, BL=4, Sequential mode) Notes: DQS input must be continued till end of burst count even if some of laster data is masked. # Mode Register Set Timing (CL=3, BL=2) # Power Down Timing (CL=3, BL=2) Note: "x" is don't care. IPD is defined from the first clock rising edage after PD is brought to "Low". IPDA is defined from the first clock rising edage after PD is brought to "High". # Auto-Refresh Timing (CL=3, BL=4) Note: In case of CL=3, I<sub>REFC</sub> must be meet 15 clock cycles. When the Auto-Refresh operation is performed, the synthetic average interval of Auto-Refresh command specified by t<sub>REFI</sub> must be satisfied. t<sub>REFI</sub> is average Interval time in 8 Refresh cycles that is sampled randomly. $$t_{REFI} = \frac{\text{Total time of 8 Refresh cycle}}{8} = \frac{t_1 + t_2 + t_3 + t_4 + t_5 + t_6 + t_7 + t_8}{8}$$ $t_{\sf REFI}$ is specified to avoid partly concentrated current of Refresh operation that is activated larger area than Read/Write operation. # **Self-Refresh Entry Timing** - 2. IPD is defined from the first clock rising edge after PD is brought to "Low". - 3. It is desirable that clock input is continued at least 16 clock cycles from REF command even though PD is brought to "Low" for Self-Refresh Entry. # **Self-Refresh Exit Timing** Note: 1. "X" is don't care., - 2. Clock should be stable prior to $\overline{PD}$ = "High" if clock input is suspended in Self-Refresh mode. - 3. DESL command must be asserted during $I_{REFC}$ after $\overline{PD}$ is brought to "High". - 4. IPDA is defined from the first clock rising edge after PD is brought to "High". - 5. It is desirable that one Auto-Refresh command is issued just after Self-Refresh Exit before any other operation. - 6. Any command (except Read command) can be issued after $\rm I_{\it REFC}$ - 7. Read command (RDA+LAL) can be issued after ILOCK. # **Function Description** #### **DDR FCRAM** The DDR FCRAM is an acronym of Double Data Rate Fast Cycle Random Access Memory. The DDR FCRAM is competent to perform fast random core access, low latency, low consumption and high-speed data bandwidth. #### **Pin Functions** # Clock Inputs: CK & CK The CK and $\overline{\text{CK}}$ inputs are used as the reference for synchronus operation. CK is master clock input. The $\overline{\text{CS}}$ , FN and all address input signals are sampled on the crossing of the positive edge of $\overline{\text{CK}}$ and the negative edge of CK. The DQS and DQ and DQ output data are referenced to the crossing point of CK and $\overline{\text{CK}}$ . The timing reference point for the differential clock is when the CK and $\overline{\text{CK}}$ signals cross during a transition. #### Power Down: PD The $\overline{PD}$ input controls the entry to the Power Down or Self-Refresh modes. The $\overline{PD}$ input does not have a Clock Suspend function like a CKE input of a standard SDRAMs, therefore it is illegal to bring PD pin into low state if any Read or Write operation is being performed. # Chip Select & Function Control: CS & FN The $\overline{\text{CS}}$ and FN inputs are a control aignal for forming the operation commands on FCRAM. Each operation mode is decided by the combination of the two consecutive operation commands using the $\overline{\text{CS}}$ and FN inputs. #### Bank Addresses: BA0 & BA1 The BA0 and BA1 inputs are latched at the time of assertion of the RDA or WRA command and are selected the bank to be used for the operation. | | BA0 | BA1 | |---------|-----|-----| | Bank #0 | 0 | 0 | | Bank #1 | 1 | 0 | | Bank #2 | 0 | 1 | | Bank #3 | 1 | 1 | Address Inputs: A0 to A14 Address inputs are used to access the arbitrary address of the memory cell array within each bank. The Upper Addresses with Bank address are latched at the RDA or WRA command and the Lower Addresses are latched at the LAL command. The A0 to A14 inputs are also used for setting the data in the Regular or Extended Mode Register set cycle. | | Upper Address | Lower Address | |---------------|---------------|---------------| | K4N560838M-TC | A0 to A14 | A0 to A7 | | K4N561638M-TC | A0 to A14 | A0 to A6 | Data Input/Output: DQ0 to DQ7 or DQ15 The input data of DQ0 to DQ15 are taken in synchronizing with the both edges of DQS input signal. The output data of DQ0 to DQ15 are outputted synchronizing with the both edges of DQS output signal. Data Strobe: DQS or LDQS, UDQS The DQS is bi-directional signal. Both edges of DQS are used as the reference of data input or output. The LDQS is allotted for Lower Byte (DQ0 to DQ7) Data. The UDQS is allotted for Upper Byte(DQ8 to DQ15) Data. In write operation, the DQS used as an input signal is utilized for a latch of write data. In read operation, the DQS that is an output signal provides the read data strobe. Power Supply: Vdd, VddQ, Vss, VssQ Vdd and Vss are supply pins for memory core and peripheral circuits. VddQ and VssQ are power supply pins for the output buffer. Reference Voltage: VREF V<sub>REF</sub> is reference voltage for all input signals. #### **Command Functions and Operations** K4C5608/1638M-TC are introduced the two consecutive command input method. Therefore, except for Power Down mode, each operation mode decided by the combination of the first command and the second command from stand-by states of the bank to be accessed. #### Read Operation (1st command + 2nd command = RDA + LAL) Issuing the RDA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a read mode. When the LAL command with Lower Addresses is issued at the next clock of the RDA command, the data is read out sequentially synchroniaing with the both edges of DQS output signal (Burst Read Operation). The initial valid read data appears after CAS latency, the burst length of read data and the burst type must be set in the Mode Register beforehand. The read operated bank goes back automatically to the idle state after I<sub>RC</sub>. #### Write Operation (1st command + 2nd command = WRA + LAL) Issuing the WRA command with Bank Addresses and Upper Addresses to the idle bank puts the bank designated by Bank Address in a write mode. When the LAL command with Lower Addresses is issued at the next clock of the WRA command, the input data is latched sequentially synchronizing with the both edges of DQS input signal (Burst Write Operation). The data and DQS inputs have to be asserted in keeping with clock input after CAS latency-1 from the issuing of the LAL command. The write data length is set by the VW in the LAL command. The DQS have to be provided for a burst length. The CAS latency and the burst type must be set in the Mode Register beforehand. The write operated bank goes back automatically to the idle state after I<sub>RC</sub>. #### Auto-Refresh Operation (1st command + 2nd command = WRA + REF) K4C560838/1638M-TC are required to refresh like a standard SDRAM. The Auto-Refresh operation is begun with the REF command following to the WRA command. The Auto-Refresh mode can be effective only when all banks are in the idle state and all outputs are in Hi-z states. In a point to notice, the write mode started with the WRA command is canceled by the REF command having gone into the next clock of the WRA command instead of the LAL command. The minimum period between the Auto-Refresh command and the next command is specified by I<sub>REFC</sub>. However, about a syntheAtic average interval of Auto-Refresh command, it must be careful. In case of equally distributed refresh, Auto-Refresh command has to be issued within once for every 7.8us by the maximum In case of burst refresh or random distributed refresh, the average interval of eight consecutive Auto-Refresh command has to be more than 400ns always. In other words, the number of Auto-Refresh cycles which can be performed within 3.2us (8x400ns) is to 8 times in the # Self-Refresh Operation (1st command + 2nd command = WRA + REF with $\overline{PD}$ ="L") It is the function of Self-Refresh operation that refresh operation can be performed automatically by using an internal timer. When all banks are in the idle state and all outputs are in Hi-z states, the K4C560838/1638M-TC become Self-Refresh mode by issuing the self-Refresh command. $\overline{PD}$ has to be brought to "Low" within $t_{FPDL}$ from the REF command following to the WRA command for a Self-Refresh mode entry. In order to satisfy the refresh period, the Self-Refresh entry command should be asserted within 7.8us after the latest Auto-Refresh command. Once the device enters Self-Refresh mode, the DESL command must be continued for $I_{REFC}$ period. In addition, it is desirable that clock input is kept in $I_{CKD}$ period. The device is in Self-Refresh mode as long as $\overline{PD}$ held "Low". During Self-Refresh mode, all input and output buffers except for $\overline{PD}$ are disabled, therefore the power dissipation lowers. Regarding a Self-Refresh mode exit, $\overline{PD}$ has to be changed over from "Low" to "High" along with the DESL command, and the DESL command has to be continuously issued in the number of clocks specified by $I_{REFC}$ . The Self-Refresh exit function is asynchronous operation. It is required that one Auto-Refresh command is issued to avoid the violence of the refresh period just after $I_{REFC}$ from Self-Refresh exit. # Power Down Mode( PD="L") When all banks are in the idle state and all outputs are in Hi-Z states, the K4C560838/1638M-TC become Power Down Mode by asserting $\overline{PD}$ is "Low". When the device enters the Power Down Mode, all input and output buffers except for $\overline{PD}$ are disabled after specified time. Therefore, the power dissipation lowers. To exit the Power Down Mode, $\overline{PD}$ has to be brought to "High" and the DESL command has to be issued at next CK rising edge after $\overline{PD}$ goes high. The Power Down exit function is asynchronous operation. # Mode Register Set (1st command + 2nd command = RDA + MRS) When all banks are in the idle state, issuing the MRS command following to the RDA command can program the Mode Register. In a point to notice, the read mode started with the RDA command is canceled by the MRS command having gone into the next clock of the RDA command instead of the LAL command. The data to be set in the Mode Register is transferred using A0 to A14, BA0 and BA1 address inputs. The K4C560838/1638M-TC have two mode registers. These are Regule and Extended Mode Register. The Regular or Extended Mode Register is chosen by BA0 in the MRS command. The Regular Mode Register designates the operation mode for a read or write cycle. The Regular Mode Register has four function fields. The four fields are as follows: - (R-1) Burst Length field to set the length of burst data - (R-2) Burst Type field to designate the lower address access sequence in a burst cycle - (R-3) CAS Latency field to set the access time in clock cycle - (R-4) Test Mode field to use for supplier only. The Extended Mode Register has two function fields. The two fields are as follows: - (E-1) DLL Switch field to choose either DLL enable or DLL disable - (E-2) Output Driver Impedance Control field. Once these fields in the Mode Register are set up, the register contents are maintained until the Mode Register is set up again by another MRS command or power supply is lost. The initial value of the Regular or Extended Mode Register after power-up is undefined, therefore the Mode Register Set command must be issued before proper operation. Regular Mode Register/Extended Mode Register change bits (BA0, BA1) These bits are used to choose either Regular MRS or Extended MRS | BA1 | BA0 | A14 - A0 | |-----|-----|--------------------| | 0 | 0 | Regular MRS cycle | | 0 | 1 | Extended MRS cycle | | 1 | Х | Reserved | # **Regular Mode Register Fields** (R-1) Burst Length field (A2 to A0) This field specifies the data length for column access using the A2 to A0 pins and sets the Burst Length to be 2 or 4 words. | A2 | A1 | A0 | Burst Length | |----|----|----|--------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | 2 words | | 0 | 1 | 0 | 4 words | | 0 | 1 | 1 | Reserved | | 1 | Х | Х | Reserved | (R-2) Burst Type field (A3) This Burst Type can be chosen Interleave mode or Sequential mode. When the A3 bit is "0", Sequential mode is selected. When the A3 bit is "1", Interleave mode is selected. Both burst types support burst length of 2 and 4 words. | А3 | Burst Type | |----|------------| | 0 | Sequential | | 1 | Interleave | • Addressing sequence of Sequential mode (A3) A column access is started from the inputted lower address and is performed by incrementing the lower address input to Data Access Address Burst Length | Data 0 | n | 2 words (Address bits is LA0) | |--------|-------|-----------------------------------| | Data 1 | n + 1 | not carried from LA0 to LA1 | | Data 2 | n + 2 | 4 words(Address bits is LA1, LA0) | | Data 3 | n + 3 | not carried from LA0 to LA1 | · Addressing sequence of Inteleave mode A column access is started from the inputted lower address and is performed by interleaving the address bits in the sequence shown as the following. #### Addressing sequence for Interleave mode | Data | Access Address | Burst Length | |--------|----------------------------|--------------| | Data 0 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 77 . | | Data 1 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 2 words | | Data 2 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | → 4 words | | Data 3 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | | #### (R-3) CAS Latency field (A6 to A4) This field specifies the number of clock cycles from the assertion of the LAL command following the RDA command to the first data read. The minimum values of $\overline{CAS}$ Latency depends on the frequency of CK. In a write mode, the place of clock which should input write data is $\overline{CAS}$ Latency cycles - 1. | A6 | A5 | A4 | CAS Latency | |----|----|----|-------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | Reserved | | 0 | 1 | 0 | Reserved | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | 4 | | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | Reserved | | 1 | 1 | 1 | Reserved | #### (R-4) Test Mode field (A7) This bit is used to enter Test Mode for supplier only and must be set to "0" for normal operation. #### (R-5) Reserved field in the Regular Mode Register • Reserved bits (A8 to A14) These bits are reserved for future operations. They must be set to "0" for normal operation. # **Extended Mode Register Fields** (E-1) DLL Switch field (A0) This bit is used to enable DLL. When the A0 bit is set "0", DLL is enabled. (E-2) Output Driver Impedance Control field (A1/A0) This field is used to choose Output Driver Strength. Four types of Driver Strength are supported. | A6 | A1 | Output Driver Impedance Control | |----|----|---------------------------------| | 0 | 0 | Normal Output Driver | | 0 | 1 | Strong Output Driver | | 1 | 0 | Weaker Output Driver | | 1 | 1 | Weaker Output Driver | (E-3) Reserved field (A2 to A5, A7 to A14) These bits are reserved for future operations and must be set to "0" for normal operation.