# 512K x 32Bit x 4 Banks Double Data Rate Synchronous Graphic RAM with Bi-directional Data Strobe ### **FEATURES** - 3.3V ±5% power supply for device operation - 2.5V ±5% power supply for I/O interface - SSTL\_2 compatible inputs/outputs - · 4 banks operation - · MRS cycle with address key programs - -. Read latency 2, 3 (clock) - -. Burst length (2, 4, 8 and Full page) - -. Burst type (sequential & interleave) - Full page burst length for sequential burst type only - · Start address of the full page burst should be even - All inputs except data & DM are sampled at the positive going edge of the system clock - · Differential clock input - Data I/O transactions on both edges of Data strobe - · Data input & output & DM are synchronized with DQS - · Edge aligned data & data strobe output - Center aligned data & data strobe input - · DM for write masking only - · Auto & Self refresh - 16ms refresh period (2K cycle) - 100pin TQFP package - · Maximum clock frequency up to 166MHz - Maximum data rate up to 333Mbps/pin ### **Graphics Features** - · SMRS cycle. - -. Load color register - 16 Columns Block Write. - Byte Masking with DM for Block Write operation is supported. ### ORDERING INFORMATION | Part NO. | Max Freq. Max Data Rate | | Interface | Package | | | | |-----------------|-------------------------|-------------|-----------|----------|--|--|--| | K4D623237M-QC60 | 166MHz | 333Mbps/pin | | | | | | | K4D623237M-QC70 | 143MHz | 286Mbps/pin | SSTL 2 | 100 TQFP | | | | | K4D623237M-QC80 | 125MHz | 250Mbps/pin | 331L_2 | 100 TQFP | | | | | K4D623237M-QC10 | 100MHz | 200Mbps/pin | | | | | | #### GENERAL DESCRIPTION #### FOR 512K x 32Bit x 4 Bank DDR SGRAM The K4D623237 is 67,108,864 bits of hyper synchronous data rate Dynamic GRAM organized as 4 x 524,288 words by 32 bits, fabricated with SAMSUNG's high performance CMOS technology. Synchronous features with Data Strobe allow extremely high performance up to 1.328GB/s/chip. I/O transactions are possible on both edges of the clock cycle. Range of operating frequencies, programmable burst length and programmable latencies allow the device to be useful for a variety of high performance memory system applications. ## PIN CONFIGURATION (Top View) ### **PIN DESCRIPTION** | CK, CK | Differential Clock Input | BA0, BA1 | Bank Select Address | |--------|--------------------------|------------|-------------------------| | CKE | Clock Enable | A0 ~A10 | Address Input | | CS | Chip Select | DQ0 ~ DQ31 | Data Input/Output | | RAS | Row Address Strobe | Vdd | Power | | CAS | Column Address Strobe | Vss | Ground | | WE | Write Enable | VDDQ | Power for DQ's | | DQS | Data Strobe | Vssq | Ground for DQ's | | DMi | Data Mask | DSF | Define Special Function | | RFU | Reserved for Future Use | MCL | Must Connect Low | ### INPUT/OUTPUT FUNCTIONAL DESCRIPTION | Symbol | Туре | Function | | | |------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | CK, CK*1 | Input | The differential system clock Input. All of the inputs are sampled on the rising edge of the clock except DQ's and DM's that are sampled on both edges of the DQS. | | | | CKE | Input | Activates the CK signal when high and deactivates the CK signal when low. By deactivating the clock, CKE low indicates the Power down mode or Self refresh mode. | | | | CS | Input | CS enables the command decoder when low and disabled the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. | | | | RAS | Input | Latches row addresses on the positive going edge of the CK with RAS low. Enables row access & precharge. | | | | CAS | Input | Latches column addresses on the positive going edge of the CK with CAS low. Enables column access. | | | | WE | Input | Enables write operation and row precharge. Latches data in starting from CAS, WE active. | | | | DQS | Input/Output | Data input and output are synchronized with both edge of DQS. | | | | DMo ~ DM3 | Input | Data In mask. Data In is masked by DM Latency=0 when DM is high in burst write. DMo for DQ0 ~ DQ7, DM1 for DQ8 ~ DQ15, DM2 for DQ16 ~ DQ23, DM3 for DQ24 ~ DQ31. | | | | DQ0 ~ DQ31 | Input/Output | Data inputs/Outputs are multiplexed on the same pins. | | | | BA0, BA1 | Input | Selects which bank is to be active. | | | | A0 ~ A10 | Input | Row/Column addresses are multiplexed on the same pins. Row addresses: RA0 ~ RA10, Column addresses: CA0 ~ CA7. Column address CA8 is used for auto precharge. | | | | VDD/VSS | Power Supply | Power and ground for the input buffers and core logic. | | | | VDDQ/VSSQ | Power Supply | Isolated power supply and ground for the output buffers to provide improved noise immunity. | | | | VREF | Power Supply | Reference voltage for inputs, used for SSTL interface. | | | | DSF, MCL | Define Special Function | Enables block write and special mode register set and must be connected low to disable these special functions. | | | <sup>\*1 :</sup> The timing reference point for the differential clocking is the cross point of CK and $\overline{\text{CK}}$ . For any applications using the single ended clocking, apply VREF to $\overline{\text{CK}}$ pin. ## BLOCK DIAGRAM (512Kbit x 32I/O x 4 Bank) ### **FUNCTIONAL DESCRIPTION** • Power-Up Sequence DDR SGRAMs must be powered up and initialized in a predefined manner to prevent undefined operations. - 1. Apply power and keep CKE at low state (All other inputs may be undefined) - Apply VDD before VDDQ. - Apply VDDQ before VREF & VTT - 2. Start clock and maintain stable condition for a minimum of 200us. - 3. The minimum of 200us after stable power and clock(CK,CK), apply NOP and take CKE to be high. - 4. Issue precharge command for all banks of the device. - 5. Issue at least 2 or more auto-refresh commands. - 6. Issue a mode register set command to initialize the mode register. - cf) Sequence of 4 & 5 is regardless of the order. ### **MODE REGISTER SET(MRS)** The mode register stores the data for controlling the various operating modes of DDR SGRAM. It programs $\overline{\text{CAS}}$ latency, addressing mode, burst length, test mode and various vendor specific options to make DDR SGRAM useful for variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after power up to operate the DDR SGRAM. The mode register is written by asserting low on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ (The DDR SGRAM should be in active mode with CKE already high prior to writing into the mode register). The state of address pins $A_0 \sim A_{10}$ and $B_{10} \sim A_{10} A_$ \* RFU(Reserved for future use) should stay "0" during MRS cycle. | <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | Latency | | | |------------|------------|------------|---------|--|--| | 0 | 0 | 0 | Reserve | | | | 0 | 0 | 1 | Reserve | | | | 0 | 1 | 0 | 2 | | | | 0 | 1 | 1 | 3 | | | | 1 | 0 | 0 | Reserve | | | | 1 | 0 | 1 | Reserve | | | | 1 | 1 | 0 | Reserve | | | | 1 | 1 | 1 | Reserve | | | | A2 | <b>A</b> 1 | Ao | Burst Type | | | | | | |----|------------|----|------------|------------|--|--|--|--| | AZ | Ai | Au | Sequential | Interleave | | | | | | 0 | 0 | 0 | Reserve | Reserve | | | | | | 0 | 0 | 1 | 2 | 2 | | | | | | 0 | 1 | 0 | 4 | 4 | | | | | | 0 | 1 | 1 | 8 | 8 | | | | | | 1 | 0 | 0 | Reserve | Reserve | | | | | | 1 | 0 | 1 | Reserve | Reserve | | | | | | 1 | 1 | 0 | Reserve | Reserve | | | | | | 1 | 1 | 1 | Full page | Reserve | | | | | - \*1: MRS can be issued only at all banks precharge state. - \*2 : Minimum trp is required to issue MRS command. ### **DEFINE SPECIAL FUNCTION(DSF)** The DSF controls the graphic applications of SGRAM. If DSF is tied to low, SGRAM functions are the same as SDRAM functions. SGRAM can be used as an unified memory by the appropriate DSF command. All the graphic function mode can be entered only by setting DSF high when issuing commands which otherwise would be normal SDRAM commands. See the sessions below for the graphic functions that DSF control. ### SPECIAL MODE REGISTER SET(SMRS) There is a special mode register in DDR SGRAM. It is color register. This usage will be explained at "BLOCK WRITE" session. When A6 and DSF goes high in the same cycle as CS, RAS, CAS and WE going low, load color register(LCR) process is executed and the color register is filled with color data for associated DQ's through the DQ pins. At the next clock of LCR, a new commands can be issued. SMRS, compared with MRS, can be issued at the active state under the condition that DQ's are idle. #### **Special Mode Register Programmed with SMRS** | Address | BA <sub>1</sub> | BA <sub>0</sub> | <b>A</b> 10 | <b>A</b> 9 | <b>A</b> 8 | <b>A</b> 7 | <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | Аз | A2 | <b>A</b> 1 | Ao | |----------|-----------------|-----------------|-------------|------------|------------|----------------|------------|------------|------------|----|----|------------|----| | Function | | | > | < | | | LC | | | | Κ | | | | | • | | | | | | | | | | | | | | | | | | | | Load | Color Re | egister | | | | | | | | | | | | | A <sub>6</sub> | Fund | tion | | | | | | | | | | | | | 0 | Disa | ıble | | | | | | 1 Enable ### **BLOCK WRITE** Block write is a feature allowing the simultaneous writing of consecutive 16 columns of data within a RAM device during a single access cycle. During block write the data to be written comes from an internal "color" register. The block of column to be written is aligned on 16 column boundaries and is defined by the column address with the 4 LSB's ignored. Write command with DSF=High enables block write for the associated bank. A write command with DSF=Low enables normal write for the associated bank. The block width is 16 column where column="n" bits for by "n" part. The color register is the same width as the data port of the chip. The color register provides the data without column masking. So DQ states are don't cared. And Null Column Mask command with high state on DQs make no problem. DQS should toggle once for valid data mask(DM) input. Block writes are always non-burst, independent of the burst length that has been programmed into the mode register. Back to back block writes are allowed provided that the specified block write cycle time(tBWC) is satisfied. \*Note: 1. tccb: $\overline{CAS}$ to $\overline{CAS}$ delay. (=1 tCK) 2. tcdlw: Last data in to new column address delay. (=0 tCK) 3. tbwc: Block write minimum cycle time. (=1 tCK) #### **BURST MODE OPERATION** Burst mode operation is used to provide a constant flow of data to memory locations(write cycle), or from memory locations(read cycle). There are two parameters that define how the burst mode operates. These parameters including burst sequence and burst length are programmable and determined by address bits Ao ~ A3 during the Mode Register Set command. The burst type is used to define the sequence in which the burst data will be delivered or stored to the SGRAM. Two types of burst sequences are supported, sequential and interleaved. See the below table. The burst length controls the number of bits that will be output after a read command, or the number of bits to be input after a write command. The burst length can be programmed to have values of 2, 4, 8 or Full page. For the full page operation, the starting address must be an even number. ### **BURST LENGTH AND SEQUENCE** | Burst Length | Starting Address(A2, A1, A0) | Sequential Mode | Interleave Mode | |--------------|------------------------------|------------------------|------------------------| | 2 | xx0 | 0, 1 | 0, 1 | | 2 | xx1 | 1, 0 | 1, 0 | | | x00 | 0, 1, 2, 3 | 0, 1, 2, 3 | | 4 | x01 | 1, 2, 3, 0 | 1, 0, 3, 2 | | 4 | x10 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | x11 | 3, 0, 1, 2 | 3, 2, 1, 0 | | | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 001 | 1, 2, 3, 4, 5, 6, 7, 0 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 010 | 2, 3, 4, 5, 6, 7, 0, 1 | 2, 3, 0, 1, 6, 7, 4, 5 | | 8 | 011 | 3, 4, 5, 6, 7, 0, 1, 2 | 3, 2, 1, 0, 7, 6, 5, 4 | | 0 | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 101 | 5, 6, 7, 0, 1, 2, 3, 4 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 110 | 6, 7, 0, 1, 2, 3, 4, 5 | 6, 7, 4, 5, 2, 3, 0, 1 | | | 111 | 7, 0, 1, 2, 3, 4, 5, 6 | 7, 6, 5, 4, 3, 2, 1, 0 | #### BANK ACTIVATION COMMAND The Bank Activation command is issued by holding $\overline{\text{CAS}}$ and $\overline{\text{WE}}$ high with $\overline{\text{CS}}$ and $\overline{\text{RAS}}$ low at the rising edge of the clock. The DDR SGRAM has four independent Banks, so two Bank Select addresses(BA0, BA1) are supported. The Bank Activation command must be applied before any Read or Write operation is executed. The delay from the Bank Activation command to the first read or write command must meet or exceed the minimum of $\overline{\text{RAS}}$ to $\overline{\text{CAS}}$ delay time(trcp min). Once a bank has been activated, it must be precharged before another Bank Activation command can be applied to the same bank. The minimum time interval between interleaved Bank Activation commands(Bank A to Bank B and vice versa) is the Bank to Bank delay time(trrp min). ### **BURST READ OPERATION** Burst Read operation in DDR SGRAM is in the same manner as the current SDRAM such that the Burst read command is issued by asserting CS and CAS low while holding RAS and WE high at the rising edge of the clock after tRCD from the bank activation. The address inputs (A0~A7) determine the starting address for the Burst. The Mode Register sets type of burst(sequential or interleave) and burst length(2, 4, 8, Full page). The first output data is available after the CAS Latency from the READ command, and the consecutive data are presented on the falling and rising edge of Data Strobe adopted by DDR SGRAM until the burst length is completed. ### **BURST WRITE OPERATION** The Burst Write command is issued by having $\overline{\text{CS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{WE}}$ low while holding $\overline{\text{RAS}}$ high at the rising edge of the clock. The address inputs determine the starting column address. There is no real write latency required for burst write cycle. The first data for burst write cycle must be applied at the first rising edge of the data strobe enabled after tDQss from the rising edge of the clock that the write command is issued. The remaining data inputs must be supplied on each subsequent falling and rising edge of Data Strobe until the burst length is completed. When the burst has been finished, any additional data supplied to the DQ pins will be ignored. ### **BURST INTERRUPTION** ### Read Interrupted by a Read A Burst Read can be interrupted before completion of the burst by new Read command of any bank. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. The data from the first Read command continues to appear on the outputs until the CAS latency from the interrupting Read command is satisfied. At this point the data from the interrupting Read command appears. Read to Read interval is minimum 1 tck. ### Read Interrupted by Burst stop & a Write To interrupt a burst read with a write command, Burst stop command must be asserted to avoid data contention on the I/O bus by placing the DQ's(Output drivers) in a high impedance state at least one clock cycle before the Write Command is initiated. ### Read Interrupted by a Precharge A Burst Read operation can be interrupted by precharge of the same bank. The minimum 1 clock is required for the Read to precharge intervals without interrupting a Read burst. A precharge command to output disable latency is equivalent to the CAS latency. ### Write Interrupted by a Write A Burst Write can be interrupted before completion of the burst by the new Write Command, with the only restriction being that the interval that separates the commands must be at least one clock cycle. When the previous burst is interrupted, the remaining addresses are overridden by the new address and data will be written into the device until the programmed burst length is satisfied. ### Write Interrupted by a Read & DM A Burst Write can be interrupted by a Read command to any bank. The DQ's must be in the high impedance state at least one clock cycle before interrupting read data appears on the outputs to avoid data contention. When the Read Command is registered, any residual data from the burst write cycle will be masked by DM. The delay from the last data to Read command (tCDLR) is required to avoid the data contention DRAM inside. ### Write Interrupted by a Precharge & DM A Burst Write operation can be interrupted before completion of the burst by a precharge of the same bank. A Write Recovery time(tRDL) is required before a Precharge command to finish the Write operation. When Precharge command is asserted, any residual data from the burst write cycle must be masked by DM. ### **BURST STOP COMMAND** The Burst stop command is initiated by having $\overline{RAS}$ and $\overline{CAS}$ high with $\overline{CS}$ and $\overline{WE}$ low at the rising edge of the clock only . The Burst Stop command has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. When the Burst Stop command is issued during a burst read cycle, both the data and DQS(Data Strobe) go to a high impedance state after a delay which is equal to the $\overline{CAS}$ Latency set in the Mode Register. The Burst Stop command, however, is not supported during a write burst operation. ### **DM FUNCTION** The DDR SGRAM has a Data mask function that can be used in conjunction with data Write cycle only, not Read cycle. When the Data Mask is activated (DM high) during write operation the write data is masked immediately(DM to Data-mask Latency is zero). DM must be issued at the rising edge or the falling edge of Data Strobe instead of a clock edge. ### **AUTO-PRECHARGE OPERATION** The Auto precharge command can be issued by having column address A8 High when a Read or a Write command is asserted into the DDR SGRAM. If A8 is low when Read or Write command is issued, then normal Read or Write burst operation is asserted and the bank remains active after the completion of the burst sequence. When the Auto precharge command is activated, the active bank automatically begins to precharge at the earliest possible moment during read or write cycle after tRAS(min) is satisfied. #### **Read with Auto Precharge** If a Read with Auto-precharge command is initiated, the DDR SGRAM automatically starts the precharge operation on BL/2 clock later from a Read with Auto-Precharge command when tRAS(min) is satisfied. If not, the start point of precharge operation will be delayed until tRAS(min) is satisfied. Once the precharge operation has started the bank cannot be reactivated and the new command can not be asserted until the Precharge time(tRP) has been satisfied. When the Read with Auto precharge command is issued, new command can be asserted at T3,T4 and T5 respectively as follows, even the new command for the same bank is illigal. | Asserted | | For same Bank | | For Different Bank | | | | |----------------|-------------------|----------------|---------|--------------------|-------|-------|--| | command | 3 | 4 | 5 | 3 | 4 | 5 | | | Read Interrupt | READ +<br>NO AP*1 | READ+<br>NO AP | Illegal | Legal | Legal | Legal | | | Active | Illegal | Illegal | Fail | Legal | Legal | Legal | | | Precharge | Illegal | Illegal | Fail | Legal | Legal | Legal | | <sup>\*1 :</sup> AP = Auto Precharge ### Write with Auto Precharge If As is high when Write command is issued, the write with Auto-Precharge function is performed. Any new command to the same bank should not be issued until the internal precharge is completed. The internal precharge begins after keeping transfer transfer from the command to the same bank should not be issued until the internal precharge is completed. The internal precharge begins after keeping transfer from the command to the same bank should not be issued until the internal precharge is completed. ### PRECHARGE COMMAND The precharge command is used to precharge or close a bank that has been activated. The precharge command is issued when CS, RAS and WE are low and CAS is high at the rising edge of the clock, CK. The precharge command can be used to precharge each bank respectively or all banks simultaneously. The Bank select addresses(BA0, BA1) are used to define which bank is precharged when the command is initiated. For write cycle, trdL(min.) must be satisfied from the start of the last burst write cycle until the precharge command can be issued. After trp from the precharge, an active command to the same bank can be initiated. < Bank Selection for Precharge by Bank address bits > | A8/AP | BA1 | BA <sub>0</sub> | Precharge | |-------|-----|-----------------|-------------| | 0 | 0 | 0 | Bank A Only | | 0 | 0 | 1 | Bank B Only | | 0 | 1 | 0 | Bank C Only | | 0 | 1 | 1 | Bank D Only | | 1 | Х | Х | All Banks | ### **AUTO REFRESH** An Auto Refresh command is issued by having $\overline{CS}$ , $\overline{RAS}$ and $\overline{CAS}$ held low with CKE and $\overline{WE}$ high at the rising edge of the clock, CK. All banks must be precharged and idle for a trp(min) before the Auto Refresh command is applied. No control of the external address pins is required once this cycle has started because of the internal address counter. When the refresh cycle has completed, all banks will be in the idle state. A delay between the Auto Refresh command and the next Activate Command or subsequent Auto Refresh Command must be greater than or equal to the trpc(min). #### **SELF REFRESH** A Self Refresh command is defined by having $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ and CKE held low with $\overline{WE}$ high at the rising edge of the clock. Once the self Refresh command is initiated, CKE must be held low to keep the device in Self Refresh mode. After 1 clock cycle from the self refresh command, all of the external control signals including system clock(CK, $\overline{CK}$ ) can be disabled except CKE. The clock is internally disabled during Self Refresh operation to reduce power. To exit the Self Refresh mode, supply stable clock input before returning CKE high, assert deselect or NOP command and then assert CKE high. The Auto Refresh is required before self refresh entry and after self refresh exit. ### **POWER DOWN MODE** The power down is entered when CKE Low,and exited when CKE High. Once the power down mode is initiated, all of the receiver circuits except CK and CKE are gated off to reduce power consumption. The both bank should be in idle state prior to entering the precharge power down mode and CKE should be set high at least 1 tCK+tlS prior to Row active command. During power down mode, refresh operations cannot be performed, therefore the device cannot remain in power down mode longer than the refresh period(tREF) of the device. ### **SIMPLIFIED TRUTH TABLE** | ( | COMMAND | | CKEn-1 | CKEn | cs | RAS | CAS | WE | DSF | DM | <b>BA</b> 0,1 | A8/AP | A10,A9,A7~A0 | Note | |-----------------------------|-----------------|---------------------------|--------|------|----|-----|-----|----|-----|-----|---------------|-------|---------------------------------------|---------| | Desistes | Mode Registe | er Set | Н | Х | | | - | | L | Х | | 00.0 | CODE | 4.0 | | Register | Special Mode | Special Mode Register Set | | | L | L | L | L | Н | X | | OP C | ODE | 1, 2 | | | Auto Refresh | | Н | Н | | | - | Н | Х | Х | | | X | 3 | | Defreeh | | Entry | П | L | L | L | L | П | ^ | ^ | | X | | | | Refresh | Self<br>Refresh | Freit | | Н | L | Н | Н | Н | Х | Х | | , | X | 3 | | | | Exit | L | П | Н | Х | Х | Х | ^ | ^ | | , | Λ. | 3 | | Bank Active & Ro | w Addr. | | Н | Х | L | L | Н | Н | Х | Х | V | Ro | w Address | | | | Auto Prechar | ge Disable | | V | | | L | | V | · · | ., | L | Column | 4 | | Column Address | Auto Prechar | ge Enable | Н | Х | L | Н | | Н | X | Х | V | Н | Address | 4 | | | Auto Prechar | ge Disable | | Х | | Н | | | L | Х | V | L | Column | 4 | | Column Address Auto Prechar | | ge Enable | Н | ^ | L | Н | L | L | _ | ^ | V | Н | Address | 4, 6 | | Block Write & | | | Н | Х | | | | | Н | · · | ., | L | Column | 4, 5 | | Column Address | | | ''' | ^ | L | Н | L | L | Н | Х | V | Н | Address | 4,5,6,9 | | Burst Stop | • | | Н | Х | L | Н | Н | L | Х | Х | | ) | X | 7 | | Danakana | Bank Selection | n | | V | | | | | Х | V | V | L | V | | | Precharge | All Banks | | Н | Х | L | L | Н | L | ^ | Х | Х | Х Н Х | | | | | | Fatar | | | Н | Х | Х | Х | V | V | | | | | | Active Power Dov | wn | Entry | Н | L | L | V | V | V | X | Х | X | | | | | | | Exit | L | Н | Х | Х | Х | Х | Х | Х | | | | | | | | | | | Н | Х | Х | Х | ., | | | | | | | | | Entry | Н | L | L | Н | Н | Н | X | Х | | | ., | | | Precharge Power | Down Mode | | | | Н | Х | Х | Х | Х | | | , | X | | | Exit | | L | Н | L | Н | Н | Н | Х | Х | | | | | | | DM | | | Н | | 1 | Х | | 1 | | V | | ) | X | 8 | | No On anotice O | | | | V | Н | Х | Х | Χ | \ \ | V | | , | · · · · · · · · · · · · · · · · · · · | | | No Operation Command | | | Н | Х | L | Н | Н | Н | X | X | X | | | | (V=Valid, X=Don't Care, H=Logic High, L=Logic Low) Note: 1. OP Code: Operand Code Ao ~ A10 & BAo ~ BA1 : Program keys. (@MRS) A6: LCR @ SMRS/Color register exists only one per DQi which all banks share. Color is loaded into chip through DQ pin 2. MRS can be issued only at all banks precharge state. SMRS can be issued only if DQ's are idle. A new command can be issued after 1 clock cycle of MRS/SMRS. 3. Auto refresh functions are as same as CBR refresh of DRAM. The automatical precharge without row precharge command is meant by "Auto". Auto/self refresh can be issued only at all banks precharge state. ### K4D623237M - 4. BA0 ~ BA1 : Bank select addresses. - If both BAo and BA1 are "Low" at read, write, row active and precharge, bank A is selected. - If BAo is "High" and BA1 is "Low" at read, write, row active and precharge, bank B is selected. - If BAo is "Low" and BA1 is "High" at read, write, row active and precharge, bank C is selected. - If both BAo and BA1 are "High" at read, write, row active and precharge, bank D is selected. - 5. If A8/AP is "High" at row precharge, BA0 and BA1 is ignored and all banks are selected. - 6. During burst write with auto precharge, new read/write command can not be issued. Another bank read/write command can be issued after the end of burst. - New row active of the associated bank can be issued at tRP after the end of burst. - 7. Burst stop command is valid at every burst length. - 8. DM sampled at the rising and falling edges of the DQS and Data-in are masked at the both edges (Write DM latency is 0). - 9. Graphic features are added to SDRAM's original features. - If DSF is tied to low, graphic functions are disabled and chip operates as a 64M SDRAM with 32 DQ's. ## **FUNCTION TRUTH TABLE** | <b>Current State</b> | cs | RAS | CAS | WE | DSF | Address | Command | Action | |----------------------|----|-----|-----|----|-----|-------------------|------------------------|-----------------------------------------------------------------------------| | IDLE | Н | Х | Х | Χ | Х | Х | DESEL | NOP | | | L | Н | Н | Н | Х | Х | NOP | NOP | | | L | Н | Н | L | Х | Х | TERM | NOP | | | L | Н | L | Χ | Х | BA, CA, A8 | READ/WRITE/BW | ILLEGAL*2 | | | L | L | Н | Н | Х | BA, RA | ACT | Bank Active, Latch RA | | | L | L | Н | L | Х | BA, A8 | PRE/PREA | NOP*4 | | | L | L | L | Н | Χ | Х | REFA | AUTO-Refresh*5 | | | | | | | L | On Code Made Add | MRS | Mode Register Set*5 | | | L | L | L | L | Ι | Op-Code, Mode-Add | SMRS | Special Mode Register Set | | ROW ACTIVE | Н | Х | Х | Χ | Х | X | DESEL | NOP | | | L | Η | Н | Ι | Х | X | NOP | NOP | | | L | Н | Н | L | Х | Х | TERM | NOP | | | L | Н | L | Н | Х | BA, CA, A8 | READ/READA | Begin Read, Latch CA,<br>Determine Auto-Precharge | | | L | Н | L | L | L | BA, CA, A8 | WRITE/WRITEA | Begin Write, Latch CA,<br>Determine Auto-Precharge | | | L | Н | L | L | Н | BA, CA, A8 | BW/BWA | Begin Block Write, Latch CA,<br>Determine Auto-Precharge | | | L | L | Н | Н | Х | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Χ | BA, A8 | PRE/PREA | Precharge/Precharge All | | | L | L | L | Н | Χ | Х | REFA | ILLEGAL | | | | | | | L | On Code Made Add | MRS | ILLEGAL | | | L | L | L | L | Н | Op-Code, Mode-Add | SMRS | Special Mode Register Set | | READ | Н | Х | Х | Χ | Х | Х | DESEL | NOP(Continue Burst to END) | | | L | Н | Н | Н | Х | Х | NOP | NOP(Continue Burst to END) | | | L | Η | Н | L | Х | X | TERM | Terminate Burst | | | L | Н | L | Н | L | BA, CA, A8 | READ/READA | Terminate Burst, Latch CA,<br>Begin New Read, Determine<br>Auto-Precharge*3 | | | L | Н | L | L | Х | BA, CA, A8 | WRITE/WRITEA<br>BW/BWA | ILLEGAL | | | L | L | Н | Н | L | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | L | BA, A8 | PRE/PREA | Terminate Burst, Precharge | | | L | L | L | Н | Χ | Х | REFA | ILLEGAL | | | | | | | L | Op-Code, Mode-Add | MRS | ILLEGAL | | | L | L | L | L | Η | Op-Code, Mode-Add | SMRS | ILLEGAL | # FUNCTION TRUTH TABLE(continued) | Current State | cs | RAS | CAS | WE | DSF | Address | Command | Action | |-----------------|----|----------|-----|----|-----|-------------------|--------------|--------------------------------------------------------------------------------------| | WRITE | Н | Х | Х | Х | Х | X | DESEL | NOP(Continue Burst END) | | | L | Н | Н | Н | Χ | X | NOP | NOP(Continue Burst END) | | | L | Н | Н | L | Χ | X | TERM | ILLEGAL | | | L | Н | L | Ι | Х | BA, CA, A8 | READ/READA | Terminate Burst With DM=High,<br>Latch CA, Begin Read, Determine<br>Auto-Precharge*3 | | | L | Н | L | L | L | BA, CA, A8 | WRITE/WRITEA | Terminate Burst, Latch CA,<br>Begin new Write, Determine Auto-<br>Precharge*3 | | | L | Н | L | L | Ι | BA, CA, A8 | BW/BWA | Terminate Burst , Latch CA,<br>New Block Write, Determine AP. | | | L | L | Н | Η | Χ | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Х | BA, A8 | PRE/PREA | Terminate Burst With DM=High, Precharge | | | L | L | L | Ι | Χ | X | REFA | ILLEGAL | | | | | | - | L | On Code Made Add | MRS | ILLEGAL | | | L | L | L | L | Н | Op-Code, Mode-Add | SMRS | ILLEGAL | | READ with AUTO | Н | Х | Х | Χ | Χ | Х | DESEL | NOP(Continue Burst END) | | PRECHARGE | L | Н | Н | I | Χ | X | NOP | NOP(Continue Burst END) | | | L | Н | Н | L | Χ | Х | TERM | ILLEGAL | | | L | Н | L | Χ | Χ | BA, CA, A8 | READ/WRITE | ILLEGAL*2 | | | L | L | Н | I | Χ | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Χ | BA, A8 | PRE/PREA | ILLEGAL*2 | | | L | L | L | Н | Χ | X | REFA | ILLEGAL | | | L | L | L | ٦ | L | Op-Code, Mode-Add | MRS | ILLEGAL | | | _ | <u> </u> | L | _ | Н | Op-Code, Mode-Add | SMRS | ILLEGAL | | WRITE with AUTO | Н | Х | Χ | Χ | Χ | Х | DESEL | NOP(Continue Burst to END) | | RECHARGE | L | Н | Н | Н | Χ | Х | NOP | NOP(Continue Burst to END) | | | L | Н | Н | L | Χ | Х | TERM | ILLEGAL | | | L | Н | L | Χ | Χ | BA, CA, A8 | READ/WRITE | ILLEGAL*2 | | | L | L | Н | Н | Χ | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Χ | BA, A8 | PRE/PREA | ILLEGAL*2 | | | L | L | L | Н | Χ | X | REFA | ILLEGAL | | | L | L | L | L | L | Op-Code, Mode-Add | MRS | ILLEGAL | | | 1 | L | _ | 1 | Н | Op-Code, Mode-Add | SMRS | ILLEGAL | # FUNCTION TRUTH TABLE(continued) | Current State | cs | RAS | CAS | WE | DSF | Address | Command | Action | |---------------------|----|-----|-----|----|-----|-------------------|--------------------------------|---------------------------------------| | BLOCK | Η | Х | Х | Х | Х | Х | DESEL | NOP(Continue Block Write) | | WRITE<br>RECOVERING | ┙ | Н | Н | Н | Χ | X | NOP | NOP(Continue Block Write) | | RECOVERING | L | Н | Н | L | Χ | X | TERM | NOP | | | L | Н | L | Х | Х | BA, CA, A8 | READ/READA<br>WRITE/<br>WRITEA | ILLEGAL | | | L | L | Н | Н | Х | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Х | BA, A8 | PRE/PREA | Terminate Block Write, Pre-<br>charge | | | L | L | L | Н | Χ | X | REFA | ILLEGAL | | | | | | | L | On Onda Mada Add | MRS | ILLEGAL | | | L | L | L | L | Н | Op-Code, Mode-Add | SMRS | ILLEGAL | | PRE- | Н | Х | Х | Х | Х | Х | DESEL | NOP(Idle after tRP) | | CHARGING | L | Н | Н | Н | Х | Х | NOP | NOP(Idle after tRP) | | | L | Н | Н | L | Х | Х | TERM | NOP | | | L | Н | L | Х | Х | BA, CA, A8 | READ/WRITE | ILLEGAL*2 | | | L | L | Н | Н | Х | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Х | BA, A8 | PRE/PREA | NOP*4(Idle after tRP) | | | L | L | L | Н | Х | Х | REFA | ILLEGAL | | | | | | | L | On Onda Mada Add | MRS | ILLEGAL | | | L | L | L | L | Н | Op-Code, Mode-Add | SMRS | ILLEGAL | | ROW | Н | Х | Х | Х | Х | Х | DESEL | NOP(ROW Active after tRCD) | | ACTIVATING | L | Н | Н | Н | Х | Х | NOP | NOP(ROW Active after tRCD) | | | L | Н | Н | L | Х | Х | TERM | NOP | | | L | Н | L | Х | Х | BA, CA, A8 | READ/WRITE | ILLEGAL*2 | | | L | L | Н | Н | Х | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Х | BA, A8 | PRE/PREA | ILLEGAL*2 | | | L | L | L | Н | Х | Х | REFA | ILLEGAL | | | L | L | ı | L | L | Op-Code, Mode-Add | MRS | ILLEGAL | | | L | | L | | Н | Op-Code, Mode-Add | SMRS | ILLEGAL | ## **FUNCTION TRUTH TABLE(continued)** | Current State | cs | RAS | CAS | WE | DSF | Address | Command | Action | |---------------|----|-----|-----|----|-----|-------------------|--------------|--------------------------| | WRITE | Н | Х | Х | Х | Х | Х | DESEL | NOP | | RECOVERING | L | Н | Н | Н | Х | Х | NOP | NOP | | | L | Н | Н | L | Χ | Х | TERM | NOP | | | L | Н | L | Н | Х | BA, CA, A8 | READ | ILLEGAL*2 | | | L | Н | L | L | L | BA, CA, A8 | WRITE/WRITEA | New Write, Determine AP. | | | L | Н | L | L | Н | BA, CA, A8 | BW/BWA | New BW, Determine AP. | | | L | L | Н | Н | Х | BA, RA | ACT | ILLEGAL*2 | | | L | L | Н | L | Х | BA, A8 | PRE/PREA | ILLEGAL*2 | | | L | L | L | Н | Χ | Х | REFA | ILLEGAL | | | _ | | L | L | Ш | On Code Made Add | MRS | ILLEGAL | | | L | L | L | L | Ι | Op-Code, Mode-Add | SMRS | ILLEGAL | | RE- | Τ | Χ | Χ | Х | Χ | Χ | DESEL | NOP(Idle after tRP) | | FRESHING | L | Н | Н | Н | Χ | Χ | NOP | NOP(Idle after tRP) | | | L | Н | Н | L | Х | X | TERM | NOP | | | L | Н | L | Х | Х | BA, CA, A8 | READ/WRITE | ILLEGAL | | | L | L | Н | Н | Х | BA, RA | ACT | ILLEGAL | | | L | L | Н | L | Х | BA, A8 | PRE/PREA | ILLEGAL | | | L | L | L | Н | Х | Х | REFA | ILLEGAL | | | | | | | L | On Onda Mada Add | MRS | ILLEGAL | | | L | L | L | L | Н | Op-Code, Mode-Add | SMRS | ILLEGAL | #### **ABBREVIATIONS:** H=High Level, L=Low level, V=Valid, X=Don't Care BA=Bank Address, RA=Row Address, CA=Column Address, NOP=No Operation #### Note: - 1. All entries assume that CKE was High during the preceding clock cycle and the current clock cycle. - 2. ILLEGAL to bank in specified state; function may be legal in the bank indicated by BA, depending on the state of that bank. - 3. Must satisfy bus contention, bus turn around, write recovery requirements. - 4. NOP to bank precharging or in idle sate. May precharge bank indicated by BA. - 5. ILLEGAL if any bank is not idle. - 6. Same Bank's previous Auto precharge will not be performed. But if Bank is different, previous Auto precharge will be performed. ILLEGAL = Device operation and/or data-integrity are not guaranteed. ### **FUNCTION TRUTH TABLE for CKE** | Current State | CKE<br>n-1 | CKE<br>n | cs | RAS | CAS | WE | DSF | Add | Action | |--------------------|------------|----------|----|-----|-----|----|-----|---------|-----------------------------------| | SELF- | Н | Х | Х | Х | Х | Х | Х | Х | INVALID | | REFRESHING | L | Н | Н | Х | Х | Х | Χ | Х | Exit Self-Refresh*1 | | | L | Н | L | Н | Н | Н | Х | Х | Exit Self-Refresh*1 | | | L | Н | L | Н | Н | L | Х | Х | ILLEGAL | | | L | Н | L | Н | L | Х | Х | Х | ILLEGAL | | | L | Н | L | L | Х | Х | Х | Х | ILLEGAL | | | L | L | Х | Х | Х | Х | Х | Х | NOP(Maintain Self-Refresh) | | Both Bank | Н | Х | Х | Х | Х | Х | Х | Х | INVALID | | Precharge<br>POWER | L | Н | Н | Х | Х | Х | Х | Х | Exit Power Down*2 | | DOWN | L | Н | L | Н | Н | Н | Х | Х | Exit Power Down*2 | | | L | Н | L | Н | Н | L | Х | Х | ILLEGAL | | | L | Н | L | Н | L | Х | Х | Х | ILLEGAL | | | L | Н | L | L | Х | Х | Х | Х | ILLEGAL | | | L | L | Х | Х | Х | Х | Х | Х | NOP(Maintain Power Down) | | ALL BANKS | Н | Н | Х | Х | Х | Х | Х | Х | Refer to Function True Table | | IDLE | Н | L | Н | Х | Х | Х | Х | Х | Enter Power Down*3 | | | Н | L | L | Н | Н | Н | Х | Х | Enter Power Down*3 | | | Н | L | L | Η | Η | L | Χ | X | ILLEGAL | | | Н | L | L | Н | L | Х | Х | Х | ILLEGAL | | | Н | L | L | L | Н | Н | L | RA | Row (& Bank) Active | | | Н | L | L | L | L | Н | L | Х | Enter Self-Refresh*3 | | | Н | L | L | L | L | L | L | OP Code | Mode Register Access | | | Н | L | L | L | L | L | Н | OP Code | Special Mode Register Access | | | L | Х | Χ | Χ | Χ | Χ | Χ | Х | Refer to Current State=Power Down | | Any State | Н | Н | Х | Χ | Χ | Χ | Х | Х | Refer to Function True Table | | other than | Н | L | Χ | Χ | Χ | Х | Х | Х | Begin Clock Suspend next cycle*4 | | listed above | L | Н | Χ | Χ | Χ | Χ | Х | X | Exit Clock Suspend next cycle*4 | | | L | L | Х | Х | Х | Х | Х | X | Maintain Clock Suspend | #### **ABBREVIATIONS:** H=High Level, L=Low level, X=Don't Care ### Note: - 1. After CKE's low to high transition to exist self refresh mode. And a time of tRC(min) has to be elapse after CKE's low to high transition to issue a new command. - 2. CKE low to high transition is asynchronous as if restarts internal clock. - A minimum setup time "tSS + one clock" must be satisfied before any command other than exit. - 3. Power-down and self refresh can be entered only from the all banks idle state. - 4. Must be a legal command. ### SIMPLIFIED STATE DIAGRAM ### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Value | Unit | |---------------------------------------|-----------|--------------------|------| | Voltage on any pin relative to Vss | Vin, Vout | -1.0 ~ 4.6 | V | | Voltage on VDD supply relative to Vss | Vdd, Vddq | -1.0 ~ 4.6 | V | | Storage temperature | Тѕтс | -55 ~ <b>+</b> 150 | °C | | Power dissipation | PD | 1.6 | W | | Short circuit current | los | 50 | mA | Note: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to recommended operating condition. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. ### POWER & DC OPERATING CONDITIONS(SSTL\_2 In/Out) Recommended operating conditions(Voltage referenced to Vss=0V, TA=0 to 65°C) | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------|--------|-----------|------|-----------|------|-------------| | Device Supply voltage | Vdd | 3.135 | 3.3 | 3.465 | V | 1 | | Output Supply voltage | VDDQ | 2.375 | 2.50 | 2.625 | V | 1 | | Reference voltage | VREF | 1.15 | 1.25 | 1.35 | V | 2, 3 | | Termination voltage | Vtt | VREF-0.04 | VREF | VREF+0.04 | V | 4 | | Input logic high voltage | ViH | VREF+0.18 | - | VDDQ+0.30 | V | | | Input logic low voltage | VIL | -0.30 | - | VREF-0.18 | V | 5 | | Output logic high voltage | Voн | Vtt+0.76 | - | - | V | Iон=-15.2mA | | Output logic low voltage | Vol | - | - | Vtt-0.76 | V | IoL=+15.2mA | | Input leakage current | Iı∟ | -5 | - | 5 | uA | 6 | | Output leakage current | loL | -5 | - | 5 | uA | 6 | **Note:** 1. Under all conditions VDDQ must be less than or equal to VDD. - 2. Typically, the value of VREF is expected to be about 0.50\*VDDQ of the transmitting device. VREF is expected to track variation in VDDQ. - 3. Peak to peak AC noise on VREF may not exceed 2% VREF(DC). - 4. Vtt of the transmitting device must track VREF of the receiving device. - 5. VIL(min.) = -1.5V AC(pulse width $\leq 5ns$ ). - 6. For any pin under test input of $0V \le VIN \le VDD+0.3V$ is acceptable. For all other pins that are not under test VIN=0V. ### **AC CHARACTERISTICS** | Davamatas | | Cymahal | -6 | 0 | -7 | 0 | -8 | 0 | -1 | 0 | 11 | Note | |--------------------------------|-------------------|---------|------|-------|------|-------|------|-------|------|-------|------|------| | Parameter | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Note | | CK cycle time | CL=2 | tcĸ | 12 | 1000 | 12 | 1000 | 12 | 1000 | 13 | 1000 | ns | | | CK Cycle time | CL=3 | ton | 6 | 1000 | 7 | 1000 | 8 | 1000 | 10 | 1000 | ns | | | CK high level width | | tch | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | 1 | | CK low level width | | tcl | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | CK rising edge to CK rising ed | lge Delay | tccb | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | tCK | | | CK Edge to Data Strobe Edge | | tacs | 2.5 | 5.5 | 2.5 | 5.5 | 2.5 | 6.0 | 2.5 | 6.0 | ns | | | CK Edge to Output Data Edge | | tac | 2.5 | 5.5 | 2.5 | 5.5 | 2.5 | 6.0 | 2.5 | 6.0 | ns | | | Data Strobe Edge to Ouput Da | ıta Edge | toqsq | -0.4 | +0.4 | -0.5 | +0.5 | -0.5 | +0.5 | -0.6 | +0.6 | ns | | | Data valid widow | | tdvq | 1.9 | | 2.1 | | 2.6 | | 3.3 | | ns | | | Data strobe valid window | | tovas | 1.9 | | 2.1 | | 2.6 | | 3.3 | | ns | | | DQS Low-Z to 1st valid DQS(F | reamble) @ Read | tslz | 4 | 8 | 5 | 9 | 6 | 10 | 8 | 12 | ns | | | Last valid DQS to DQS Hi-Z(P | ostamble) @ Read | tsHZ | 4 | 8 | 5 | 9 | 6 | 10 | 8 | 12 | ns | | | Last valid DQS to DQS Hi-Z(P | ostamble) @ Write | toshz | 2 | | 2.5 | | 3 | | 4 | | ns | | | Data out active to Hi-Z | | tHZQ | 3 | | 3 | | 3 | | 3 | | ns | | | DQS Write Preamble setup tim | ne | tsdqs | 0 | | 0 | | 0 | | 0 | | ns | | | CK to valid DQS-in | | togss | 3.5 | 1 tCK | 4 | 1 tCK | 4 | 1 tCK | 4.5 | 1 tCK | ns | | | DQS-in high level width | | tsıн | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | DQS-in low level width | | tsıL | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | 0.4 | 0.6 | tCK | | | DQS-in cycle time | | tsic | 1 | | 1 | | 1 | | 1 | | tCK | | | Input setup time | | tıs | 1.5 | | 1.75 | | 2 | | 2.5 | | ns | | | Input hold time | | tıн | 1 | | 1 | | 1 | | 1 | | ns | | | Data in & DM set-up time | | tos | 0.4 | | 0.4 | | 0.4 | | 0.6 | | ns | | | Data in & DM hold time | | tон | 0.7 | | 0.7 | | 0.8 | | 1 | | ns | | | CK transition time | | t⊤ | 0.5 | 1.5 | 0.5 | 1.7 | 0.5 | 2 | 0.5 | 2.5 | ns | | ## Simplified Timing(1) @ BL=4, CL=2 ### **AC CHARACTERISTICS** | Danamatan | Cy ample of | -6 | 0 | -7 | 0 | -8 | 0 | -10 | | l lm:4 | Nata | |---------------------------------------|--------------|---------|------|---------|------|---------|------|---------|------|--------|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Note | | | Row cycle time | trc | 70 | | 70 | | 70 | | 70 | | ns | | | Row active time | tras | 48 | 100K | 49 | 100K | 48 | 100K | 50 | 100K | ns | | | RAS to CAS delay | trcd | 18 | | 20 | | 20 | | 20 | | ns | | | Row precharge time | trp | 18 | | 21 | | 20 | | 20 | | ns | | | Row active to Row active delay | trrd | 12 | | 14 | | 16 | | 20 | | ns | | | Last data in to Row precharge | trdl | 3.5 tCK | | 3.5 tCK | | 3.5 tCK | | 3.5 tCK | ( ns | 1 | | | | | -tpqss | | -toqss | | -tpqss | | -tpqss | | 115 | ' ' | | Last data in to Read command delay | tcdlr | 2.5 tCK | | 2.5 tCK | | 2.5 tCK | | 2.5 tCK | ns | 1 | | | Last data in to Read confiniand delay | ICDLK | -tDQSS | | -tDQSS | | -tpqss | | -tDQSS | | 113 | ' | | Last data in to Write command delay | tcdlw | 0 | | 0 | | 0 | | 0 | | tCK | | | Col. address to Col. address delay | tccd | 1 | | 1 | | 1 | | 1 | | tCK | | | Mode register set cycle time | tmrd | 1 | | 1 | | 1 | | 1 | | tCK | | | Special Mode register set cycle time | tsmrd | 1 | | 1 | | 1 | | 1 | | tCK | | | Block write cycle | tBWC | 1 | | 1 | | 1 | | 1 | | tCK | | | Block write to precharge | <b>t</b> BPL | 4 | | 4 | | 4 | | 4 | | tCK | | Note: When tDQSS is close to the minimum value, tCDLR and tRDL are 2 tck, 3 tck, respectively. When tDQSS is close to the maximum value, tCDLR and tRDL are 1.5 tck, 2.5 tck respectively. For normal write operation, even numbers of Din are to be written inside DRAM. ## Simplified Timing(2) @ BL=4, CL=2 ### **DC CHARACTERISTICS** Recommended operating conditions Unless Otherwise Noted, Ta=0 to $65^{\circ}C$ ) | Donomoton | Cumb at | Tool Condition | CAS | | Ver | sion | | I In:it | Nata | |--------------------------------------------------|---------|------------------------------------------------------------------------------------------|-----------|-----|-----|------|-----|---------|------| | Parameter | Symbol | Test Condition | Latency | -60 | -70 | -80 | -10 | Unit | Note | | Operating Current<br>(One Bank Active) | ICC1 | Burst Lenth=2 trc ≥ trc(min) IoL=0mA | | 260 | 240 | 220 | 200 | mA | 1 | | Precharge Standby Current in | ICC2P | CKE ≤ VIL(max), tcc=10ns | | | 2 | 2 | | A | | | Power-down mode | ICC2PS | CKE ≤ VIL(max), CK ≤ VIL(min | n), tcc=∞ | 2 | | | | mA | | | Precharge Standby Current in Non Power-down mode | ICC2N | CKE $\geq$ VIH(min), $\overline{CS} \geq$ VIH(min) tcc=10ns Input signals are change | 65 | | | | mA | | | | | ICC2NS | CKE ≥ VIH(min),CK ≤ VIL(max | κ), tcc=∞ | 20 | | | | | | | Active Standby Current | ІссзР | CKE ≤ VIL(max), tcc=10ns | | | 4 | | mA | | | | power-down mode | ICC3PS | CKE ≤ VIL(max),CK ≤ VIL(max) | 4 | | | | | | | | Active Standby Current in in Non Power-down mode | ІссзN | CKE $\geq$ VIH(min), $\overline{\text{CS}} \geq$ VIH(m tcc=10ns Input signals are chonce | | 65 | | | | mA | | | In Non Power-down mode | ICC3NS | CKE ≥ VIH(min),CK ≤ VIL(ma<br>Input signals are stable. | x), tcc=∞ | 40 | | | | | | | Operating Current | ICC4 | IoL=0mA<br>Page Burst | 3 | 400 | 360 | 320 | 280 | mA | 1 | | (Burst Mode) | 1004 | All Banks activated tccb=2 tck | 2 | 300 | 300 | 300 | 280 | 1117 ( | · | | Refresh Current | ICC5 | trc ≥ trc(min) | | 300 | 290 | 280 | 270 | mA | 2 | | Self Refresh Current | ICC6 | CKE ≤ 0.2V | | 2 | | | | mA | | | Operating Current<br>(One Bank Block Write) | ICC7 | tcc ≥ tcc(min), loL=0mA, tB | wc(min) | 420 | 380 | 340 | 300 | mA | 3 | **Note :** 1. Measured with outputs open. - 2. Refresh period is 16ms. - 3. Assumes minimum column address update cycle tBWC(min). ### AC OPERATING TEST CONDITIONS (VDD=3.3V±0.15V, TA= 0 to 65°C) | Parameter | Value | Unit | Note | |--------------------------------------------------|---------------------|------|------| | Input reference voltage for CK(for single ended) | 0.50*VDDQ | V | | | CK signal maximum peak swing | 1.5 | V | | | CK signal minimum slew rate | 1.0 | V/ns | | | Input Levels(VIH/VIL) | VREF+0.35/VREF-0.35 | V | | | Input timing measurement reference level | Vref | V | | | Output timing measurement reference level | Vtt | V | | | Output load condition | See Fig.1 | | | (Fig. 1) Output Load Circuit ## **CAPACITANCE** (VDD=3.3V, TA= 25°C, f=1MHz) | Parameter | Symbol | Min | Max | Unit | |---------------------------------------------------------|--------|-----|-----|------| | Input capacitance(Ao~A10, BAo~BA1) | CIN1 | 2.5 | 4.5 | pF | | Input capac <u>itance</u> ( CK, CKE, CS, RAS, CAS, WE ) | CIN2 | 2.5 | 5.0 | pF | | Data & DQS input/output capacitance(DQ0~DQ31) | Соит | 2.5 | 5.5 | pF | | Input capacitance(DM) | CIN3 | 2.5 | 5.5 | pF | ### **DECOUPLING CAPACITANCE GUIDE LINE** Recommended decoupling capacitance added to power line at board. | Parameter | Symbol | Value | Unit | |----------------------------------------------|--------|------------|------| | Decoupling Capacitance between VDD and Vss | CDC1 | 0.1 + 0.01 | uF | | Decoupling Capacitance between VDDQ and VssQ | CDC2 | 0.1 + 0.01 | uF | Note: 1. VDD and VDDQ pins are separated each other. All VDD pins are connected in chip. All VDDQ pins are connected in chip. 2. Vss and Vssq pins are separated each other All Vss pins are connected in chip. All Vssq pins are connected in chip. # Basic Timing (Setup, Hold and Access Time @BL=4, CL=2) # Multi Bank Interleaving READ (@BL=4, CL=2) # Multi Bank Interleaving WRITE (@BL=4) ## Auto Precharge after READ Burst (@BL=8) ## Auto Precharge after WRITE Burst (@BL=4) # Normal WRITE Burst (@BL=4) # Write Interrupted by Precharge & DM (@BL=8) # Write Interrupted by a Read (@BL=8, CL=2) # Read Interrupted by Precharge (@BL=8) # Read Interrupted by Burst stop & Write (@BL=8, CL=2) # Read Interrupted by a Read (@BL=8, CL=2) # DM Function (@BL=8) only for write ## Power up Sequence & Auto Refresh(CBR) # **Mode Register Set** # **Block Write cycle (with Auto Precharge)** # **PACKAGE DIMENSIONS (TQFP)** #### Dimensions in Millimeters