Formerly FRL430R4 Data Sheet November 1998 File Number 4294 # Radiation Hardened, N-Channel Power MOSFET The Intersil has designed a series of SECOND GENERATION hardened power MOSFETs of both N-Channel and P-Channel enhancement types with ratings from 100V to 500V, 1A to 60A, and on resistance as low as $25 m \Omega$ . Total dose hardness is offered at 100K RAD (Si) and 1000K RAD (Si) with neutron hardness ranging from 1E13 for 500V product to 1E14 for 100V product. Dose rate hardness (GAMMA DOT) exists for rates to 1E9 without current limiting and 2E12 with current limiting. This MOSFET is an enhancement-mode silicon-gate power field effect transistor of the vertical DMOS (VDMOS) structure. It is specially designed and processed to exhibit minimal characteristic changes to total dose (GAMMA) and neutron (n<sup>o</sup>) exposures. Design and processing efforts are also directed to enhance survival to dose rate (GAMMA DOT) exposure. Also available at other radiation and screening levels. See us on the web, Intersil' home page: www.intersil.com. Contact your local Intersil Sales Office for additional information. # **Ordering Information** | PART NUMBER | PACKAGE | BRAND | |-------------|----------|-------------| | JANSR2N7281 | TO-205AF | JANSR2N7281 | Die family TA17635. MIL-PRF-19500/604. #### **Features** - 2A, 500V, $r_{DS(ON)} = 2.50\Omega$ - · Total Dose - Meets Pre-RAD Specifications to 100K RAD (Si) - · Dose Rate - Typically Survives 3E9 RAD (Si)/s at 80% BV<sub>DSS</sub> - Typically Survives 2E12 if Current Limited to IDM - Photo Current - 8nA Per-RAD (Si)/s Typically - Neutron - Maintain Pre-RAD Specifications for 3E12 Neutrons/cm<sup>2</sup> - Usable to 3E13 Neutrons/cm<sup>2</sup> # Symbol ### **Package** TO-205AF # **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | JANSR2N7281 | UNITS | |---------------------------------------------------------------|-------------|-------| | Drain to Source Voltage | 500 | V | | Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) | 500 | V | | Continuous Drain Current | | | | $T_C = 25^{\circ}C$ $I_D$ | 2 | Α | | $T_C = 100^{\circ}C$ | 1 | Α | | Pulsed Drain Current | 6 | Α | | Gate to Source Voltage | ±20 | V | | Maximum Power Dissipation | | | | $T_C = 25^{\circ}C$ $P_T$ | 25 | W | | $T_C = 100^{\circ}C$ $P_T$ | 10 | W | | Linear Derating Factor | 0.20 | W/oC | | Single Pulsed Avalanche Current, L = 100μH, (See Test Figure) | 6 | Α | | Continuous Source Current (Body Diode) | 2 | Α | | Pulsed Source Current (Body Diode) | 6 | Α | | Operating and Storage Temperature | -55 to 150 | °С | | Lead Temperature (During Soldering) | 300 | °С | | (Distance >0.063in (1.6mm) from Case, 10s Max) | | | | Weight (Typical) | 1.0 | g | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Electrical Specifications $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------------------|---------------------|------------------------------------------------------|-------------------------------|-----|------|------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | $I_D = 1 \text{mA}, V_{GS} = 0$ | / | 500 | - | - | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ | $T_C = -55^{\circ}C$ | - | - | 5.0 | V | | | | I <sub>D</sub> = 1mA | $T_C = 25^{\circ}C$ | 2.0 | - | 4.0 | V | | | | | $T_C = 125^{\circ}C$ | 1.0 | - | - | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 400V, | $T_{C} = 25^{\circ}C$ | - | - | 25 | μΑ | | | | V <sub>GS</sub> = 0V | $T_C = 125^{\circ}C$ | - | - | 250 | μΑ | | Gate to Source Leakage Current | I <sub>GSS</sub> | $V_{GS} = \pm 20V$ $T_{C} = 25^{\circ}C$ | | - | - | 100 | nA | | | | | $T_C = 125^{\circ}C$ | | | 200 | nA | | Drain to Source On-State Voltage | V <sub>DS(ON)</sub> | V <sub>GS</sub> = 10V, I <sub>D</sub> = 2A | | | | 5.25 | V | | On Resistance | D3(ON) L | $I_D = 1A,$ $T_C = 25^{\circ}C$ $T_C = 125^{\circ}C$ | - | - | 2.50 | Ω | | | | | | $T_C = 125^{\circ}C$ | - | - | 6.50 | Ω | | Turn-On Delay Time | t <sub>d(ON)</sub> | V <sub>DD</sub> = 250V, I <sub>D</sub> = 2A, | | - | - | 46 | ns | | Rise Time | t <sub>r</sub> | $R_L = 125\Omega, V_{GS} = R_{GS} = 25\Omega$ | 10V, | - | - | 58 | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | - 11GS -2032 | | - | - | 208 | ns | | Fall Time | t <sub>f</sub> | | | - | - | 54 | ns | | Total Gate Charge | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 0V to 20V | V <sub>DD</sub> = 250V, | - | - | 130 | nC | | Gate Charge at 10V | Q <sub>g(10)</sub> | V <sub>GS</sub> = 0V to 10V | $I_D = 2A,$ $R_L = 125\Omega$ | - | - | 64 | nC | | Threshold Gate Charge | Q <sub>g(TH)</sub> | V <sub>GS</sub> = 0V to 2V | 11[ - 12032 | - | - | 4 | nC | | Gate Charge Source | Q <sub>gs</sub> | | | - | - | 12 | nC | | Gate Charge Drain | Q <sub>gd</sub> | | | - | - | 32 | nC | | Thermal Resistance Junction to Case | $R_{\theta JC}$ | | | - | - | 5.0 | °C/W | | Thermal Resistance Junction to Ambient | $R_{\theta JA}$ | | | - | - | 175 | °C/W | # **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|-----------------|-------------------------------------------|-----|-----|-----|-------| | Forward Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 2A | 0.6 | - | 1.8 | V | | Reverse Recovery Time | t <sub>rr</sub> | $I_{SD} = 2A$ , $dI_{SD}/dt = 100A/\mu s$ | - | - | 900 | ns | ©2001 Fairchild Semiconductor Corporation JANSR2N7281 Rev. A Electrical Specifications up to 100K RAD $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | | SYMBOL | TEST CONDITIONS | MIN | MAX | UNITS | |---------------------------------|--------------|---------------------|--------------------------------------------|-----|------|-------| | Drain to Source Breakdown Volts | (Note 3) | BV <sub>DSS</sub> | $V_{GS} = 0$ , $I_D = 1mA$ | 500 | - | V | | Gate to Source Threshold Volts | (Note 3) | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 1mA$ | 2.0 | 4.0 | V | | Gate to Body Leakage | (Notes 2, 3) | I <sub>GSS</sub> | $V_{GS} = \pm 20V, V_{DS} = 0V$ | - | 100 | nA | | Zero-Gate Leakage | (Note 3) | I <sub>DSS</sub> | $V_{GS} = 0, V_{DS} = 400V$ | - | 25 | μΑ | | Drain to Source On-State Volts | (Notes 1, 3) | V <sub>DS(ON)</sub> | $V_{GS} = 10V, I_D = 2A$ | - | 5.25 | V | | Drain to Source On Resistance | (Notes 1, 3) | r <sub>DS(ON)</sub> | V <sub>GS</sub> = 10V, I <sub>D</sub> = 1A | - | 2.5 | Ω | #### NOTES: - 1. Pulse test, 300µs Max. - 2. Absolute value. - 3. Insitu Gamma bias must be sampled for both $V_{GS}$ = 10V, $V_{DS}$ = 0V and $V_{GS}$ = 0V, $V_{DS}$ = 80% BV<sub>DSS</sub>. # Typical Performance Curves Unless Otherwise Specified FIGURE 1. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE FIGURE 2. FORWARD BIAS SAFE OPERATING AREA FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE ©2001 Fairchild Semiconductor Corporation JANSR2N7281 Rev. A ## Test Circuits and Waveforms FIGURE 4. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 5. UNCLAMPED ENERGY WAVEFORMS FIGURE 6. RESISTIVE SWITCHING TEST CIRCUIT FIGURE 7. RESISTIVE SWITCHING WAVEFORMS FIGURE 8. BASIC GATE CHARGE WAVEFORM ©2001 Fairchild Semiconductor Corporation JANSR2N7281 Rev. A # Screening Information Screening is performed in accordance with the latest revision in effect of MIL-S-19500, (Screening Information Table). **Delta Tests and Limits (JANS)** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | МАХ | UNITS | |---------------------------------|---------------------------------------------------------------------------------|-----------------------------------|---------------|-------| | Gate to Source Leakage Current | I <sub>GSS</sub> V <sub>GS</sub> = ±20V | | ±20 (Note 4) | nA | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 80% Rated Value | ±25 (Note 4) | μΑ | | On Resistance | r <sub>DS(ON)</sub> T <sub>C</sub> = 125 <sup>o</sup> C at Rated I <sub>D</sub> | | ±20% (Note 5) | Ω | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | I <sub>D</sub> = 1.0mA | ±20% (Note 5) | V | #### NOTES: - 4. Or 100% of Initial Reading (whichever is greater). - 5. Of Initial Reading. ## **Screening Information** | TEST | JANS | |------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Gate Stress | V <sub>GS</sub> = 30V, t = 250μs | | Pind | Required | | Pre Burn-In Tests (Note 6) | MIL-S-19500 Group A, Subgroup 2 (All Static Tests at 25°C) | | Steady State Gate Bias (Gate Stress) | MIL-STD-750, Method 1042, Condition B<br>V <sub>GS</sub> = 80% of Rated Value, T <sub>A</sub> = 150 <sup>o</sup> C, Time = 48 hours | | Interim Electrical Tests (Note 6) | All Delta Parameters Listed in the Delta Tests and Limits Table | | Steady State Reverse Bias (Drain Stress) | MIL-STD-750, Method 1042, Condition A V <sub>DS</sub> = 80% of Rated Value, T <sub>A</sub> = 150 <sup>o</sup> C, Time = 240 hours | | PDA | 5% | | Final Electrical Tests (Note 6) | MIL-S-19500, Group A,<br>Subgroups 2 and 3 | #### NOTE: # **Additional Screening Tests** | PARAMETER | SYMBOL | TEST CONDITIONS | МАХ | UNITS | |-------------------------------|--------------------------------------|-------------------------------------------------------------------|------|-------| | Safe Operating Area | SOA V <sub>DS</sub> = 200V, t = 10ms | | 0.50 | Α | | Unclamped Inductive Switching | I <sub>AS</sub> | I <sub>AS</sub> V <sub>GS(PEAK)</sub> = 15V, L = 0.1mH | | Α | | Thermal Response | ΔV <sub>SD</sub> | $\Delta V_{SD}$ $t_H = 10 ms; V_H = 25 V; I_H = 2 A$ | | mV | | Thermal Impedance | ΔV <sub>SD</sub> | t <sub>H</sub> = 500ms; V <sub>H</sub> = 25V; I <sub>H</sub> = 1A | 190 | mV | ©2001 Fairchild Semiconductor Corporation JANSR2N7281 Rev. A <sup>6.</sup> Test limits are identical pre and post burn-in. # Rad Hard Data Packages - Intersil Power Transistors #### 1. JANS Rad Hard - Standard Data Package - A. Certificate of Compliance - B. Serialization Records - C. Assembly Flow Chart - D. SEM Photos and Report - E. Preconditioning Attributes Data Sheet - Hi-Rel Lot Traveler - HTRB Hi Temp Gate Stress Post Reverse Bias Data and Delta Data - HTRB Hi Temp Drain Stress Post Reverse Bias Delta Data - F. Group A Attributes Data Sheet G. Group B Attributes Data Sheet H. Group C Attributes Data Sheet - I. Group D Attributes Data Sheet ## 2. JANS Rad Hard - Optional Data Package - A. Certificate of Compliance - B. Serialization Records - C. Assembly Flow Chart - D. SEM Photos and Report - E. Preconditioning Attributes Data Sheet - Hi-Rel Lot Traveler - HTRB Hi Temp Gate Stress Post Reverse Bias Data and Delta Data - HTRB Hi Temp Drain Stress Post Reverse Bias Delta Data - X-Ray and X-Ray Report - F. Group A Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups A2, A3, A4, A5 and A7 Data - G. Group B Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups B1, B3, B4, B5 and B6 Data - H. Group C Attributes Data Sheet - Hi-Rel Lot Traveler - Subgroups C1, C2, C3 and C6 Data - I. Group D Attributes Data Sheet - Hi-Rel Lot Traveler - Pre and Post Radiation Data ## TO-205AF #### 3 LEAD JEDEC TO-205AF HERMETIC METAL CAN PACKAGE | | INCHES | | INCHES MILLIMETERS | | | | | |-----------------|--------|-------|--------------------|-------|-------|--|--| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | | | А | 0.160 | 0.180 | 4.07 | 4.57 | - | | | | Øb | 0.016 | 0.021 | 0.41 | 0.53 | 2, 3 | | | | ØD | 0.350 | 0.370 | 8.89 | 9.39 | - | | | | ØD <sub>1</sub> | 0.315 | 0.335 | 8.01 | 8.50 | - | | | | е | 0.095 | 0.105 | 2.42 | 2.66 | 4 | | | | e <sub>1</sub> | 0.190 | 0.210 | 4.83 | 5.33 | 4 | | | | e <sub>2</sub> | 0.095 | 0.105 | 2.42 | 2.66 | 4 | | | | h | 0.010 | 0.020 | 0.26 | 0.50 | - | | | | j | 0.028 | 0.034 | 0.72 | 0.86 | - | | | | k | 0.029 | 0.045 | 0.74 | 1.14 | - | | | | L | 0.500 | 0.560 | 12.70 | 14.22 | 3 | | | | Р | 0.075 | - | 1.91 | - | 5 | | | #### NOTES: - 1. These dimensions are within allowable dimensions of Rev. E of JEDEC TO-205AF outline dated 11-82. - 2. Lead dimension (without solder). - 3. Solder coating may vary along lead length, add typically 0.002 inches (0.05mm) for solder coating. - 4. Position of lead to be measured 0.100 inches (2.54mm) from bottom of seating plane. - This zone controlled for automatic handling. The variation in actual diameter within this zone shall not exceed 0.010 inches (0.254mm). - 6. Lead no. 3 butt welded to stem base. - 7. Controlling dimension: Inch. - 8. Revision 3 dated 6-94. ©2001 Fairchild Semiconductor Corporation #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | $ACEx^{TM}$ | FAST ® | PACMAN™ | SuperSOT™-3 | |-----------------------------------|---------------------|---------------------|-------------------| | Bottomless™ | FASTr™ | $POP^{TM}$ | SuperSOT™-6 | | CoolFET™ | GlobalOptoisolator™ | PowerTrench ® | SuperSOT™-8 | | CROSSVOLT <sup>TM</sup> | GTO™ | QFET™ | SyncFET™ | | DenseTrench™ | HiSeC™ | QS™ | TinyLogic™ | | DOME™ | ISOPLANAR™ | QT Optoelectronics™ | UHC <sup>TM</sup> | | EcoSPARK™ | LittleFET™ | Quiet Series™ | UltraFET® | | E <sup>2</sup> CMOS <sup>TM</sup> | MicroFET™ | SILENT SWITCHER ® | $VCX^{TM}$ | | EnSigna™ | MICROWIRE™ | SMART START™ | | | | | | | FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Star\* Power<sup>TM</sup> FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Stealth<sup>TM</sup> #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |