# 128K x 8 LOW POWER CMOS STATIC RAM ### **DECEMBER 2003** ### **FEATURES** - High-speed access time: 35, 70 nsLow active power: 450 mW (typical) - Low standby power: 150 μW (typical) CMOS standby - Output Enable (OE) and two Chip Enable (CE1 and CE2) inputs for ease in applications - Fully static operation: no clock or refresh required - TTL compatible inputs and outputs - Single 5V (±10%) power supply ### DESCRIPTION The *ISSI* IS62C1024L is a low power,131,072-word by 8-bit CMOS static RAM. It is fabricated using *ISSI*'s high-performance CMOS technology. This highly reliable process coupled with innovative circuit design techniques, yields higher performance and low power consumption devices. When $\overline{\text{CE1}}$ is HIGH or CE2 is LOW (deselected), the device assumes a standby mode at which the power dissipation can be reduced by using CMOS input levels. Easy memory expansion is provided by using two Chip Enable inputs, $\overline{CE1}$ and CE2. The active LOW Write Enable ( $\overline{WE}$ ) controls both writing and reading of the memory. The IS62C1024L is available in 32-pin plastic SOP and TSOP (type 1) packages. ## **FUNCTIONAL BLOCK DIAGRAM** Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. ## **PIN CONFIGURATION** ## 32-Pin SOP ## **PIN CONFIGURATION** # 32-Pin TSOP (Type 1) ### PIN DESCRIPTIONS | A0-A16 | Address Inputs | |-----------|---------------------| | CE1 | Chip Enable 1 Input | | CE2 | Chip Enable 2 Input | | ŌĒ | Output Enable Input | | WE | Write Enable Input | | I/O0-I/O7 | Input/Output | | VDD | Power | | GND | Ground | ### **OPERATING RANGE** | Range | Ambient Temperature | V <sub>DD</sub> | |------------|---------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 10% | | Industrial | -40°C to +85°C | 5V ± 10% | # TRUTH TABLE | Mode | WE | CE1 | CE2 | ŌĒ | I/O Operation | V <sub>DD</sub> Current | |-----------------|----|-----|-----|----|---------------|-------------------------| | Not Selected | Χ | Н | Х | Χ | High-Z | ISB1, ISB2 | | (Power-down) | Χ | Χ | L | Χ | High-Z | ISB1, ISB2 | | Output Disabled | Н | L | Н | Н | High-Z | Icc | | Read | Н | L | Н | L | Dout | Icc | | Write | L | L | Н | Х | DIN | Icc | ### ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |--------|--------------------------------------|--------------|------| | VTERM | Terminal Voltage with Respect to GND | -0.5 to +7.0 | V | | Tstg | Storage Temperature | -65 to +150 | °C | | PT | Power Dissipation | 1.5 | W | | Іоит | DC Output Current (LOW) | 20 | mA | ### Notes: Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## CAPACITANCE(1,2) | Symbol | Parameter | Conditions | Max. | Unit | |--------|--------------------|------------|------|------| | CIN | Input Capacitance | VIN = 0V | 6 | pF | | Соит | Output Capacitance | Vout = 0V | 8 | pF | ### Notes: - 1. Tested initially and after any design or process changes that may affect these parameters. - 2. Test conditions: TA = 25°C, f = 1 MHz, VDD = 5.0V. # DC ELECTRICAL CHARACTERISTICS (Over Operating Range) | Symbol | Parameter | Test Conditions | | Min. | Max. | Unit | |--------|----------------------|---------------------------------------------------|------|------|-----------|------| | Vон | Output HIGH Voltage | V <sub>DD</sub> = Min., I <sub>OH</sub> = -1.0 mA | | 2.4 | _ | V | | Vol | Output LOW Voltage | VDD = Min., IOL = 2.1 mA | | _ | 0.4 | V | | VIH | Input HIGH Voltage | | | 2.2 | VDD + 0.5 | V | | VIL | Input LOW Voltage(1) | | | -0.3 | 0.8 | V | | ILI | Input Leakage | $GND \le VIN \le VDD$ | Com. | -2 | 2 | μA | | | | | Ind. | -10 | 10 | | | ILO | Output Leakage | GND ≤ Vout ≤ Vdd | Com. | -2 | 2 | μA | | | | | Ind. | -10 | 10 | | <sup>1.</sup> $V_{IL} = -3.0V$ for pulse width less than 10 ns. # POWER SUPPLY CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | Symbol | Parameter | Test Conditions | | | ōns<br>Max. | | ns<br>Max. | Unit | |--------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---|-------------|---|------------|------| | lcc | Vod Dynamic Operating Supply Current | $V_{DD} = Max., \overline{CE} = V_{IL}$<br>$I_{OUT} = 0 \text{ mA}, f = f_{MAX}$ | Com.<br>Ind. | _ | 100<br>110 | _ | 70<br>80 | mA | | ISB1 | TTL Standby Current (TTL Inputs) | $V_{DD}=Max.,$ $V_{IN}=V_{IH}orV_{IL}, \overline{CE1} \ge V_{IH},$ $orCE2 \le V_{IL}, f=0$ | Com.<br>Ind. | _ | 10<br>15 | _ | 10<br>15 | mA | | ISB2 | CMOS Standby<br>Current (CMOS Inputs) | $\begin{tabular}{ll} $V_{DD}$=Max., \\ \hline $CE1$\le V_{DD}$=0.2V, \\ $CE2$\le 0.2V, $V_{IN}$\ge V_{DD}$=0.2' \\ $or\ V_{IN}$\le 0.2V, $f=0$ \\ \end{tabular}$ | Com.<br>Ind.<br>V, | = | 500<br>750 | _ | 500<br>750 | μA | ### Note: # READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range) | | | -3 | 5 | -70 | 0 | | |----------------------|-----------------------------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | trc | Read Cycle Time | 35 | _ | 70 | _ | ns | | <b>t</b> AA | Address Access Time | _ | 35 | _ | 70 | ns | | <b>t</b> oha | Output Hold Time | 3 | _ | 3 | _ | ns | | tace1 | CE1 Access Time | _ | 35 | _ | 70 | ns | | tACE2 | CE2 Access Time | _ | 35 | _ | 70 | ns | | <b>t</b> DOE | OE Access Time | _ | 10 | _ | 35 | ns | | tLZOE <sup>(2)</sup> | OE to Low-Z Output | 0 | _ | 0 | _ | ns | | thzoe(2) | OE to High-Z Output | 0 | 10 | 0 | 25 | ns | | tLZCE1(2) | CE1 to Low-Z Output | 3 | _ | 10 | _ | ns | | tLZCE2(2) | CE2 to Low-Z Output | 3 | _ | 10 | _ | ns | | thzce(2) | CE1 or CE2 to High-Z Output | 0 | 10 | 0 | 25 | ns | <sup>1.</sup> At f = fmax, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change. <sup>1.</sup> Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and output loading specified in Figure 1a. <sup>2.</sup> Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. # **AC TEST CONDITIONS** | Parameter | Unit | |---------------------------|-----------------------| | Input Pulse Level | 0V to 3.0V | | Input Rise and Fall Times | 5 ns | | Input and Output Timing | 1.5V | | and Reference Level | | | Output Load | See Figures 1a and 1b | # **AC TEST LOADS** Figure 1a. Figure 1b. # **AC WAVEFORMS** # **READ CYCLE NO. 1<sup>(1,2)</sup>** ### READ CYCLE NO. 2(1,3) #### Notes: - 1. WE is HIGH for a Read Cycle. - 2. The device is continuously selected. $\overline{OE}$ , $\overline{CE1} = V_{IL}$ , $CE2 = V_{IH}$ . - 3. Address is valid prior to or coincident with CE1 LOW and CE2 HIGH transitions. # WRITE CYCLE SWITCHING CHARACTERISTICS(1,3) (Over Operating Range, Standard and Low Power) | | | -35 | 5 | -70 | ) | | |----------------------|---------------------------------|------|------|------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | twc | Write Cycle Time | 35 | _ | 70 | _ | ns | | tsce1 | CE1 to Write End | 25 | _ | 60 | _ | ns | | tsce2 | CE2 to Write End | 25 | _ | 60 | _ | ns | | taw | Address Setup Time to Write End | 25 | _ | 60 | _ | ns | | <b>t</b> ha | Address Hold from Write End | 0 | _ | 0 | _ | ns | | <b>t</b> sa | Address Setup Time | 0 | _ | 0 | _ | ns | | tPWE <sup>(4)</sup> | WE Pulse Width | 25 | _ | 50 | _ | ns | | <b>t</b> sd | Data Setup to Write End | 20 | _ | 30 | _ | ns | | <b>t</b> HD | Data Hold from Write End | 0 | _ | 0 | _ | ns | | thzwe <sup>(2)</sup> | WE LOW to High-Z Output | _ | 10 | _ | 25 | ns | | tLZWE <sup>(2)</sup> | WE HIGH to Low-Z Output | 3 | _ | 5 | _ | ns | - 1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and output loading specified in Figure 1a. - 2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested. - 3. The internal write time is defined by the overlap of CE1 LOW, CE2 HIGH and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the Write. - 4. Tested with OE HIGH. # **AC WAVEFORMS** # WRITE CYCLE NO. 1 (WE Controlled)(1,2) # WRITE CYCLE NO. 2 (CE1, CE2 Controlled)(1,2) - 1. The internal write time is defined by the overlap of $\overline{\text{CE1}}$ LOW, CE2 HIGH and $\overline{\text{WE}}$ LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the Write. - 2. I/O will assume the High-Z state if $\overline{OE} = V_{IH}$ . ## DATA RETENTION SWITCHING CHARACTERISTICS | Symbol | Parameter | <b>Test Condition</b> | | Min. | Тур. | Max. | Unit | |--------------|------------------------------------|--------------------------------|--------------|------|----------|------------|------| | VDR | V <sub>DD</sub> for Data Retention | See Data Retention Waveform | | 2.0 | | 5.5 | V | | lor | Data Retention Current | VDD=3.0V, <u>CE1</u> ≥VDD-0.2V | Com.<br>Ind. | _ | 45<br>60 | 250<br>400 | μA | | <b>t</b> sdr | Data Retention Setup Time | See Data Retention Waveform | | 0 | | _ | ns | | <b>t</b> RDR | RecoveryTime | See Data Retention Waveform | | trc | | _ | ns | # DATA RETENTION WAVEFORM (CET Controlled) # **DATA RETENTION WAVEFORM (CE2 Controlled)** # ORDERING INFORMATION Commercial Range: 0°C to +70°C | Speed (ns) | Order Part No. | Package | |------------|----------------------------------|-----------------------------| | 35<br>35 | IS62C1024L-35Q<br>IS62C1024L-35T | Plastic SOP<br>TSOP, Type 1 | | 70 | IS62C1024L-70Q | Plastic SOP | | 70 | IS62C1024L-70T | TSOP, Type 1 | # Industrial Range: -40°C to +85°C | Speed (ns) | Order Part No. | Package | |------------|------------------------------------|-----------------------------| | 35<br>35 | IS62C1024L-35QI<br>IS62C1024L-35TI | Plastic SOP<br>TSOP, Type 1 | | 70 | IS62C1024L-70QI | Plastic SOP | | 70 | IS62C1024L-70TI | TSOP, Type 1 | # Integrated Silicon Solution, Inc. 2231 Lawson Lane Santa Clara, CA 95054 Tel: 1-800-379-4774 Fax: (408) 588-0806 Fax: (408) 588-0806 E-mail: sales@issi.com www.issi.com # PACKAGING INFORMATION 450-mil Plastic SOP Package Code: Q (32-pin) | | MILLIMETERS | | | INCHES | | | |-----------|-------------|-------|----|-----------|-------|--| | Symbol | Min. | Max. | | Min. | Max. | | | No. Leads | | | 32 | | | | | A | _ | 3.00 | | _ | 0.118 | | | A1 | 0.10 | _ | | 0.004 | _ | | | В | 0.36 | 0.51 | | 0.014 | 0.020 | | | С | 0.15 | 0.30 | | 0.006 | 0.012 | | | D | 20.14 | 20.75 | | 0.793 | 0.817 | | | Е | 13.87 | 14.38 | | 0.546 | 0.566 | | | E1 | 11.18 | 11.43 | | 0.440 | 0.450 | | | е | 1.27 BSC | | | 0.050 BSC | | | | L | 0.58 | 0.99 | | 0.023 | 0.039 | | | α | 0° | 10° | | 0° | 10° | | | S | _ | 0.86 | | _ | 0.034 | | ### Notes: - 1. Controlling dimension: inches, unless otherwise specified. - 2. BSC = Basic lead spacing between centers. - Dimensions D and E1 do not include mold flash protrusions and should be measured from the bottom of the package. - Formed leads shall be planar with respect to one another within 0.004 inches at the seating plane. Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. # PACKAGING INFORMATION Plastic TSOP-Type I Package Code: T (32-pin) | | MILLIMETERS | | | INCHES | | | |-----------|-------------|-------|----|-----------|-------|--| | Symbol | Min. | Max. | | Min. | Max. | | | No. Leads | | | 32 | | | | | Α | _ | 1.20 | | _ | 0.047 | | | A1 | 0.05 | 0.25 | | 0.002 | 0.010 | | | В | 0.17 | 0.23 | | 0.007 | 0.009 | | | С | 0.12 | 0.17 | | 0.005 | 0.007 | | | D | 7.90 | 8.10 | | 0.311 | 0.319 | | | Е | 18.30 | 18.50 | | 0.720 | 0.728 | | | Н | 19.80 | 20.20 | | 0.780 | 0.795 | | | е | 0.50 BSC | | | 0.020 BSC | | | | L | 0.40 | 0.60 | | 0.016 | 0.024 | | | α | 0° | 8° | | 0° | 8° | | | S | 0.25 REF | | | 0.010 REF | | | ### Notes: - 1. Controlling dimension: millimeters, unless otherwise specified. - 2. BSC = Basic lead spacing between centers. - Dimensions D and E do not include mold flash protrusions and should be measured from the bottom of the package. - Formed leads shall be planar with respect to one another within 0.004 inches at the seating plane. Copyright © 2003 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products.