### HIGH-SPEED 3.3V 8K x 8 DUAL-PORT STATIC RAM #### IDT70V05S/L #### **Features** - True Dual-Ported memory cells which allow simultaneous reads of the same memory location - High-speed access - Commercial: 15/20/25/35/55ns (max.) - Industrial: 20/25/35/55ns (max.) - Low-power operation - *IDT70V05S* - Active: 400mW (typ.) - Standby: 3.3mW (typ.) - IDT70V05L - Active: 380mW (typ.) - Standby: 660µW (typ.) - IDT70V05 easily expands data bus width to 16 bits or more - using the Master/Slave select when cascading more than one device - ◆ M/S = VIH for BUSY output flag on Master M/S = VIL for BUSY input on Slave - Interrupt Flag - On-chip port arbitration logic - Full on-chip hardware support of semaphore signaling between ports - Fully asynchronous operation from either port - TTL-compatible, single 3.3V (±0.3V) power supply - Available in 68-pin PGA and PLCC, and a 64-pin TQFP - Industrial temperature range (-40°C to +85°C) is available for selected speeds ### **Functional Block Diagram** #### NOTES: - 1. (MASTER): BUSY is output; (SLAVE): BUSY is input. - 2. BUSY outputs and INT outputs are non-tri-stated push-pull. **MARCH 2000** #### **Description** The IDT70V05 is a high-speed 8K x 8 Dual-Port Static RAM. The IDT70V05 is designed to be used as a stand-alone 64K-bit Dual-Port SRAM or as a combination MASTER/SLAVE Dual-Port SRAM for 16-bit-or-more word systems. Using the IDT MASTER/SLAVE Dual-Port SRAM approach in 16-bit or wider memory system applications results in full-speed, error-free operation without the need for additional discrete logic. This device provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature controlled by $\overline{\text{CE}}$ permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 400mW of power. The IDT70V05 is packaged in a ceramic 68-pin PGA and PLCC and a 64-pin thin guad flatpack (TQFP). ### Pin Configurations (1,2,3) PN64 package body is approximately 14mm x 14mm x 1.4mm. This package code is used to reference the package diagram. This text does not indicate oriention of the actual part-marking ## Pin Configurations<sup>(1,2,3)</sup> (con't.) | 11 | | 51<br>A5L | 50<br>A4L | 48<br>A2L | 46<br>AoL | 44<br>BUSYL | 42<br>M/S | 40<br>INT <sub>R</sub> | 38<br>A1R | 36<br>A3R | | |-------|-------------|-------------------------|---------------------------------------|------------|------------------------|--------------------------|--------------------------|------------------------|-------------------------|-------------|------------------| | 10 | 53<br>A7L | 52<br>A6L | 49<br>A3L | 47<br>A1L | 45<br>INT <sub>L</sub> | 43<br>GND | 41<br>BUSY <sub>R</sub> | 39<br>Aor | 37<br>A2R | 35<br>A4R | 34<br>A5R | | 09 | 55<br>A9L | 54<br>A8L | | | | | | | | 32<br>A7R | 33<br>A6R | | 08 | 57<br>A11L | 56<br>A10L | | | | | | | | 30<br>A9R | 31<br>A8R | | 07 | 59<br>VCC | 58<br>A12L | | | IC | )T70V | 05G | | | 28<br>A11R | 29<br>A10R | | 06 | 61<br>N/C | 60<br>N/C | 68-Pin PGA<br>Top View <sup>(5)</sup> | | | | | | | | 27<br>A12R | | 05 | 63<br>SEML | 62<br>CEL | | | | | | | | | 25<br>N/C | | 04 | 65<br>OEL | 64<br>R/WL | | | | | | | | 22<br>SEMR | 23<br>CER | | 03 | 67<br>I/O0L | 66<br>N/C | | | | | | | | 20<br>OEr | 21<br>R/WR | | 02 | 68<br>I/O1L | 1<br>I/O <sub>2</sub> L | 3<br>I/O4L | 5<br>GND | 7<br>I/O7L | 9<br>GND | 11<br>I/O1R | 13<br>VCC | 15<br>I/O <sub>4R</sub> | 18<br>I/O7R | 19<br>N/C | | 01 | <b></b> • | 2<br>I/O3L | 4<br>I/O <sub>5</sub> L | 6<br>I/O6L | 8<br>VCC | 10<br>I/O <sub>0</sub> R | 12<br>I/O <sub>2</sub> R | 14<br>I/O3R | 16<br>I/O5R | 17<br>I/O6R | | | INDEX | A | В | С | D | E | F | G | Н | J | K | L<br>2941 drw 04 | #### NOTES: All Vcc pins must be connected to power supply. All GND pins must be connected to ground supply. - Package body is approximately 1.18 in x 1.18 in x .16 in. This package code is used to reference the package diagram. - 5. This text does not indicate oriention of the actual part-marking. #### **Pin Names** | Left Port | Right Port | Names | | | |--------------------|-----------------|------------------------|--|--| | CEL | CER | Chip Enable | | | | $R/\overline{W}$ L | R/W̄R | Read/Write Enable | | | | ŌĒL | <del>OE</del> R | Output Enable | | | | AOL - A12L | A0R - A12R | Address | | | | I/O0L - I/O7L | 1/O0R - 1/O7R | Data Input/Output | | | | SEML | <u>SEM</u> R | Semaphore Enable | | | | ĪNTL | ĪNTr | Interrupt Flag | | | | BUSYL | BUSYR | Busy Flag | | | | М | ΙS̄ | Master or Slave Select | | | | Vcc | | Power | | | | Gl | ND | Ground | | | 2941 tbl 01 ### **Truth Table: Non-Contention Read/Write Control** | | Inpu | uts <sup>(1)</sup> | | Outputs | | | | | |----|------|--------------------|-----|--------------------|------------------------|--|--|--| | ζĒ | R/W | ŌĒ | SEM | I/O <sub>0-7</sub> | Mode | | | | | Н | Χ | Х | Н | High-Z | Deselected: Power-Down | | | | | L | L | Х | Н | DATAIN | Write to Memory | | | | | L | Н | L | Н | <b>DATA</b> out | Read Memory | | | | | Х | Χ | Н | Х | High-Z | Outputs Disabled | | | | NOTE: 2941 tbl 02 1. A0L — A12L≠ A0R — A12R ## **Truth Table II: Semaphore Read/Write Control**(1) | | Inpu | ıts <sup>(1)</sup> | | Outputs | | |----|------|--------------------|-----|--------------------|--------------------------------| | CE | R/W | Œ | SEM | I/O <sub>0-7</sub> | Mode | | Н | Н | L | L | DATAout | Read Data in Semaphore Flag | | Н | 1 | Х | L | DATAIN | Write I/Oo into Semaphore Flag | | L | Х | Х | L | _ | Not Allowed | NOTE: 2941 tbl 03 <sup>1.</sup> There are eight semaphore flags written to via I/Oo and read from I/Oo -I/O7. These eight semaphores are addressed by Ao-A2. ### **Absolute Maximum Ratings**(1) | Symbol | Rating | Commercial<br>& Industrial | Unit | |----------------------|--------------------------------------|----------------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +4.6 | V | | TBIAS | Temperature<br>Under Bias | -55 to +125 | ۰C | | Tstg | Storage<br>Temperature | -55 to +125 | °C | | Іоит | DC Output<br>Current | 50 | mA | #### 2941 tbl 04 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VTERM must not exceed Vcc + 0.3V. #### Capacitance (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------|------|------| | Cin | Input Capacitance | VIN = 3dV | 9 | pF | | Соит | Output Capacitance | Vout = 3dV | 10 | pF | #### 2941 tbl 07 - NOTES: 1. This parameter is determined by device characterization but is not production tested. - 3dV references the interpolated capacitznee when the input and output signals switch from 0V to 3V or from 3V to 0V. # Maximum Operating Temperature and Supply Voltage<sup>(1)</sup> | Grade | Ambient<br>Temperature | GND | Vcc | |------------|------------------------|-----|--------------------| | Commercial | 0°C to +70°C | 0V | 3.3V <u>+</u> 0.3V | | Industrial | -40°C to +85°C | 0V | 3.3V <u>+</u> 0.3V | #### NOTE: NOTES: 1. This is the parameter TA. ## Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|------------------------|------| | Vcc | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | GND | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage | 2.0 | _ | VCC+0.3 <sup>(2)</sup> | V | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | V | #### 2941 tbl 06 - 1. $VIL \ge -1.5V$ for pulse width less than 10ns. - 2. VTERM must not exceed Vcc +0.3V. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (Vcc = 3.3V ± 0.3V) | | | | 70V05S | | 70V | | | |--------|--------------------------------------|---------------------------------|--------|------|------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Мах. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | Vcc = 3.6V, $VIN = 0V$ to $Vcc$ | _ | 10 | - | 5 | μA | | lo | Output Leakage Current | Vout = 0V to Vcc | _ | 10 | | 5 | μA | | Vol | Output Low Voltage | IOL = +4mA | _ | 0.4 | - | 0.4 | ٧ | | Voh | Output High Voltage | I <sub>OH</sub> = -4mA | 2.4 | _ | 2.4 | - | V | #### NOTE: 1. At Vcc < 2.0V input leakages are undefined. 2941 tbl 08 # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1)</sup> (Vcc = 3.3V ± 0.3V) | | | | | | 70V0<br>Com'l | | 70V0<br>Coi<br>& I | m'l | 70V0<br>Coi<br>& I | m'l | | |------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------|--------|---------------------|------------|--------------------|------------|---------------------|------------|------| | Symbol | Parameter | Test Condition | Versio | n | Typ. <sup>(2)</sup> | Max. | Тур.(2) | Max. | Typ. <sup>(2)</sup> | Max. | Unit | | Icc | Dynamic Operating<br>Current<br>(Both Ports Active) | $\overline{\overline{CE}}$ = Vit, Outputs Open<br>$\overline{SEM}$ = ViH<br>$f = f_{MAX}(^3)$ | COM'L | S<br>L | 150<br>140 | 215<br>185 | 140<br>130 | 200<br>175 | 130<br>125 | 190<br>165 | mA | | | (Buill Polis Active) | I = IMAX <sup>©</sup> | IND | S<br>L | | | 140<br>130 | 225<br>195 | 130<br>125 | 210<br>180 | mA | | I <sub>SB1</sub> | Standby Current<br>(Both Ports - TTL<br>Level Inputs) | | COM'L | S<br>L | 25<br>20 | 35<br>30 | 20<br>15 | 30<br>25 | 16<br>13 | 30<br>25 | mA | | | Level Inpuis) | I = IMAX**/ | IND | S<br>L | _ | _ | 20<br>15 | 45<br>40 | 16<br>13 | 45<br>40 | mA | | I <sub>SB2</sub> | Standby Current<br>(One Port - TTL<br>Level Inputs) | CEL or CER = VIH<br>Active Port Outputs Open,<br>f=fmax <sup>(3)</sup> | COM'L | S<br>L | 85<br>80 | 120<br>110 | 80<br>75 | 110<br>100 | 75<br>72 | 110<br>95 | mA | | | Level Inpuis) | I=IMAX**/ | IND | S<br>L | _ | _ | 80<br>75 | 130<br>115 | 75<br>72 | 125<br>110 | mA | | I <sub>SB3</sub> | Full Standby Current<br>(Both Ports -<br>CMOS Level Inputs) | Both Ports CE <sub>L</sub> and<br>CE <sub>R</sub> ≥ Vcc - 0.2V,<br>V <sub>N</sub> > Vcc - 0.2V or | COM'L | S<br>L | 1.0<br>0.2 | 5<br>2.5 | 1.0<br>0.2 | 5<br>2.5 | 1.0<br>0.2 | 5<br>2.5 | mA | | | Civios Level Inpuis) | $\frac{V_{IN} \le 0.2V_{,f}}{SEM_{R} = \frac{O(4)}{SEM_{L}} \ge V_{CC} - 0.2V}$ | IND | S<br>L | | | 1.0<br>0.2 | 15<br>5 | 1.0<br>0.2 | 15<br>5 | mA | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | One Port $\overline{CE}_L$ or $\overline{CE}_R \ge V_{CC}$ - 0.2V $\overline{SEM}_R = \overline{SEM}_L > V_{CC}$ - 0.2V | COM'L | S<br>L | 85<br>80 | 125<br>105 | 80<br>75 | 115<br>100 | 75<br>70 | 105<br>90 | mA | | | Owioo Level Ilipuis) | SLIVIE - SLIVIE 2 VCC - 0.2V<br>$VN \ge VCC - 0.2V$ or $VN \le 0.2V$<br>Active Port Outputs Open,<br>$f = f_{MAX}^{(3)}$ | IND | S<br>L | | _ | 80<br>75 | 130<br>115 | 75<br>70 | 120<br>105 | mA | 2941 tbl 09a | | | | | | 70V0<br>Coi<br>& I | m'l | 70V0<br>Co<br>& I | m'l | | |--------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------|--------|---------------------|------------|---------------------|------------|------| | Symbol | Parameter | Test Condition | Versio | on | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Unit | | Icc | Dynamic Operating<br>Current<br>(Both Ports Active) | $\overline{CE}$ = Vit, Outputs Open $\overline{SEM}$ = ViH $f = f_{MAX}^{(2)}$ | COM'L | S<br>L | 120<br>115 | 180<br>155 | 120<br>115 | 180<br>155 | mA | | | (Buil Puls Active) | I = MAX** | IND | S<br>L | 120<br>115 | 200<br>170 | 120<br>115 | 200<br>170 | mA | | ISB1 | Standby Current<br>(Both Ports - TTL<br>Level Inputs) | CER = CEL = VIH SEMR = SEML = VIH f = MAX <sup>(S)</sup> | | S<br>L | 13<br>11 | 25<br>20 | 13<br>11 | 25<br>20 | mA | | | Level inpuis) | I = IMAX. | IND | S<br>L | 13<br>11 | 40<br>35 | 13<br>11 | 40<br>35 | mA | | ISB2 | Standby Current<br>(One Port - TTL<br>Level Inputs) | CE <sub>L</sub> or CE <sub>R</sub> = V <sub>IH</sub> Active Port Outputs Open, f=Max <sup>(3)</sup> | COM'L | S<br>L | 70<br>65 | 100<br>90 | 70<br>65 | 100<br>90 | mA | | | Level inpuis) | I=IMAX*/ | IND | S<br>L | 70<br>65 | 120<br>105 | 70<br>65 | 120<br>105 | mA | | ISB3 | Full Standby Current<br>(Both Ports -<br>CMOS Level Inputs) | Both Ports $\overline{CE}_L$ and $\overline{CE}_R \ge Vcc$ - 0.2V, $V_M \ge Vcc$ - 0.2V or | COM'L | S<br>L | 1.0<br>0.2 | 5<br>2.5 | 1.0<br>0.2 | 5<br>2.5 | mA | | | Givios Level Inpuis) | $\frac{V_{\text{N}} \le 0.2V \cdot f}{\text{SEMR}} = \frac{0^{(4)}}{\text{SEML}} \ge V_{\text{CC}} - 0.2V$ | IND | S<br>L | 1.0<br>0.2 | 15<br>5 | 1.0<br>0.2 | 15<br>5 | mA | | ISB4 | Full Standby Current<br>(One Port -<br>CMOS Level Inputs) | One Port $\overline{CE}_L$ or $\overline{CE}_R \ge V_{CC} - 0.2V$<br>$\overline{SEMR} = \overline{SEML} \ge V_{CC} - 0.2V$ | COM'L | S<br>L | 65<br>60 | 100<br>85 | 65<br>60 | 100<br>85 | mA | | | TOWOS Level IIIpuis) | SLIVIE = SLIVIE $\neq$ VCC + 0.2V<br>VN $\geq$ VCC - 0.2V or V N $\leq$ 0.2V<br>Active Port Outputs Open,<br>$f = f_{MAX}^{(3)}$ | IND | S<br>L | 65<br>60 | 115<br>100 | 65<br>60 | 115<br>100 | mA | #### NOTES: 2941 tbl 09b - 1. "X" in part number indicates power rating (S or L) - 2. VCC = 3.3V, TA = +25°C. - 3. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/trc, and using "AC Test Conditions" of input levels of GND to 3V. - 4. f = 0 means no address or control lines change. #### **AC Test Conditions** | AC 1631 Colluitions | | |-------------------------------|-----------------| | Input Pulse Levels | GND to 3.0V | | Input Rise/Fall Times | 3ns Max. | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1 and 2 | Figure 1. AC Output Test Load Figure 2. Output Test Load \*Including scope and jig. (For tLz, tHz, twz, tow) ## **Timing of Power-Up Power-Down** 2941 tbl 10 ### **AC Electrical Characteristics Over the** Operating Temperature and Supply Voltage Range<sup>(4)</sup> | | | | 70V05X15<br>Com'l Only | | 70V05X20<br>Com'l<br>& Ind | | 70V05X25<br>Com'l<br>& Ind | | | |------------|--------------------------------------------------|------|------------------------|------|----------------------------|------|----------------------------|------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | READ CYCLE | | | | | | | | | | | trc | Read Cycle Time | 15 | | 20 | _ | 25 | - | ns | | | taa | Address Access Time | | 15 | _ | 20 | _ | 25 | ns | | | tace | Chip Enable Access Time <sup>(3)</sup> | | 15 | _ | 20 | | 25 | ns | | | taoe | Output Enable Access Time <sup>(3)</sup> | | 10 | _ | 12 | _ | 13 | ns | | | tон | Output Hold from Address Change | 3 | _ | 3 | _ | 3 | _ | ns | | | tLZ | Output Low-Z Time <sup>(1,2)</sup> | 3 | | 3 | | 3 | _ | ns | | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 10 | _ | 12 | _ | 15 | ns | | | tPU | Chip Enable to Power Up Time <sup>(1,2)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | | tpp | Chip Disable to Power Down Time <sup>(1,2)</sup> | _ | 15 | _ | 20 | _ | 25 | ns | | | tsop | Semaphore Flag Update Pulse (OE or SEM) | 10 | | 10 | | 10 | | ns | | | tsaa | Semaphore Address Access <sup>(3)</sup> | | 15 | | 20 | _ | 25 | ns | | 2941 tbl 11a | | | Co | 5X35<br>m'l<br>Ind | 70V0<br>Co<br>& | | | | | | |--------------|--------------------------------------------------|------|--------------------|-----------------|------|------|--|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | | READ CYCLE | | | | | | | | | | | trc | Read Cycle Time | 35 | _ | 55 | 1 | ns | | | | | taa | Address Access Time | _ | 35 | | 55 | ns | | | | | <b>t</b> ACE | Chip Enable Access Time <sup>(3)</sup> | _ | 35 | _ | 55 | ns | | | | | taoe | Output Enable Access Time <sup>(3)</sup> | _ | 20 | _ | 30 | ns | | | | | tон | Output Hold from Address Change | 3 | _ | 3 | _ | ns | | | | | <b>t</b> LZ | Output Low-Z Time <sup>(1,2)</sup> | 3 | _ | 3 | _ | ns | | | | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 15 | | 25 | ns | | | | | tPU | Chip Enable to Power Up Time (1,2) | 0 | _ | 0 | _ | ns | | | | | tpD | Chip Disable to Power Down Time <sup>(1,2)</sup> | _ | 35 | | 50 | ns | | | | | tsop | Semaphore Flag Update Pulse (OE or SEM) | 15 | _ | 15 | _ | ns | | | | | tsaa | Semaphore Address Access <sup>(3)</sup> | _ | 35 | _ | 55 | ns | | | | - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). - This parameter is determined by device characterization but is not production tested. To access SRAM, \( \overline{CE} = VIL, \) SEM = VIH. - 4. 'X' in part number indicates power rating (S or L). 2941 tbl 11b ### Waveform of Read Cycles<sup>(5)</sup> - Timing depends on which signal is asserted last, OE or CE. Timing depends on which signal is de-asserted first CE or OE. - 3. tbbb delay is required only in cases where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY has no relation to valid output data. - 4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA or tBDD. - 5. $\overline{SEM} = VIH.$ ### AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(5)</sup> | | | 70V0 | 05X15<br>I Only | 70V05X20<br>Com'l<br>& Ind | | 70V05X25<br>Com'l<br>& Ind | | | |-------------|----------------------------------------------------|------|-----------------|----------------------------|------|----------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time | 15 | _ | 20 | _ | 25 | _ | ns | | tew | Chip Enable to End-of-Write <sup>(3)</sup> | 12 | _ | 15 | _ | 20 | _ | ns | | taw | Address Valid to End-of-Write | 12 | _ | 15 | _ | 20 | _ | ns | | tas | Address Set-up Time <sup>(3)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | twp | Write Pulse Width | 12 | _ | 15 | _ | 20 | _ | ns | | twr | Write Recovery Time | 0 | _ | 0 | _ | 0 | _ | ns | | tow | Data Valid to End-of-Write | 10 | _ | 15 | _ | 15 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 10 | _ | 12 | _ | 15 | ns | | tон | Data Hold Time <sup>(4)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 10 | _ | 12 | _ | 15 | ns | | tow | Output Active from End-of-Write <sup>(1,2,4)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | tswrd | SEM Flag Write to Read Time | 5 | _ | 5 | _ | 5 | _ | ns | | tsps | SEM Flag Contention Window | 5 | _ | 5 | _ | 5 | _ | ns | 2941 tbl 12a | | | 70V05X35<br>Com'l<br>& Ind | | 70V05X55<br>Com'l<br>& Ind | | | | |-------------|----------------------------------------------------|----------------------------|------|----------------------------|------|------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | WRITE CYCLE | | | | | | • | | | twc | Write Cycle Time | 35 | _ | 55 | _ | ns | | | tew | Chip Enable to End-of-Write <sup>(3)</sup> | 30 | _ | 45 | _ | ns | | | taw | Address Valid to End-of-Write | 30 | _ | 45 | _ | ns | | | tas | Address Set-up Time <sup>(3)</sup> | 0 | _ | 0 | _ | ns | | | twp | Write Pulse Width | 25 | _ | 40 | _ | ns | | | twr | Write Recovery Time | 0 | _ | 0 | 1 | ns | | | tow | Data Valid to End-of-Write | 15 | _ | 30 | _ | ns | | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 15 | _ | 25 | ns | | | тон | Data Hold Time <sup>(4)</sup> | 0 | _ | 0 | _ | ns | | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 15 | _ | 25 | ns | | | tow | Output Active from End-of-Write <sup>(1,2,4)</sup> | 0 | _ | 0 | _ | ns | | | tswrd | SEM Flag Write to Read Time | 5 | _ | 5 | _ | ns | | | tsps | SEM Flag Contention Window | 5 | _ | 5 | _ | ns | | #### **NOTES** - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). - 2. This parameter is determined by device characterization but is not production tested. - 3. To access SRAM, $\overline{\text{CE}} = \text{VIL}$ , $\overline{\text{SEM}} = \text{VIH}$ . To access semaphore, $\overline{\text{CE}} = \text{VIH}$ and $\overline{\text{SEM}} = \text{VIL}$ . Either condition must be valid for the entire tew time. - 4. The specification for toh must be met by the device supplying write data to the RAM under all operating conditions. Although toh and tow values will vary over voltage and temperature, the actual toh will always be smaller than the actual tow. - 5. "X" in part number indicates power rating (S or L). 2941 tbl 12b ### Timing Waveform of Write Cycle No. 1, R/W Controlled Timing(1,3,5,8) ### Timing Waveform of Write Cycle No. 2, CE Controlled Timing (1,3,5,8) - 1. $R\overline{W}$ or $\overline{CE}$ must be HIGH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of a LOW $\overline{\text{CE}}$ and a LOW $R/\overline{W}$ for memory array writing cycle. - 3. two is measured from the earlier of $\overline{\text{CE}}$ or $\overline{\text{R/W}}$ (or $\overline{\text{SEM}}$ or $\overline{\text{R/W}}$ ) going HIGH to the end of write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the CE or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal is asserted last, $\overline{\text{CE}}$ , or $R/\overline{W}$ . - 7. Timing depends on which enable signal is de-asserted first, $\overline{\text{CE}}$ , or $R/\overline{W}$ . - 8. If $\overline{OE}$ is LOW during $R/\overline{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE}$ is HIGH during an $R/\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 9. To access RAM, $\overline{\text{CE}}$ = V<sub>I</sub>L and $\overline{\text{SEM}}$ = V<sub>I</sub>N. To access Semaphore, $\overline{\text{CE}}$ = V<sub>I</sub>H and $\overline{\text{SEM}}$ = V<sub>I</sub>L tew must be met for either condition. ### Timing Waveform of Semaphore Read after Write Timing, Either Side<sup>(1)</sup> #### NOTE: - 1. $\overline{CE} = VIH$ for the duration of the above timing (both write and read cycle). - 2. "DATAOUT VALID" represents all I/O's (I/Oo-I/O7) equal to the semaphore value. ## **Timing Waveform of Semaphore Write Contention**(1,3,4) - 1. DOR = DOL = VIL, $\overline{\text{CE}}$ R = $\overline{\text{CE}}$ L = VIH, Semaphore Flag is released from both sides (reads as ones from both sides) at cycle start. - 2. "A" may be either left or right port. "B" is the opposite port from "A". - 3. This parameter is measured from R/W\*A\* or SEM\*A\* going HIGH to R/W\*B\* or SEM\*B\* going HIGH. - 4. If tsps is not satisfied, the semaphore will fall positively to one side or the other, but there is no guarantee which side will obtain the flag. ### **AC Electrical Characteristics Over the** Operating Temperature and Supply Voltage Range<sup>(6)</sup> | | | | 05X15<br>'I Ony | 70V05X20<br>Com'l<br>& Ind | | 70V05X25<br>Com'l<br>& Ind | | | |------------------|---------------------------------------------------------------------------|------|-----------------|----------------------------|------|----------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | BUSY TIMING | G (M/S = ViH) | | | | | | | | | tbaa | BUSY Access Time from Address Match | _ | 15 | _ | 20 | _ | 20 | ns | | t <sub>BDA</sub> | BUSY Disable Time from Address Not Matched | _ | 15 | - | 20 | _ | 20 | ns | | <b>t</b> BAC | BUSY Access Time from Chip Enable LOW | _ | 15 | - | 20 | _ | 20 | ns | | tBDC | BUSY Disable Time from Chip Enable HIGH | _ | 15 | _ | 17 | _ | 17 | ns | | taps | Arbitration Priority Set-up Time <sup>(2)</sup> | 5 | _ | 5 | _ | 5 | _ | ns | | tBDD | BUSY Disable to Valid Data(3) | _ | 18 | - | 30 | _ | 30 | ns | | twн | Write Hold After $\overline{B}\overline{U}\overline{S}\overline{Y}^{(5)}$ | 12 | _ | 15 | _ | 17 | _ | ns | | BUSY TIMING | $G(M/\overline{S} = VIL)$ | | | | | | | | | twB | BUSY Input to Write <sup>(4)</sup> | 0 | _ | 0 | - | 0 | _ | ns | | twн | Write Hold After $\overline{BUSY}^{(5)}$ | 12 | _ | 15 | 1 | 17 | | ns | | PORT-TO-PO | RT DELAY TIMING | | | | | | | | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | _ | 30 | _ | 45 | | 50 | ns | | todd | Write Data Valid to Read Data Delay <sup>(1)</sup> | _ | 25 | _ | 35 | _ | 35 | ns | 2941 tbl 13a | | | Co | 05X35<br>m'l<br>Ind | 70V05X55<br>Com'l<br>& Ind | | | | | |-------------------------|---------------------------------------------------------------------------|------|---------------------|----------------------------|------|------|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | BUSY TIMING (M/S = VIH) | | | | | | | | | | tbaa | BUSY Access Time from Address Match | - | 20 | 1 | 45 | ns | | | | <b>t</b> BDA | BUSY Disable Time from Address Not Matched | _ | 20 | _ | 40 | ns | | | | <b>t</b> BAC | BUSY Access Time from Chip Enable LOW | _ | 20 | _ | 40 | ns | | | | tBDC | BUSY Disable Time from Chip Enable HIGH | _ | 20 | _ | 35 | ns | | | | taps | Arbitration Priority Set-up Time <sup>(2)</sup> | 5 | _ | 5 | _ | ns | | | | tBDD | BUSY Disable to Valid Data <sup>(3)</sup> | _ | 35 | _ | 40 | ns | | | | twn | Write Hold After $\overline{B}\overline{U}\overline{S}\overline{Y}^{(5)}$ | 25 | _ | 25 | - | ns | | | | <b>BUSY</b> TIMING | $(M/\overline{S} = ViL)$ | | | | | | | | | twB | BUSY Input to Write <sup>(4)</sup> | 0 | | 0 | 1 | ns | | | | twн | Write Hold After $\overline{B}\overline{U}\overline{S}\overline{Y}^{(5)}$ | 25 | | 25 | 1 | ns | | | | PORT-TO-POR | T DELAY TIMING | | | | | | | | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | _ | 60 | _ | 80 | ns | | | | todo | Write Data Valid to Read Data Delay <sup>(1)</sup> | _ | 45 | _ | 65 | ns | | | - NOTES: 1. Port-to-port delay through SRAM cells from writing port to reading port, refer to "Timing Waveform of Read With BUSY (M/S = ViH)" or "Timing Waveform of Write With Port-To-Port Delay (M/S = ViL)". 2. To ensure that the earlier of the two ports wins. 3. tbpb is a calculated parameter and is the greater of 0, twpb twp (actual) or tbpb tbw (actual). 4. To ensure that the write cycle is inhibited during contention. - 5. To ensure that a write cycle is completed after contention. - 6. 'X' is part number indicates power rating (S or L). ## Timing Waveform of Write with Port-to-Port Read with BUSY<sup>(2,4,5)</sup> (M/S=Vін) - 1. To ensure that the earlier of the two ports wins. taps is ignored for $M/\overline{S} = V_{IL}$ (SLAVE). - CEL = CER = VIL. - 3. $\overline{OE} = V_{IL}$ for the reading port. - 4. If $M/\overline{S} = V_{IL}$ (SLAVE) then $\overline{BUSY}$ is input. For this example, $\overline{BUSY}^*A^* = V_{IH}$ and $\overline{BUSY}^*B^*$ input is shown above. - 5. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the port opposite from Port "A". ### Timing Waveform of Write with BUSY #### NOTES: - 1. twn must be met for both $\overline{BUSY}$ input (slave) and output (master). - 2. BUSY is asserted on port "B" Blocking R/W"B", until BUSY"B" goes HIGH. - 3. twb is only for the slave version. ### Waveform of $\overline{BUSY}$ Arbitration Controlled by $\overline{CE}$ Timing<sup>(1)</sup> (M/ $\overline{S}$ = VIH) # Waveform of $\overline{BUSY}$ Arbitration Cycle Controlled by Address Match Timing<sup>(1)</sup> (M/ $\overline{S}$ = VIH) - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from "A". - 2. If taps is not satisfied, the BUSY signal will be asserted on one side or another but there is no guarantee on which side BUSY will be asserted. ### AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1)</sup> | | | 70V05X15<br>Com'l Only | | 70V05X20<br>Com'l<br>& Ind | | 70V05X25<br>Com'l<br>& Ind | | | | |------------------|----------------------|------------------------|------|----------------------------|------|----------------------------|------|------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | INTERRUPT TIMING | | | | | | | | | | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | | twr | Write Recovery Time | 0 | | 0 | _ | 0 | _ | ns | | | tins | Interrupt Set Time | | 15 | _ | 20 | | 20 | ns | | | tinr | Interrupt Reset Time | | 15 | _ | 20 | | 20 | ns | | 2941 tbl 14a | | | Co | 5X35<br>m'l<br>Ind | 70V0<br>Co<br>& | | | | | | | |------------------|----------------------|------|--------------------|-----------------|------|------|--|--|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | | | | | | INTERRUPT TIMING | | | | | | | | | | | | tas | Address Set-up Time | 0 | _ | 0 | _ | ns | | | | | | twr | Write Recovery Time | 0 | _ | 0 | _ | ns | | | | | | tins | Interrupt Set Time | _ | 25 | _ | 40 | ns | | | | | | tinr | Interrupt Reset Time | _ | 25 | | 40 | ns | | | | | 2941 tbl 14b #### NOTES 1. 'X' in part number indicates power rating (S or L). ## Waveform of Interrupt Timing<sup>(1)</sup> - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from "A". - 2. See Interrupt Truth Table III. - Timing depends on which enable signal (CE or R/W) is asserted last. Timing depends on which enable signal (CE or R/W) is de-asserted first. Truth Table III — Interrupt Flag<sup>(1)</sup> | | Left Port | | | | | | Right P | ort | | | |---------------|-----------|-------------|----------|------------------|---------------|-------------|-------------|---------------------------|------------------|-----------------------| | R/ <b>W</b> L | ŒĿ | <b>OE</b> ∟ | A12L-A0L | ĪNT∟ | R/ <b>W</b> R | <b>CE</b> R | <b>ÖE</b> R | <b>A</b> 12R <b>-A</b> 0R | Ī <b>NT</b> R | Function | | L | L | Х | 1FFF | Х | Х | Х | Х | Х | L <sup>(2)</sup> | Set Right INTR Flag | | Х | Х | Х | Х | Х | Х | L | L | 1FFF | H <sup>(3)</sup> | Reset Right INTR Flag | | Х | Χ | Х | Х | L <sup>(3)</sup> | L | L | Х | 1FFE | Χ | Set Left INT∟ Flag | | Х | L | L | 1FFE | H <sup>(2)</sup> | Х | Χ | Х | Х | Χ | Reset Left INTL Flag | #### NOTES: - 1. Assumes $\overline{BUSY}_L = \overline{BUSY}_R = V_{IH}$ . - 2. If $\overline{BUSY}L = VIL$ , then no change. - 3. If $\overline{BUSY}R = VIL$ , then no change. # Truth Table IV — Address BUSY Arbitration | | ln | puts | Out | puts | | |-----|-----------------------------|-------------------------------------|-----|----------|------------------------------| | CEL | <del>C</del> E <sub>R</sub> | A12L-A0L A12R-A0R BUSYL(1) BUSYR(1) | | Function | | | Х | Х | NO MATCH | Н | Н | Normal | | Н | Χ | MATCH | Н | Н | Normal | | Х | Н | MATCH | Н | Н | Normal | | L | L | MATCH | (2) | (2) | Write Inhibit <sup>(3)</sup> | 2941 tbl 16 NOTES: - 1. Pins BUSYL and BUSYR are both outputs when the part is configured as a master. Both are inputs when configured as a slave. BUSYx outputs on the IDT70V05 are push pull, not open drain outputs. On slaves the BUSYx input internally inhibits writes. - 2. VIL if the inputs to the opposite port were stable prior to the address and enable inputs of this port. VIH if the inputs to the opposite port became stable after the address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs cannot be low simultaneously. - 3. Writes to the left port are internally ignored when BUSYL outputs are driving low regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving low regardless of actual logic level on the pin. ### **Truth Table V** — Example of Semaphore Procurement Sequence<sup>(1,2,3)</sup> | Functions | Do - D7 Left | Do - D7 Right | Status | |------------------------------------|--------------|---------------|--------------------------------------------------------| | No Action | 1 | 1 | Semaphore free | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | Right Port Writes "0" to Semaphore | 0 | 1 | No change. Right side has no write access to semaphore | | Left Port Writes "1" to Semaphore | 1 | 0 | Right port obtains semaphore token | | Left Port Writes "0" to Semaphore | 1 | 0 | No change. Left port has no write access to semaphore | | Right Port Writes "1" to Semaphore | 0 | 1 | Left port obtains semaphore token | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | Right Port Writes "0" to Semaphore | 1 | 0 | Right port has semaphore token | | Right Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | | Left Port Writes "0" to Semaphore | 0 | 1 | Left port has semaphore token | | Left Port Writes "1" to Semaphore | 1 | 1 | Semaphore free | NOTES: 1. This table denotes a sequence of events for only one of the eight semaphores on the IDT70V05. - 2. There are eight semaphore flags written to via I/Oo and read from all I/O's (I/Oo-I/O7). These eight semaphores are addressed by Ao-A2. - 3. $\overline{\text{CE}} = \text{VIH}$ , $\overline{\text{SEM}} = \text{VIL}$ to access the semaphores. Refer to the Semaphore Read/Write Control Truth Table. 2941 tbl 17 2941tbl 15 Figure 3. Busy and chip enable routing for both width and depth expansion with IDT70V05 SRAMs. #### **Functional Description** The IDT70V05 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT70V05 has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$ HIGH). When a port is enabled, access to the entire memory array is permitted. #### **Interrupts** If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{\text{INT}}$ L) is set when the right port writes to memory location 1FFE (HEX). The left port clears the interrupt by reading address location 1FFE. Likewise, the right port interrupt flag ( $\overline{\text{INTR}}$ ) is set when the left port writes to memory location 1FFF (HEX) and to clear the interrupt flag (INTR), the right port must read the memory location 1FFF. The message (8 bits) at 1FFE or 1FFF is user-defined. If the interrupt function is not used, address locations 1FFE and 1FFF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table III for the interrupt operation. ### **Busy Logic** Busy Logic provides a hardware indication that both ports of the SRAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the SRAM is "busy". The $\overline{\text{BUSY}}$ pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a $\overline{\text{BUSY}}$ indication, the write signal is gated internally to prevent the write from proceeding. The use of $\overline{BUSY}$ logic is not required or desirable for all applications. In some cases it may be useful to logically OR the $\overline{BUSY}$ outputs together and use any $\overline{BUSY}$ indication as an interrupt source to flag the event of an illegal or illogical operation. If the write inhibit function of $\overline{BUSY}$ logic is not desirable, the $\overline{BUSY}$ logic can be disabled by placing the part in slave mode with the $\overline{M/S}$ pin. Once in slave mode the $\overline{BUSY}$ pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the $\overline{BUSY}$ pins HIGH. If desired, unintended write operations can be prevented to a port by tying the $\overline{BUSY}$ pin for that port LOW. The BUSY outputs on the IDT 70V05 SRAM in master mode, are push-pull type outputs and do not require pull up resistors to operate. If these SRAMs are being expanded in depth, then the BUSY indication for the resulting array requires the use of an external AND gate. ## Width Expansion with Busy Logic Master/Slave Arrays When expanding an IDT70V05 SRAM array in width while using $\overline{\text{BUSY}}$ logic, one master part is used to decide which side of the RAM array will receive a $\overline{\text{BUSY}}$ indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the $\overline{\text{BUSY}}$ signal as a write inhibit signal. Thus on the IDT70V05 SRAM the $\overline{\text{BUSY}}$ pin is an output if the part is used as a master (M/ $\overline{\text{S}}$ pin = VIH), and the $\overline{\text{BUSY}}$ pin is an input if the part used as a slave (M/ $\overline{\text{S}}$ pin = VIL) as shown in Figure 3. If two or more master parts were used when expanding in width, a split decision could result with one master indicating $\overline{BUSY}$ on one side of the array and another master indicating $\overline{BUSY}$ on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word. The BUSY arbitration, on a master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a $\overline{\text{BUSY}}$ flag to be output from the master before the actual write pulse can be initiated with the $R/\overline{W}$ signal. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave. ### **Semaphores** The IDT70V05 is a fast Dual-Port 8K x 8 CMOS Static RAM with an additional 8 address locations dedicated to binary semaphore flags. These flags allow either processor on the left or right side of the Dual-Port SRAM to claim a privilege over the other processor for functions defined by the system designer's software. As an example, the semaphore can be used by one processor to inhibit the other from accessing a portion of the Dual-Port SRAM or any other shared resource. The Dual-Port SRAM features a fast access time, and both ports are completely independent of each other. This means that the activity on the left port in no way slows the access time of the right port. Both ports are identical infunction to standard CMOS Static RAM and can be read from, or accessed, at the same time with the only possible conflict arising from the simultaneous writing of, or a simultaneous READ/WRITE of, a non-semaphore location. Semaphores are protected against such ambiguous situations and may be used by the system program to avoid any conflicts in the non-semaphore portion of the Dual-Port SRAM. These devices have an automatic power-down feature controlled by $\overline{\text{CE}}$ , the Dual-Port SRAM enable, and $\overline{\text{SEM}}$ , the semaphore enable. The $\overline{\text{CE}}$ and $\overline{\text{SEM}}$ pins control on-chip power down circuitry that permits the respective port to go into standby mode when not selected. This is the condition which is shown in Truth Table II where $\overline{\text{CE}}$ and $\overline{\text{SEM}}$ are both HIGH. Systems which can be stuse the IDT70V05 contain multiple processors or controllers and are typically very high-speed systems which are software controlled or software intensive. These systems can benefit from a performance increase offered by the IDT70V05's hardware semaphores, which provide a lockout mechanism without requiring complex programming. Software handshaking between processors offers the maximum in system flexibility by permitting shared resources to be allocated in varying configurations. The IDT70V05 does not use its semaphore flags to control any resources through hardware, thus allowing the system designer total flexibility in system architecture. An advantage of using semaphores rather than the more common methods of hardware arbitration is that wait states are never incurred in either processor. This can prove to be a major advantage in very high-speed systems. ### **How the Semaphore Flags Work** The semaphore logic is a set of eight latches which are independent of the Dual-Port SRAM. These latches can be used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphores provide a hardware assist for a use assignment method called "Token Passing Allocation." In this method, the state of a semaphore latch is used as a token indicating that shared resource is in use. If the left processor wants to use this resource, it requests the token by setting the latch. This processor then verifies its success in setting the latch by reading it. If it was successful, it proceeds to assume control over the shared resource. If it was not successful in setting the latch, it determines that the right side processor has set the latch first, has the token and is using the shared resource. The left processor can then either repeatedly request that semaphore's status or remove its request for that semaphore to perform another task and occasionally attempt again to gain control of the token via the set and test sequence. Once the right side has relinquished the token, the left side should succeed in gaining control. The semaphore flags are active low. A token is requested by writing a zero into a semaphore latch and is released when the same side writes a one to that latch. The eight semaphore flags reside within the IDT70V05 in a separate memory space from the Dual-Port SRAM. This address space is accessed by placing a LOW input on the $\overline{\text{SEM}}$ pin (which acts as a chip select for the semaphore flags) and using the other control pins (Address, $\overline{\text{OE}}$ , and R/ $\overline{\text{W}}$ ) as they would be used in accessing a standard Static RAM. Each of the flags has a unique address which can be accessed by either side through address pins A0 – A2. When accessing the semaphores, none of the other address pins has any effect. When writing to a semaphore, only data pin Do is used. If a LOW level is written into an unused semaphore location, that flag will be set to a zero on that side and a one on the other side (see Truth Table V). That semaphore can now only be modified by the side showing the zero. When a one is written into the same location from the same side, the flag will be set to a one for both sides (unless a semaphore request from the other side is pending) and then can be written to by both sides. The fact that the side which is able to write a zero into a semaphore subsequently locks out writes from the other side is what makes semaphore flags useful in interprocessor communications. (A thorough discussion on the use of this feature follows shortly.) A zero written into the same location from the other side will be stored in the semaphore request latch for that side until the semaphore is freed by the first side. When a semaphore flag is read, its value is spread into all data bits so that a flag that is a one reads as a one in all data bits and a flag containing a zero reads as all zeros. The read value is latched into one side's output register when that side's semaphore select ( $\overline{SEM}$ ) and output enable ( $\overline{OE}$ ) signals go active. This serves to disallow the semaphore from changing state in the middle of a read cycle due to a write cycle from the other side. Because of this latch, a repeated read of a semaphore in a test loop must cause either signal ( $\overline{SEM}$ or $\overline{OE}$ ) to go inactive or the output will never change. A sequence WRITE/READ must be used by the semaphore in order to guarantee that no system level contention will occur. A processor requests access to shared resources by attempting to write a zero into a semaphore location. If the semaphore is already in use, the semaphore request latch will contain a zero, yet the semaphore flag will appear as one, a fact which the processor will verify by the subsequent read (see Truth Table V). As an example, assume a processor writes a zero to the left port at a free semaphore location. On a subsequent read, the processor will verify that it has written successfully to that location and will assume control over the resource in question. Meanwhile, if a processor on the right side attempts to write a zero to the same semaphore flag it will fail, as will be verified by the fact that a one will be read from that semaphore on the right side during subsequent read. Had a sequence of READ/WRITE been used instead, system contention problems could have occurred during the gap between the read and write cycles. It is important to note that a failed semaphore request must be followed by either repeated reads or by writing a one into the same location. The reason for this is easily understood by looking at the simple logic diagram of the semaphore flag in Figure 4. Two semaphore request latches feed into a semaphore flag. Whichever latch is first to present a zero to the semaphore flag will force its side of the semaphore flag LOW and the other side HIGH. This condition will continue until a one is written to the same semaphore request latch. Should the other side's semaphore request latch have been written to a zero in the meantime, the semaphore flag will flip over to the other side as soon as a one is written into the first side's request latch. The second side's flag will now stay LOW until its semaphore request latch is written to a one. From this it is easy to understand that, if a semaphore is requested and the processor which requested it no longer needs the resource, the entire system can hang up until a one is written into that semaphore request latch. The critical case of semaphore timing is when both sides request a single token by attempting to write a zero into it at the same time. The semaphore logic is specially designed to resolve this problem. If simultaneous requests are made, the logic guarantees that only one side receives the token. If one side is earlier than the other in making the request, the first side to make the request will receive the token. If both requests arrive at the same time, the assignment will be arbitrarily made to one port or the other. One caution that should be noted when using semaphores is that semaphores alone do not guarantee that access to a resource is secure. As with any powerful programming technique, if semaphores are misused or misinterpreted, a software error can easily happen. Initialization of the semaphores is not automatic and must be handled via the initialization program at power-up. Since any semaphore request flag which contains a zero must be reset to a one, all semaphores on both sides should have a one written into them at initialization from both sides to assure that they will be free when needed. #### **Using Semaphores—Some Examples** Perhaps the simplest application of semaphores is their application as resource markers for the IDT70V05's Dual-Port SRAM. Say the 8K x 8 SRAM was to be divided into two 4K x 8 blocks which were to be dedicated at any one time to servicing either the left or right port. Semaphore 0 could be used to indicate the side which would control the lower section of memory, and Semaphore 1 could be defined as the indicator for the upper section of memory. To take a resource, in this example the lower 4K of Dual-Port SRAM, the processor on the left port could write and then read a zero in to Semaphore 0. If this task were successfully completed (a zero was read back rather than a one), the left processor would assume control of the lower 4K. Meanwhile the right processor was attempting to gain control of the resource after the left processor, it would read back a one in response to the zero it had attempted to write into Semaphore 0. At this point, the software could choose to try and gain control of the second 4K section by writing, then reading a zero into Semaphore 1. If it succeeded in gaining control, it would lock out the left side. Once the left side was finished with its task, it would write a one to Semaphore 0 and may then try to gain access to Semaphore 1. If Semaphore 1 was still occupied by the right side, the left side could undo its semaphore request and perform other tasks until it was able to write, then read a zero into Semaphore 1. If the right processor performs a similar task with Semaphore 0, this protocol would allow the two processors to swap 4K blocks of Dual-Port SRAM with each other. The blocks do not have to be any particular size and can even be variable, depending upon the complexity of the software using the semaphore flags. All eight semaphores could be used to divide the Dual-Port SRAM or other shared resources into eight parts. Semaphores can even be assigned different meanings on different sides rather than being given a common meaning as was shown in the example above. Semaphores are a useful form of arbitration in systems like disk interfaces where the CPU must be locked out of a section of memory during a transfer and the I/O device cannot tolerate any wait states. With the use of semaphores, once the two devices has determined which memory area was "off-limits" to the CPU, both the CPU and the I/O devices could access their assigned portions of memory continuously without any wait states. Semaphores are also useful in applications where no memory "WAIT" state is available on one or both sides. Once a semaphore handshake has been performed, both processors can access their assigned SRAM segments at full speed. Another application is in the area of complex data structures. In this case, block arbitration is very important. For this application one processor may be responsible for building and updating a data structure. The other processor then reads and interprets that data structure. If the interpreting processor reads an incomplete data structure, a major error condition may exist. Therefore, some sort of arbitration must be used between the two different processors. The building processor arbitrates for the block, locks it and then is able to go in and update the data structure. When the update is completed, the data structure block is released. This allows the interpreting processor to come back and read the complete data structure, thereby guaranteeing a consistent data structure. Figure 4. IDT70V05 Semaphore Logic ### **Ordering Information** ### **Datasheet Document History** 3/11/99: Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Page 2 and 3 Added additional notes to pin configurations 6/9/99: Changed drawing format 11/10/99: Replaced IDT logo 3/10/00: Added 15 & 20ns speed grades Upgraded DC parameters Added Industrial Temperature information Changed ±200mV to 0mV in notes **CORPORATE HEADQUARTERS** 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: 831-754-4613 DualPortHelp@idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc.