# HIGH-SPEED 2.5V 8/4K x 18 SYNCHRONOUS PIPELINED DUAL-PORT STATIC RAM #### PRELIMINARY IDT70T9359/49L #### **Features:** - True Dual-Ported memory cells which allow simultaneous access of the same memory location - High-speed clock to data access - Commercial: 7.5/9/12ns (max.) - Industrial: 9ns (max.) - Low-power operation - IDT70T9359/49L Active: 225mW (typ.) Standby: 1.5mW (typ.) - Flow-Through or Pipelined output mode on either port via the FT/PIPE pins - Counter enable and reset features - Dual chip enables allow for depth expansion without additional logic - Full synchronous operation on both ports - 4.0ns setup to clock and 0.5ns hold on all control, data, and address inputs - Data input, address, and control registers - Fast 7.5ns clock to data out in the Pipelined output mode - Self-timed write allows fast cycle time - 12ns cycle time, 83MHz operation in Pipelined output mode - Separate upper-byte and lower-byte controls for multiplexed bus and bus matching compatibility - LVTTL- compatible, single 2.5V (±100mV) power supply - Industrial temperature range (-40°C to +85°C) is available for 66MHz - Available in a 100-pin Thin Quad Flatpack (TQFP) and 100pin fine pitch Ball Grid Array (fpBGA) packages. #### **Functional Block Diagram** 5640 drw 01 #### NOTE: 1. A<sub>12</sub> is a NC for IDT70T9349. **JULY 2002** DSC-5640/1 #### **Description:** The IDT70T9359/49 is a high-speed 8/4K x 18 bit synchronous Dual-Port RAM. The memory array utilizes Dual-Port memory cells to allow simultaneous access of any address from both ports. Registers on control, data, and address inputs provide minimal setup and hold times. The timing latitude provided by this approach allows systems to be designed with very short cycle times. With an input data register, the IDT70T9359/49 has been optimized for applications having unidirectional or bidirectional data flow in bursts. An automatic power down feature, controlled by $\overline{\text{CE}}_0$ and CE<sub>1</sub>, permits the on-chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 225mW of power. ## **Pin Configurations** (1,2,3,4) - 1. A<sub>12</sub> is a NC for IDT70T9349. - All V<sub>DD</sub> pins must be connected to power supply. - All Vss pins must be connected to ground supply. - 4. Package body is approximately 14mm x 14mm x 1.4mm. - 5. This package code is used to reference the package diagram. - 6. This text does not indicate orientation of the actual part-marking. # Pin Configurations (con't.) $^{(1,2,3,4)}$ 70T9359/49BF BF100<sup>(5)</sup> 100-PinfpBGA Top View<sup>(6)</sup> 06/07/02 | A1 | A2 | l <del></del> | A4 | A5 | A6 | A7 | A8 | A9 | A10 | |--------|------------------|---------------------|---------------------|---------|--------|---------------|--------|----------------|--------| | A8R | A11R | | CNTRSTR | Vss | Vss | Vss | I/O13R | I/O10R | I/O17R | | B1 | B2 | B3 | B4 | B5 | - | 37 | B8 | B9 | B10 | | A6R | A7R | A10R | A12R <sup>(1)</sup> | R/WR | | PL/FTR | I/O12R | I/ <b>O</b> 9R | I/O6R | | C1 | C2 | C3 | C4 | C5 | C6 | C7 | C8 | C9 | С10 | | A3R | A4R | A5R | A9R | CE1R | I/O16R | I/O15R | I/O11R | I/O7R | I/Озк | | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9 | D10 | | A0R | CLKR | A1R | A2R | LBr | CEOR | I/O14R | I/O8R | I/O5R | I/O1R | | E1 | E2 | E3 | E4 | E5 | E6 | E7 | E8 | E9 | E10 | | Vss | ADS <sub>R</sub> | CNTENR | A1L | ADSL | Vss | I/O4R | I/O2R | I/Oor | VDD | | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | F9 | F10 | | Vss | CLKL | AoL | A3L | Vdd | Vss | Vdd | I/O2L | I/O1L | I/OoL | | G1 | G2 | G3 | G4 | G5 | G6 | <sub>G7</sub> | G8 | <sub>G9</sub> | G10 | | CNTENL | A4L | A7L | ŪBL | Vss | I/O13L | NC | I/O4L | Vss | I/O3L | | H1 | H2 | H3 | | H5 | H6 | H7 | H8 | H9 | H10 | | A2L | A6L | A11L | | CNTRST∟ | I/O15L | I/O9L | I/O7L | I/O6L | I/O5L | | J1 | J2 | J3 | J4 | | J6 | J7 | J8 | <sup>J9</sup> | J10 | | A5L | A9L | A12L <sup>(1)</sup> | R/WL | | PL/FTL | I/O12L | I/O10L | Vss | I/O8L | | K1 | K2 | кз | K4 | K5 | K6 | K7 | K8 | K9 | K10 | | A8L | A10L | <u>ТВ</u> L | CE1L | Vdd | Vdd | I/O16L | I/O14L | I/O11L | I/O17L | 5640 drw 03 - 1. A<sub>12</sub> is a NC for IDT70T9349. - 2. All V<sub>DD</sub> pins must be connected to power supply. - 3. All Vss pins must be connected to ground supply. - 4. Package body is approximately 10mm x 10mm x 1.4mm with 0.8mm ball pitch. - 5. This package code is used to reference the package diagram. - 6. This text does not indicate orientation of the actual part-marking. #### **Pin Names** | FIII Name | <u> </u> | | |---------------------------|---------------------------|----------------------------------| | Left Port | Right Port | Names | | Œ0L, CE1L | CEOR, CE1R | Chip Enables <sup>(3)</sup> | | R/WL | R/W̄R | Read/Write Enable | | ŌĒL | <del>OE</del> R | Output Enable | | A0L - A12L <sup>(1)</sup> | A0R - A12R <sup>(1)</sup> | Address | | I/O0L - I/O17L | I/Oor - I/O17R | Data Input/Output | | CLKL | CLKR | Clock | | Ū <u>B</u> L | ŪB̄R | Upper Byte Select <sup>(2)</sup> | | <del>LB</del> L | <del>IB</del> R | Lower Byte Select <sup>(2)</sup> | | <del>AD</del> SL | <del>AD</del> SR | Address Strobe Enable | | CNTENL | <u>CNTEN</u> R | Counter Enable | | CNTRSTL | CNTRST <sub>R</sub> | Counter Reset | | FT/PIPEL | FT/PIPER | Flow-Through / Pipeline | | V | DD | Power (2.5V) | | V | SS | Ground (0V) | 5640 tbl 01 #### NOTES: - 1. A<sub>12</sub> is a NC for IDT70T9349. - LB and UB are single buffered regardless of state of FT/PIPE. CEo and CE1 are single buffered when FT/PIPE = VIL, CEo and CE1 are double buffered when FT/PIPE = VIH, i.e. the signals take two cycles to deselect. **Truth Table I—Read/Write and Enable Control**(1,2,3) | ŌĒ | CLK | CE <sub>0</sub> (5) | CE1 <sup>(5)</sup> | ŪB <sup>(4)</sup> | LB <sup>(4)</sup> | R/W | Upper Byte<br>I/O <sub>9-17</sub> | Lower Byte I/O <sub>0-8</sub> | MODE | |----|-----|---------------------|--------------------|-------------------|-------------------|-----|-----------------------------------|-------------------------------|--------------------------| | Х | 1 | Н | Х | Х | Х | Х | High-Z | High-Z | Deselected-Power Down | | Х | 1 | Х | L | Х | Х | Χ | High-Z | High-Z | Deselected-Power Down | | Х | 1 | L | Н | Н | Н | Χ | High-Z | High-Z | Both Bytes Deselected | | Х | 1 | L | Н | L | Н | L | DATAIN | High-Z | Write to Upper Byte Only | | Х | 1 | L | Н | Н | L | L | High-Z | DATAIN | Write to Lower Byte Only | | Х | 1 | L | Н | L | L | L | DATAIN | DATAIN | Write to Both Bytes | | L | 1 | L | Н | L | Н | Н | <b>DATA</b> out | High-Z | Read Upper Byte Only | | L | 1 | L | Н | Н | L | Н | High-Z | DATAout | Read Lower Byte Only | | L | 1 | L | Н | L | L | Н | DATA <sub>OUT</sub> | DATA <sub>OUT</sub> | Read Both Bytes | | Н | Х | L | Н | Х | Х | Χ | High-Z | High-Z | Outputs Disabled | #### NOTES: 5640 tbl 02 - 1. "H" = $V_{IH}$ , "L" = $V_{IL}$ , "X" = Don't Care. - 2. ADS, CNTEN, CNTRST = X. - 3. $\overline{\text{OE}}$ is an asynchronous input signal. - 4. LB and UB are single buffered regardless of state of FT/PIPE. 5. CEo and CE1 are single buffered when FT/PIPE = VII. CEo and CE1 are double buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are double buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE = VIII. CEO and CE1 are single buffered when FT/PIPE ### Truth Table II—Address Counter Control<sup>(1,2)</sup> | External<br>Address | Previous<br>Internal<br>Address | Internal<br>Address<br>Used | CLK | ADS | CNTEN | CNTRST | I/O <sup>(3)</sup> | MODE | |---------------------|---------------------------------|-----------------------------|----------|------------------|------------------|------------------|--------------------|-----------------------------------------------------------| | An | Х | An | <b>↑</b> | L <sup>(4)</sup> | Χ | Н | Dvo (n) | External Address Used | | Х | An | An + 1 | 1 | Н | L <sup>(5)</sup> | Н | Dvo(n+1) | Counter Enabled—Internal Address generation | | Х | An + 1 | An + 1 | 1 | Н | Н | Н | Dvo(n+1) | External Address Blocked—Counter disabled (An + 1 reused) | | Х | Х | <b>A</b> 0 | 1 | Χ | Х | L <sup>(4)</sup> | Dvo(0) | Counter Reset to Address 0 | 5640 tbl 03 #### NOTES: - 1. $\underline{"H"} = \underline{V_{IH}}, \underline{"L"} = V_{IL}, \underline{"X"} = Don't Care.$ - 2. $\overline{CE}_0$ , $\overline{LB}$ , $\overline{UB}$ , and $\overline{OE}$ = VIL; CE1 and R $\overline{W}$ = VIH. - 3. Outputs configured in Flow-Through Output mode: if outputs are in Pipelined mode the data out will be delayed by one cycle. - 4. ADS and CNTRST are independent of all other signals including CEo, CE1, UB and LB. - 5. The address counter advances if CNTEN = ViL on the rising edge of CLK, regardless of all other signals including CEo, CE1, UB and LB. 5640 thl 04 ## Recommended Operating Temperature and Supply Voltage | Grade | Ambient<br>Temperature <sup>(1)</sup> | GND | VDD | |------------|---------------------------------------|-----|---------------------| | Commercial | 0°C to +70°C | 0V | 2.5V <u>+</u> 100mV | | Industrial | -40°C to +85°C | 0V | 2.5V <u>+</u> 100mV | NOTES: 1. This is the parameter Ta. This is the "instant on" case temperature. # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------|--------------------|---------------------|------|------------------------|------| | V <sub>DD</sub> | Supply Voltage | 2.4 | 2.5 | 2.6 | V | | Vss | Ground | 0 | 0 | 0 | V | | VIH | Input High Voltage | 1.7 | _ | $V_{DD} + 0.3 V^{(2)}$ | V | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | | 0.7 | ٧ | 5640 tbl 05 #### NOTES: - 1. VIL > -1.5V for pulse width less than 10 ns. - 2. VTERM must not exceed VDD +0.3V. # **Absolute Maximum Ratings**<sup>(1)</sup> | Symbol | Rating | Commercial<br>& Industrial | Unit | |----------------------|--------------------------------------|----------------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +3.6 | ٧ | | TBIAS | Temperature<br>Under Bias | -55 to +125 | °C | | Tstg | Storage<br>Temperature | -65 to +150 | ۰C | | ЮИТ | DC Output Current | 50 | mA | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VTERM must not exceed VDD + 0.3V for more than 25% of the cycle time or 10ns maximum, and is limited to $\leq$ 20mA for the period of VTERM $\geq$ VDD + 0.3V. # **Capacitance**<sup>(1)</sup> (TA = +25°C, f = 1.0MHz) | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |---------------------|--------------------|---------------------------|------|------| | Cin | Input Capacitance | VIN = 3dV | 9 | pF | | Cout <sup>(3)</sup> | Output Capacitance | Vout = 3dV | 10 | pF | #### NOTES 5640 tbl 07 - These parameters are determined by device characterization, but are not production tested. - 2. 3dV references the interpolated capacitance when the input and output switch from 0V to 3V or from 3V to 0V. - 3. Cout also references Ci/o. ## **DC Electrical Characteristics Over the Operating** Temperature and Supply Voltage Range (VDD = 2.5V ± 100mV) | | | | 70T93 | 59/49L | | |--------|--------------------------------------|-------------------------------------------------------------|-------|--------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | VDD = 2.6V, $VN = 0V$ to $VDD$ | | 5 | μΑ | | lLO | Output Leakage Current | $\overline{\text{CE}}$ = VIH or CE1 = VIL, VOUT = 0V to VDD | _ | 5 | μA | | Vol | Output Low Voltage | IoL = +2mA | Ī | 0.4 | V | | Voh | Output High Voltage | IOH = -2mA | 2.0 | _ | V | NOTF: 5640 tbl 08 1. At $V_{DD} \le 2.0V$ input leakages are undefined. # DC Electrical Characteristics Over the Operating Temperature Supply Voltage Range<sup>(3)</sup> (VDD= 2.5V ± 100mV) | | | | | 70T9359/49L7<br>Com'l Only | | 70T9359/49L9<br>Com'l & Ind | | 70T9359/49L12<br>Com'l Only | | | | |---------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------|----------------------------|---------------------|-----------------------------|---------------------|-----------------------------|---------------------|------|------| | Symbol | Parameter | Test Condition | Versio | n | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Typ. <sup>(4)</sup> | Max. | Unit | | | Dynamic Operating | CEL and CER= VIL, | COM'L | L | 80 | 200 | 75 | 175 | 70 | 150 | mA | | | | Outputs Disabled,<br>f = fMAX <sup>(1)</sup> | IND | L | | | 75 | 220 | | _ | | | ISB1 | Standby Current | CEL = CER = VIH | COM'L | L | 20 | 60 | 20 | 50 | 20 | 40 | mA | | (Both Ports - TTL Level Inputs) | | $f = fMAX^{(1)}$ | IND | L | | _ | 20 | 70 | | _ | | | ISB2 | Standby | CE"A" = VL and<br>CE"B" = VH <sup>(5)</sup><br>Active Port Outputs<br>Disabled, f=fMAX <sup>(1)</sup> | COM'L | L | 50 | 115 | 47 | 100 | 45 | 85 | mA | | | Current (One<br>Port - TTL<br>Level Inputs) | | IND | L | _ | _ | 47 | 190 | _ | _ | | | ISB3 | Full Standby | Both Ports CEL and | COM'L | L | 0.1 | 3.0 | 0.1 | 3.0 | 0.1 | 3.0 | mA | | | Current (Both<br>Ports - CMOS<br>Level Inputs) | $\overline{\text{CE}}$ R $\geq$ VDD - 0.2V,<br>VIN $\geq$ VDD - 0.2V or<br>VIN $\leq$ 0.2V, f = 0 <sup>(2)</sup> | IND | L | | _ | 0.1 | 3.0 | _ | _ | | | ISB4 | Full Standby | <u>CE</u> "A" ≤ 0.2V and | COM'L | L | 50 | 115 | 47 | 100 | 45 | 85 | mA | | | Current (One<br>Port - CMOS<br>Level Inputs) | $VIN \ge \overline{V}DD - 0.2V$ or | IND | L | _ | _ | 47 | 190 | _ | _ | | - 1. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency clock cycle of 1/tcyc, using "AC TEST CONDITIONS" at input levels of GND to 3V. - 2. f = 0 means no address, clock, or control lines change. Applies only to input at CMOS level standby. - 3. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 4. VDD = 2.5V, TA = 25°C for Typ, and are not production tested. IDD DC(f=0) = 75mA (Typ). - 5. $\overline{CE}x = VIL \text{ means } \overline{CE}_{0x} = VIL \text{ and } CE_{1x} = VIH$ - $\overline{CE}x = VIH \text{ means } \overline{CE}ox = VIH \text{ or } CE1x = VIL$ - $\overline{\text{CE}}\text{x} \leq 0.2 V \text{ means } \overline{\text{CE}}\text{ox} \leq 0.2 V \text{ and } \text{CE}\text{1x} \geq V \text{dd}$ 0.2 V - $\overline{\text{CE}}\text{x} \ge \text{V}_{DD}$ 0.2V means $\overline{\text{CE}}_{0x} \ge \text{V}_{DD}$ 0.2V or $\text{CE}_{1x} \le 0.2\text{V}$ - "X" represents "L" for left port or "R" for right port. ### **AC Test Conditions** | Input Pulse Levels | GND to 2.5V | |-------------------------------|----------------| | Input Rise/Fall Times | 2ns Max. | | Input Timing Reference Levels | 1.25V | | Output Reference Levels | 1.25V | | Output Load | Figure 1 and 2 | 5640 tbl 10 Figure 1. AC Output Test load. \*(For tcklz, tckHz, tolz, and toHz). Figure 2. Typical Output Derating (Lumped Capacitive Load). # AC Electrical Characteristics Over the Operating Temperature Range (Read and Write Cycle Timing) $^{(3)}$ (VDD = 2.5V ± 100mV, TA = 0°C to +70°C) | | (100 - 2.30 . | 70T93<br>Com' | 59/49L7<br>I Only | | 59/49L9<br> & Ind | 70T935<br>Com' | 9/49L12<br>I Only | | |----------------|---------------------------------------------------|---------------|-------------------|------|--------------------|----------------|-------------------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | tcyc1 | Clock Cycle Time (Flow-Through) <sup>(2)</sup> | 22 | _ | 25 | _ | 30 | _ | ns | | tcyc2 | Clock Cycle Time (Pipelined) <sup>(2)</sup> | 12 | | 15 | _ | 20 | _ | ns | | tcн1 | Clock High Time (Flow-Through) <sup>(2)</sup> | 7.5 | _ | 12 | _ | 12 | _ | ns | | tcL1 | Clock Low Time (Flow-Through) <sup>(2)</sup> | 7.5 | _ | 12 | _ | 12 | _ | ns | | tcH2 | Clock High Time (Pipelined) <sup>(2)</sup> | 5 | _ | 6 | _ | 8 | _ | ns | | tcL2 | Clock Low Time (Pipelined) <sup>(2)</sup> | 5 | _ | 6 | _ | 8 | _ | ns | | tr | Clock Rise Time | _ | 3 | _ | 3 | _ | 3 | ns | | tF | Clock Fall Time | _ | 3 | _ | 3 | _ | 3 | ns | | tsa | Address Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | tha | Address Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | tsc | Chip Enable Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | tнc | Chip Enable Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | tsB | Byte Enable Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | tнв | Byte Enable Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | tsw | R/W Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | thw | R/W Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | tsp | Input Data Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | thd | Input Data Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | tsad | ADS Setup Time | 4 | | 4 | _ | 4 | _ | ns | | thad | ADS Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | tscn | CNTEN Setup Time | 4 | _ | 4 | _ | 4 | _ | ns | | then | CNTEN Hold Time | 0 | | 1 | _ | 1 | _ | ns | | tsrst | CNTRST Setup Time | 4 | | 4 | _ | 4 | _ | ns | | thrst | CNTRST Hold Time | 0 | _ | 1 | _ | 1 | _ | ns | | toe | Output Enable to Data Valid | _ | 7.5 | | 9 | _ | 12 | ns | | toLz | Output Enable to Output Low-Z <sup>(1)</sup> | 2 | _ | 2 | _ | 2 | _ | ns | | tонz | Output Enable to Output High-Z <sup>(1)</sup> | 1 | 7 | 1 | 7 | 1 | 7 | ns | | tcD1 | Clock to Data Valid (Flow-Through) <sup>(2)</sup> | _ | 18 | _ | 20 | _ | 25 | ns | | tCD2 | Clock to Data Valid (Pipelined) <sup>(2)</sup> | _ | 7.5 | _ | 9 | _ | 12 | ns | | toc | Data Output Hold After Clock High | 2 | | 2 | _ | 2 | _ | ns | | tckHz | Clock High to Output High-Z <sup>(1)</sup> | 2 | 9 | 2 | 9 | 2 | 9 | ns | | tcklz | Clock High to Output Low-Z <sup>(1)</sup> | 2 | | 2 | _ | 2 | _ | ns | | Port-to-Port I | Delay | | | | | | | | | tcwdd | Write Port Clock High to Read Data Delay | — | 28 | | 35 | _ | 40 | ns | | tccs | Clock-to-Clock Setup Time | _ | 10 | _ | 15 | _ | 15 | ns | <sup>1.</sup> Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). This parameter is guaranteed by device characterization, but is not production tested. <sup>2.</sup> The Pipelined output parameters (tcyc2, tcp2) apply to either or both the Left and Right ports when FT/PIPE = VIH. Flow-through parameters (tcyc1, tcp1) apply when $\overline{FT}/PIPE = V_{IL}$ for that port. <sup>3.</sup> All input signals are synchronous with respect to the clock except for the asynchronous Output Enable (OE), FT/PIPER, and FT/PIPEL. # **Timing Waveform of Read Cycle for Flow-Through Output** $(\overline{FT}/PIPE"x" = Vil)^{(3,7)}$ ## **Timing Waveform of Read Cycle for Pipelined Operation** $(\overline{FT}/PIPE"x" = VIH)^{(3,7)}$ - 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). - $\overline{\text{OE}}$ is asynchronously controlled; all other inputs are synchronous to the rising clock edge. - 3. $\overline{ADS} = VIL, \overline{CNTEN}$ and $\overline{CNTRST} = VIH.$ - 4. The output is disabled (High-Impedance state) by $\overline{\text{CE}}_0 = \text{V}_{\text{IH}}$ , CE1 = VIL following the next rising edge of the clock. Refer to Truth Table 1. - Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 6. If $\overline{\mathsf{UB}}$ or $\overline{\mathsf{LB}}$ was HIGH, then the Upper Byte and/or Lower Byte of DATAouT for Qn + 2 would be disabled (High-Impedance state). - 7. "X' here denotes Left or Right port. The diagram is with respect to that port. # Timing Waveform of a Bank Select Pipelined Read<sup>(1,2)</sup> # Timing Waveform with Port-to-Port Flow-Through Read (4,5,7) - 1. B1 Represents Bank #1; B2 Represents Bank #2. Each Bank consists of one IDT70T9359/49 for this waveform, and are setup for depth expansion in this example. ADDRESS(B1) = ADDRESS(B2) in this situation. - 2. $\overline{\sf UB}$ , $\overline{\sf LB}$ , $\overline{\sf OE}$ , and $\overline{\sf ADS}$ = VIL; CE1(B1), CE1(B2), R/W, CNTEN, and CNTRST = VIH. - 3. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). - $\overline{CE}_0$ , $\overline{UB}$ , $\overline{LB}$ , and $\overline{ADS} = VIL$ ; $\overline{CE}_1$ , $\overline{CNTEN}$ , and $\overline{CNTRST} = VIH$ . - 5. $\overline{OE} = VIL$ for the Right Port, which is being read from. $\overline{OE} = VIH$ for the Left Port, which is being written to. - 6. If tccs ≤ maximum specified, then data from right port READ is not valid until the maximum specified for tcwdd. If tccs > maximum specified, then data from right port READ is not valid until tccs + tcp1. tcwpb does not apply in this case. - 7. All timing is the same for both Left and Right ports. Port "A" may be either Left or Right port. Port "B" is the opposite from Port "A". # Timing Waveform of Pipelined Read-to-Write-to-Read (OE = VIL)(3) # Timing Waveform of Pipelined Read-to-Write-to-Read (OE Controlled)(3) - 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). - Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 3. $\overline{CE_0}$ , $\overline{UB}$ , $\overline{LB}$ , and $\overline{ADS}$ = VIL; $\overline{CE_1}$ , $\overline{CNTEN}$ , and $\overline{CNTRST}$ = VIH. "NOP" is "No Operation". - 4. Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity. # Timing Waveform of Flow-Through Read-to-Write-to-Read ( $\overline{OE} = V_{IL}$ )<sup>(3)</sup> # Timing Waveform of Flow-Through Read-to-Write-to-Read (OE Controlled)(3) - 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). - 2. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 3. $\overline{CE}_0$ , $\overline{UB}$ , $\overline{LB}$ , and $\overline{ADS}$ = V<sub>IL</sub>; $\overline{CE}_1$ , $\overline{CNTEN}$ , and $\overline{CNTRST}$ = V<sub>IH</sub>. "NOP" is "No Operation". - 4. Addresses do not have to be accessed sequentially since ADS = VIL constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. "NOP" is "No Operation." Data in memory at the selected address may be corrupted and should be re-written to guarantee data integrity. # Timing Waveform of Pipelined Read with Address Counter Advance<sup>(1)</sup> # Timing Waveform of Flow-Through Read with Address Counter Advance $^{(1)}$ - 1. $\overline{CE}_0$ , $\overline{OE}$ , $\overline{UB}$ , and $\overline{LB}$ = VIL; CE1, R/ $\overline{W}$ , and $\overline{CNTRST}$ = VIH. - 2. If there is no address change via $\overline{ADS} = VIL$ (loading a new address) or $\overline{CNTEN} = VIL$ (advancing the address), i.e. $\overline{ADS} = VIH$ and $\overline{CNTEN} = VIH$ , then the data output remains constant for subsequent clocks. # **Timing Waveform of Write with Address Counter Advance** (Flow-Through or Pipelined Outputs)(1) # Timing Waveform of Counter Reset (Pipelined Outputs)(2) - 1. $\overline{CE_0}$ , $\overline{UB}$ , $\overline{LB}$ , and $R/\overline{W} = V_{IL}$ ; $CE_1$ and $\overline{CNTRST} = V_{IH}$ . - 2. $\overline{CE}_0$ , $\overline{UB}$ , $\overline{LB}$ = VIL; CE1 = VIH. - 3. The "Internal Address" is equal to the "External Address" when ADS = VIL and equals the counter output when ADS = VIH. - 4. Addresses do not have to be accessed sequentially since $\overline{ADS} = V_{IL}$ constantly loads the address on the rising edge of the CLK; numbers are for reference use only. - 5. Output state (High, Low, or High-impedance) is determined by the previous cycle control signals. - 6. No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset cycle. ADDRo will be accessed. Extra cycles are shown here simply for clarification. - 7. CNTEN = VIL advances Internal Address from 'An' to 'An +1'. The transition shown indicates the time required for the counter to advance. The 'An +1' Address is written to during this cycle. #### **Functional Description** The IDT70T9359/49 provides a true synchronous Dual-Port Static RAM interface. Registered inputs provide minimal set-up and hold times on address, data, and all critical control inputs. All internal registers are clocked on the rising edge of the clock signal, however, the self-timed internal write pulse is independent of the LOW to HIGH transition of the clock An asynchronous output enable is provided to ease asynchronous bus interfacing. Counter enable inputs are also provided to stall the operation of the address counters for fast interleaved memory applications. $\overline{CE}_0$ = VIL and CE1 = VIH for one clock cycle will power down the internal circuitry to reduce static power consumption. Multiple chip enables allow easier banking of multiple IDT70T9359/49's for depth expansion configurations. When the Pipelined output mode is enabled, two cycles are required with $\overline{CE}_0 = VIL$ and $CE_1 = VIH$ to re-activate the outputs. #### **Depth and Width Expansion** The IDT70T9359/49 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the varioius chip enables in order to expand two devices in depth. The IDT70T9359/49 can also be used in applications requiring expanded width, as indicated in Figure 4. Since the banks are allocated at the discretion of the user, the external controller can be set up to drive the input signals for the various devices as required to allow for 36-bit or wider applications. #### NOTE: 1. A13 is for IDT70T9359, A12 is for IDT70T9349. ### **Ordering Information** #### NOTE: 1. Contact your local sales office for Industrial temp range for other speeds, packages and powers. # **Datasheet Document History** 07/08/02: Initial Public Release **CORPORATE HEADQUARTERS** 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: 831-754-4613 DualPortHelp@idt.com