# 18Mb Pipelined QDR™II SRAM Burst of 2 Advance Information IDT71P72204 IDT71P72104 IDT71P72804 IDT71P72604 #### **Features** - ◆ 18Mb Density (2Mx8, 2Mx9, 1Mx18, 512kx36) - ◆ Separate, Independent Read and Write Data Ports - Supports concurrent transactions - Dual Echo Clock Output - ◆ 2-Word Burst on all SRAM accesses - ◆ DDR (Double Data Rate) Multiplexed Address Bus - One Read and One Write request per clock cycle - DDR (Double Data Rate) Data Buses - Two word burst data per clock on each port - Four word transfers per clock cycle (2 word bursts on 2 ports) - Depth expansion through Control Logic - HSTL (1.5V) inputs that can be scaled to receive signals from 1.4V to 1.9V. - Scalable output drivers - Can drive HSTL, 1.8V TTL or any voltage level from 1.4V to 1.9V. - Output Impedance adjustable from 35 ohms to 70 ohms - 1.8V Core Voltage (VDD) - ◆ 165-ball, 1.0mm pitch, 15mm x 17mm fBGA Package - JTAG Interface ### Description The IDT QDRII<sup>TM</sup> Burst of two SRAMs are high-speed synchronous memories with independent, double-data-rate (DDR), read and write data ports. This scheme allows simultaneous read and write access for the maximum device throughput, with two data items passed with each read or write. Four data word transfers occur per clock cycle, providing quad-data-rate (QDR) performance. Comparing this with standard SRAM common I/O (CIO), single data rate (SDR) devices, a four to one increase in data access is achieved at equivalent clock speeds. Considering that QDRII allows clock speeds in excess of standard SRAM devices, the throughput can be increased well beyond four to one in most applications. Using independent ports for read and write data access, simplifies system design by eliminating the need for bi-directional buses. All buses associated with the QDRII are unidirectional and can be optimized for signal integrity at very high bus speeds. The QDRII has scalable output impedance on its data output bus and echo clocks, allowing the user to tune the bus for low noise and high performance. The QDRII has a single DDR address bus with multiplexed read and write addresses. All read addresses are received on the first half of the clock cycle and all write addresses are received on the second half of the clock cycle. The read and write enables are received on the first half of the clock cycle. The byte and nibble write signals are received on both halves of the clock cycle simultaneously with the data they are controlling on the data input bus. The QDRII has echo clocks, which provide the user with a clock ### **Functional Block Diagram** #### Notes - 1) Represents 8 data signal lines for x8, 9 signal lines for x9, 18 signal lines for x18, and 36 signal lines for x36 - 2) Represents 20 address signal lines for x8 and x9, 19 address signal lines for x18, and 18 address signal lines for x36. - 3) Represents 1 signal line for x9, 2 signal lines for x18, and four signal lines for x36. On x8 parts, the BW is a "nibble write" and there are 2 signal lines. - 4) Represents 16 data signal lines for x8, 18 signal lines for x9, 36 signal lines for x18, and 72 signal lines for x36. **AUGUST 2003** that is precisely timed to the data output, and tuned with matching impedance and signal quality. The user can use the echo clock for downstream clocking of the data. Echo clocks eliminate the need for the user to produce alternate clocks with precise timing, positioning, and signal qualities to guarantee data capture. Since the echo clocks are generated by the same source that drives the data output, the relationship to the data is not significantly affected by voltage, temperature and process, as would be the case if the clock were generated by an outside source. All interfaces of the QDRII SRAM are HSTL, allowing speeds beyond SRAM devices that use any form of TTL interface. The interface can be scaled to higher voltages (up to 1.9V) to interface with 1.8V systems if necessary. The device has a $V_{\rm DD}$ and a separate Vref, allowing the user to designate the interface operational voltage, independent of the device core voltage of 1.8V $V_{\rm DD}$ . The output impedance control allows the user to adjust the drive strength to adapt to a wide range of loads and transmission lines. The device is capable of sustaining full bandwidth on both the input and output ports simultaneously. All data is in two word bursts, with addressing capability to the burst level. #### Clocking The QDRII SRAM has two sets of input clocks, namely the K, $\overline{K}$ clocks and the C, $\overline{C}$ clocks. In addition, the QDRII has an output "echo" clock, CQ, $\overline{CQ}$ . The K and $\overline{K}$ clocks are the primary device input clocks. The K clock is, used to clock in the control signals ( $\overline{R}$ , $\overline{W}$ and $\overline{BWx}$ or $\overline{NWx}$ ), the read address, and the first word of the data burst during a write operation. The $\overline{K}$ clock is used to clock in the control signals ( $\overline{BWx}$ or $\overline{NWx}$ ), write address and the second word of the data burst during a write operation. The K and $\overline{K}$ clocks are also used internally by the SRAM. In the event that the user disables the C and $\overline{C}$ clocks, the K and $\overline{K}$ clocks will also be used to clock the data out of the output register and generate the echo clocks. The C and $\overline{C}$ clocks may be used to clock the data out of the output register during read operations and to generate the echo clocks. C and $\overline{C}$ must be presented to the SRAM within the timing tolerances. The output data from the QDRII will be closely aligned to the C and $\overline{C}$ input, through the use of an internal DLL. When C is presented to the QDRII SRAM, the DLL will have already internally clocked the data to arrive at the device output simultaneously with the arrival of the C clock. The $\overline{C}$ and second data item of the burst will also correspond. #### Single Clock Mode The QDRII SRAM may be operated with a single clock pair. C and $\overline{C}$ may be disabled by tying both signals high, forcing the outputs and echo clocks to be controlled instead by the K and $\overline{K}$ clocks. #### **DLL Operation** The DLL in the output structure of the QDRII SRAM can be used to closely align the incoming clocks C and $\overline{C}$ with the output of the data, generating very tight tolerances between the two. The user may disable the DLL by holding $\overline{D}$ off low. With the DLL off, the C and $\overline{C}$ (or K and $\overline{K}$ if C and $\overline{C}$ are not used) will directly clock the output register of the SRAM. With the DLL off, there will be a propagation delay from the time the clock enters the device until the data appears at the output. #### Echo Clock The echo clocks, CQ and $\overline{CQ}$ , are generated by the C and $\overline{C}$ clocks (or K, $\overline{K}$ if C, $\overline{C}$ are disabled). The rising edge of C generates the rising edge of CQ, and the falling edge of $\overline{CQ}$ . The rising edge of $\overline{CQ}$ generates the rising edge of $\overline{CQ}$ and the falling edge of CQ. This scheme improves the correlation of the rising and falling edges of the echo clock and will improve the duty cycle of the individual signals. The echo clock is very closely aligned with the data, guaranteeing that the echo clock will remain closely correlated with the data, within the tolerances designated. #### **Read and Write Operations** QDRII devices internally store the two words of the burst as a single, wide word and will retain their order in the burst. There is no ability to address to the single word level or reverse the burst order; however, the byte and nibble write signals can be used to prevent writing any individual bytes, or combined to prevent writing one word of the burst. Read operations are initiated by holding the read port select $(\overline{R})$ low, and presenting the read address to the address port during the rising edge of K which will latch the address. The data will then be read and will appear at the device output at the designated time in correspondence with the C and $\overline{C}$ clocks. Write operations are initiated by holding the write port select $(\overline{W})$ low and designating with the Byte Write inputs $(\overline{BW}x)$ which bytes are to be written (or $\overline{NW}x$ on x8 devices). The first word of the data must also be present on the data input bus D[X:0]. Upon the rising edge of K the first word of the burst will be latched into the input register. After K has risen, and the designated hold times observed, the second half of the clock cycle is initiated by presenting the write address to the address bus A[X:0], the $\overline{BW}x$ (or $\overline{NW}x$ ) inputs for the second data word of the burst, and the second data item of the burst to the data bus D[X:0]. Upon the rising edge of $\overline{K}$ , the second word of the burst will be latched, along with the designated address. Both the first and second words of the burst will then be written into memory as designated by the address and byte write enables. #### **Output Enables** The QDRII SRAM automatically enables and disables the Q[X:0] outputs. When a valid read is in progress, and data is present at the output, the output will be enabled. If no valid data is present at the output (read not active), the output will be disabled (high impedance). The echo clocks will remain valid at all times and cannot be disabled or turned off. During power-up the Q outputs will come up in a high impedance state. #### Programmable Impedance An external resistor, RQ, must be connected between the ZQ pin on the SRAM and Vss to allow the SRAM to adjust its output drive impedance. The value of RQ must be 5X the value of the intended drive impedance of the SRAM. The allowable range of RQ to guarantee impedance matching with a tolerance of +/- 10% is between 175 ohms and 350 ohms, with $V_{DDQ} = 1.5V$ . The output impedance is adjusted every 1024 clock cycles to correct for drifts in supply voltage and temperature. If the user wishes to drive the output impedance of the SRAM to it's lowest value, the ZQ pin may be tied to $V_{DDQ}$ . ### **Pin Definitions** | Symbol | Pin Function | Description | |------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[X:0] | Input<br>Synchronous | Data input signals, sampled on the rising edge of K and $\overline{K}$ clocks during valid write operations 2M x 8 D[7:0] 2M x 9 D[8:0] 1M x 18 D[17:0] 512K x 36 D[35:0] | | BW <sub>0</sub> , BW <sub>1</sub><br>BW <sub>2</sub> , BW <sub>3</sub> | Input<br>Synchronous | Byte Write Select 0, 1, 2, and 3 are active LOW. Sampled on the rising edge of the K and again on the rising edge of $\overline{K}$ clocks during write operations. Used to select which byte is written into the device during the current portion of the write operations. Bytes not written remain unaltered. All the byte writes are sampled on the same edge as the data. Deselecting a Byte Write Select will cause the corresponding byte of data to be ignored and not written in to the device. $2M \times 9 - \overline{BWo} \text{ controls D[8:0]}$ $1M \times 18 - \overline{BWo} \text{ controls D[8:0]} \text{ and } \overline{BW} \text{ controls D[17:9]}$ $512K \times 36 - \overline{BWo} \text{ controls D[8:0]}, \overline{BW}_1 \text{ controls D[17:9]}, \overline{BW}_2 \text{ controls D[26:18]} \text{ and } \overline{BW}_3 \text{ controls D[35:27]}$ | | NW0 NW1 | Input<br>Synchronous | Nibble Write Select 0 and 1 are active LOW. Available only on x8 bit parts instead of Byte Write Selects. Sampled on the rising edge of the K and $\overline{K}$ clocks during write operations. Used to select which nibble is written into the device during the current portion of the write operations. Nibbles not written remain unaltered. All the nibble writes are sampled on the same edge as the data. Deselecting a Nibble Write Select will cause the corresponding nibble of data to be ignored and not written in to the device. | | А | Input<br>Synchronous | Address Inputs. Read addresses are sampled on the rising edge of K clock during active read operations. Write addresses are sampled on the rising edge of $\overline{K}$ clock during active write operations. These address inputs are multiplixed, so that both a read and write operation can occur on the same clock cycle. These inputs are ignored when the appropriate port is deselected. | | Q[X:0] | Output<br>Synchronous | Data Output signals. These pins drive out the requested data during a Read operation. Valid data is driven out on the rising edge of both the C and $\overline{C}$ clocks during Read operations or K and $\overline{K}$ when operating in single clock mode. When the Read port is deselected, Q[X:0] are automatically three-stated. | | $\overline{\mathbb{W}}$ | Input<br>Synchronous | Write Control Logic active Low. Sampled on the rising edge of the positive input clock (K). When asserted active, a write operation in initiated. Deasserting will deselect the Write port. Deselecting the Write port will cause D[X:0] to be ignored. | | R | Input<br>Synchronous | Read Control Logic, active LOW. Sampled on the rising edge of Positive Input Clock (K). When active, a Read operation is initiated. Deasserting will cause the Read port to be deselected. When deselected, the pending access is allowed to complete and the output drivers are automatically three-stated following the next rising edge of the C clock. Each read access consists of a burst of two sequential transfer. | | С | Input Clock | Positive Output Clock Input. C is used in conjunction with $\overline{C}$ to clock out the Read data from the device. C and $\overline{C}$ can be used together to deskew the flight times of various devices on the board back to the controller. See application example for further details. | | C | Input Clock | Negative Output Clock Input. $\overline{C}$ is used in conjunction with C to clock out the Read data from the device. C and $\overline{C}$ can be used together to deskew the flight times of various devices on the board back to the controller. See application example for further details. | | К | Input Clock | Positive Input Clock Input. The rising edge of K is used to capture synchronous inputs to the device and to drive out data through Q[X:0] when in single clock mode. All accesses are initiated on the rising edge of K. | | K | Input Clock | Negative Input Clock Input. $\overline{K}$ is used to capture synchronous inputs being presented to the device and to drive out data through $Q[X:0]$ when in single clock mode. | | CQ, CQ | Output Clock | Synchronous Echo clock outputs. The rising edges of these outputs are tightly matched to the synchronous data outputs and can be used as a data valid indication. These signals are free running and do not stop when the output data is tri-stated. | | ZQ | Input | Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus impedance. Q[X:0] output impedance is set to 0.2 x RQ, where RQ is a resistor connected between ZQ and ground. Alternately, this pin can be connected directly to VDDQ, which enables the minimum impedance mode. This pin cannot be connected directly to GND or left unconnected. | ### **Pin Definitions continued** | Symbol | Pin Function | Description | |--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Doff | Input | DLL Turn Off. When low this input will turn off the DLL inside the device. The AC timings with the DLL turned off will be different from those listed in this data sheet. There will be an increased propagation delay from the incidence of C and $\overline{C}$ to Q, or K and $\overline{K}$ to Q as configured. The propagation delay is not a tested parameter, but will be similar to the propagation delay of other SRAM devices in this speed grade. | | TDO | Output | TDO pin for JTAG | | TCK | Input | TCK pin for JTAG. | | TDI | Input | TDI pin for JTAG. An internal resistor will pull TDI to V <sub>DD</sub> when the pin is unconnected. | | TMS | Input | TMS pin for JTAG. An internal resistor will pull TMS to VDD when the pin is unconnected. | | NC | | No connects inside the package. Can be tied to any voltage level | | VREF | Input<br>Reference | Reference Voltage input. Static input used to set the reference level for HSTL inputs and Outputs as well as AC measurement points. | | VDD | Power<br>Supply | Power supply inputs to the core of the device. Should be connected to a 1.8V power supply. | | Vss | Ground | Ground for the device. Should be connected to ground of the system. | | VDDQ | Power<br>Supply | Power supply for the outputs of the device. Should be connected to a 1.5V power supply for HSTL or scaled to the desired output voltage. | 6109 tbl 02b ### Pin Configuration 2M x 8 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|------|------|------------------|-----------------|-----|-----------------|------|------|------|--------| | A | CQ | Vss | А | W | NW <sub>1</sub> | ĸ | NC | R | А | Vss | CQ | | В | NC | NC | NC | А | NC | К | NW0 | А | NC | NC | Q3 | | С | NC | NC | NC | Vss | А | А | А | Vss | NC | NC | D3 | | D | NC | D4 | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | NC | | E | NC | NC | Q4 | V <sub>DDQ</sub> | Vss | Vss | Vss | VDDQ | NC | D2 | Q2 | | F | NC | NC | NC | VDDQ | V <sub>DD</sub> | Vss | V <sub>DD</sub> | VDDQ | NC | NC | NC | | G | NC | D5 | Q5 | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | NC | | н | Doff | VREF | VDDQ | VDDQ | V <sub>DD</sub> | Vss | V <sub>DD</sub> | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | NC | VDDQ | V <sub>DD</sub> | Vss | V <sub>DD</sub> | VDDQ | NC | Q1 | D1 | | K | NC | NC | NC | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | NC | | L | NC | Q6 | D6 | VDDQ | Vss | Vss | Vss | VDDQ | NC | NC | Q0 | | M | NC | NC | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | D0 | | N | NC | D7 | NC | Vss | А | A | A | Vss | NC | NC | NC | | P | NC | NC | Q7 | А | A | С | A | А | NC | NC | NC | | R | TDO | TCK | A | А | A | C | A | A | A | TMS | TDI | | ļ | | | | | | | | | I | (400 | thl 12 | 6109 tbl 12 ### Pin Configuration 2M x 9 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|------|------|------|-----|-----|-----|------------------|------|------|-----| | A | CQ | Vss | А | W | NC | K | NC | R | А | Vss | CQ | | В | NC | NC | NC | А | NC | K | B₩ | А | NC | NC | Q3 | | С | NC | NC | NC | Vss | А | А | А | Vss | NC | NC | D3 | | D | NC | D4 | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | NC | | E | NC | NC | Q4 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D2 | Q2 | | F | NC | NC | NC | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | NC | | G | NC | D5 | Q5 | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | NC | | н | Doff | VREF | VDDQ | VDDQ | VDD | Vss | VDD | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | NC | VDDQ | VDD | Vss | VDD | VDDQ | NC | Q1 | D1 | | K | NC | NC | NC | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | NC | | L | NC | Q6 | D6 | VDDQ | Vss | Vss | Vss | V <sub>DDQ</sub> | NC | NC | Q0 | | M | NC | NC | NC | Vss | Vss | Vss | Vss | Vss | NC | NC | D0 | | N | NC | D7 | NC | Vss | А | А | А | Vss | NC | NC | NC | | P | NC | NC | Q7 | А | А | С | А | А | NC | D8 | Q8 | | R | TDO | TCK | Α | А | А | C | А | А | А | TMS | TDI | 6109 tb1 12a ### Pin Configuration 1M x 18 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|------|------------------|------------------|-----------------|-----|-----------------|------------------|------|------|-----| | A | CQ | Vss | NC | W | BW1 | K | NC | R | А | Vss | CQ | | В | NC | Q9 | D9 | А | NC | K | BW0 | А | NC | NC | Q8 | | С | NC | NC | D10 | Vss | А | А | А | Vss | NC | Q7 | D8 | | D | NC | D11 | Q10 | Vss | Vss | Vss | Vss | Vss | NC | NC | D7 | | E | NC | NC | Q11 | VDDQ | Vss | Vss | Vss | VDDQ | NC | D6 | Q6 | | F | NC | Q12 | D12 | VDDQ | VDD | Vss | V <sub>DD</sub> | VDDQ | NC | NC | Q5 | | G | NC | D13 | Q13 | VDDQ | VDD | Vss | VDD | VDDQ | NC | NC | D5 | | н | Doff | VREF | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DD</sub> | Vss | V <sub>DD</sub> | VDDQ | VDDQ | VREF | ZQ | | J | NC | NC | D14 | VDDQ | VDD | Vss | VDD | VDDQ | NC | Q4 | D4 | | K | NC | NC | Q14 | VDDQ | VDD | Vss | VDD | VDDQ | NC | D3 | Q3 | | L | NC | Q15 | D15 | VDDQ | Vss | Vss | Vss | V <sub>DDQ</sub> | NC | NC | Q2 | | М | NC | NC | D16 | Vss | Vss | Vss | Vss | Vss | NC | Q1 | D2 | | N | NC | D17 | Q16 | Vss | Α | А | Α | Vss | NC | NC | D1 | | P | NC | NC | Q17 | А | А | С | А | А | NC | D0 | Q0 | | R | TDO | TCK | А | А | А | C | А | А | А | TMS | TDI | | • | | | | | | | | | | | | 6109 tbl 12b ### Pin Configuration 512K x 36 | A CQ Vss NC W BW2 K BW1 R NC Vss CQ B Q27 Q18 D18 A BW2 K BW6 A D17 Q17 Q8 C D27 Q28 D19 Vss A A A A Vss D16 Q7 D8 D D28 D20 Q19 Vss Vss Vss Vss D16 Q7 D8 D D28 D20 Q19 Vss Vss Vss Vss Q16 D7 E Q29 D29 Q20 Vb00 Vss Vss Vss Vb00 Q15 D6 Q6 F Q30 Q21 D21 Vb00 Vb0 Vss Vb0 Vb00 D14 Q14 Q5 G D30 D22 Q22 Vb00 Vb0 Vss Vb0 Vb00 Vb00 <th< th=""><th></th><th>1</th><th>2</th><th>3</th><th>4</th><th>5</th><th>6</th><th>7</th><th>8</th><th>9</th><th>10</th><th>11</th></th<> | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|------|------|------|-----------------|-----|-----------------|------|------|------|-----| | C D27 Q28 D19 Vss A A A A Vss D16 Q7 D8 D D28 D20 Q19 Vss Vss Vss Vss Vss Q16 D15 D7 E Q29 D29 Q20 VDDQ Vss Vss Vss VbDQ Q16 D6 Q6 F Q30 Q21 D21 VDDQ VDD Vss VDD VDDQ D14 Q14 Q5 G D30 D22 Q22 VDDQ VDD Vss VDD VDDQ D14 Q14 Q5 H D0ff VREF VDDQ VDDQ VDD VSs VDD VDDQ VREF ZQ J D31 Q31 D23 VDDQ VDD VSs VDD VDDQ VREF ZQ L Q32 D32 Q23 VDDQ VSs VSS VDD | A | CQ | Vss | NC | W | BW <sub>2</sub> | K | BW <sub>1</sub> | R | NC | Vss | CQ | | D D28 D20 Q19 Vss Vss Vss Vss Vss D7 E Q29 D29 Q20 VbbQ Vss Vss Vss VbbQ Q15 D6 Q6 F Q30 Q21 D21 VbbQ Vbb Vss VbbQ VbbQ D14 Q14 Q5 G D30 D22 Q22 VbbQ Vbb Vss Vbb VbbQ D14 Q14 Q5 H D0ff VREF VbDQ VbbQ VbD Vss VbDQ VbDQ VREF ZQ J D31 Q31 D23 VbDQ VbD Vss VbDQ VbDQ VREF ZQ J D31 Q31 D23 VbDQ VbD Vss VbDQ VbDQ VREF ZQ J D31 Q32 VbDQ VbD Vss VbDQ VbDQ D12 Q4 D4 | В | Q27 | Q18 | D18 | А | BW₃ | K | B₩o | А | D17 | Q17 | Q8 | | E Q29 D29 Q20 VDQ VSS VSS VSS VDQ Q15 D6 Q6 F Q30 Q21 D21 VDQ VDD VSS VDD VDQ D14 Q14 Q5 G D30 D22 Q22 VDQ VDD VSS VDD VDQ Q13 D13 D5 H D0ff VREF VDQ VDQ VDD VSS VDD VDQ VREF ZQ J D31 Q31 D23 VDQ VDD VSS VDD VDQ D12 Q4 D4 K Q32 D32 Q23 VDQ VDD VSS VDD VDQ D12 D3 Q3 L Q33 Q24 D24 VDQQ VSS VSS VSS VDQ D11 Q11 Q2 M D34 D26 Q25 VSS A A A A | С | D27 | Q28 | D19 | Vss | А | А | А | Vss | D16 | Q7 | D8 | | F Q30 Q21 D21 VDDQ VDD VSS VDD VDDQ D14 Q14 Q5 G D30 D22 Q22 VDDQ VDD VSS VDD VDDQ Q13 D13 D5 H Doff VREF VDDQ VDDQ VDD VSS VDD VDDQ VDDQ VREF ZQ J D31 Q31 D23 VDDQ VDD VSS VDD VDDQ D12 Q4 D4 K Q32 D32 Q23 VDDQ VSS VDD VDDQ Q12 D3 Q3 L Q33 Q24 D24 VDQQ VSS VSS VSS VDQ D11 Q11 Q2 M D33 Q34 D25 VSS VSS VSS VSS D10 Q1 D2 N D34 D26 Q25 VSS A A A A < | D | D28 | D20 | Q19 | Vss | Vss | Vss | Vss | Vss | Q16 | D15 | D7 | | G D30 D22 Q22 VDDQ VDD VSS VDD VDDQ Q13 D13 D5 H Doff VREF VDDQ VDDQ VDD VSS VDD VDDQ VDDQ VREF ZQ J D31 Q31 D23 VDDQ VDD VSS VDD VDDQ D12 Q4 D4 K Q32 D32 Q23 VDDQ VDD VSS VDD VDDQ Q12 D3 Q3 L Q33 Q24 D24 VDDQ VSS VSS VSS VDDQ D11 Q11 Q2 M D33 Q34 D25 VSS VSS VSS VSS VSS D10 Q1 D2 N D34 D26 Q25 VSS A A A A A Q9 D0 Q0 P Q35 D35 Q26 A A C A A Q9 D0 Q0 | E | Q29 | D29 | Q20 | VDDQ | Vss | Vss | Vss | VDDQ | Q15 | D6 | Q6 | | H Doff VREF VDDQ VDDQ VDD VSS VDD VDDQ VDDQ VREF ZQ J D31 Q31 D23 VDDQ VDD VSS VDD VDDQ D12 Q4 D4 K Q32 D32 Q23 VDDQ VDD VSS VDDQ VDDQ Q12 D3 Q3 L Q33 Q24 D24 VDDQ VSS VSS VSS VDDQ D11 Q1 Q2 M D33 Q34 D25 VSS VSS VSS VSS D10 Q1 D2 N D34 D26 Q25 VSS A A A A A Q9 D0 Q0 P Q35 D35 Q26 A A C A A Q9 D0 Q0 | F | Q30 | Q21 | D21 | VDDQ | V <sub>DD</sub> | Vss | VDD | VDDQ | D14 | Q14 | Q5 | | J D31 Q31 D23 VDDQ VDD VSS VDD VDDQ D12 Q4 D4 K Q32 D32 Q23 VDDQ VDD VSS VDD VDDQ Q12 D3 Q3 L Q33 Q24 D24 VDDQ VSS VSS VSS VDDQ D11 Q11 Q2 M D33 Q34 D25 VSS VSS VSS VSS D10 Q1 D2 N D34 D26 Q25 VSS A A A A VSS Q10 D9 D1 P Q35 D35 Q26 A A C A A Q9 D0 Q0 | G | D30 | D22 | Q22 | VDDQ | VDD | Vss | VDD | VDDQ | Q13 | D13 | D5 | | K Q32 D32 Q23 VDDQ VSS VDD VDDQ Q12 D3 Q3 L Q33 Q24 D24 VDDQ VSS VSS VDDQ D11 Q11 Q2 M D33 Q34 D25 VSS VSS VSS VSS D10 Q1 D2 N D34 D26 Q25 VSS A A A A VSS Q10 D9 D1 P Q35 D35 Q26 A A C A A Q9 D0 Q0 | н | Doff | VREF | VDDQ | VDDQ | V <sub>DD</sub> | Vss | VDD | VDDQ | VDDQ | VREF | ZQ | | L Q33 Q24 D24 VDQ Vss Vss Vss VDQ D11 Q11 Q2 M D33 Q34 D25 Vss Vss Vss Vss D10 Q1 D2 N D34 D26 Q25 Vss A A A A Vss Q10 D9 D1 P Q35 D35 Q26 A A C A A Q9 D0 Q0 | J | D31 | Q31 | D23 | VDDQ | VDD | Vss | VDD | VDDQ | D12 | Q4 | D4 | | M D33 Q34 D25 Vss Vss Vss Vss D10 Q1 D2 N D34 D26 Q25 Vss A A A A Vss Q10 D9 D1 P Q35 D35 Q26 A A C A A Q9 D0 Q0 | ĸ | Q32 | D32 | Q23 | VDDQ | VDD | Vss | VDD | VDDQ | Q12 | D3 | Q3 | | N D34 D26 Q25 Vss A A A A Vss Q10 D9 D1 P Q35 D35 Q26 A A C A A Q9 D0 Q0 | L | Q33 | Q24 | D24 | VDDQ | Vss | Vss | Vss | VDDQ | D11 | Q11 | Q2 | | P Q35 D35 Q26 A A C A A Q9 D0 Q0 | М | D33 | Q34 | D25 | Vss | Vss | Vss | Vss | Vss | D10 | Q1 | D2 | | | N | D34 | D26 | Q25 | Vss | А | А | А | Vss | Q10 | D9 | D1 | | R TDO TCK A A A \(\overline{\cappa}\) A A A TMS TDI | P | Q35 | D35 | Q26 | А | А | С | А | А | Q9 | D0 | Q0 | | | R | TDO | TCK | А | А | А | Ē | А | А | А | TMS | TDI | 6109 tb1 12c ### **Absolute Maximum Ratings**(1) | Symbol | Rating | Value | Unit | |--------|----------------------------------------------------------------|------------------|------| | VTERM | Supply Voltage on VDD with Respect to GND | -0.5 to +2.9 | ٧ | | VTERM | Supply Voltage on VDDQ with Respect to GND | -0.5 to VDD+0.3 | ٧ | | VTERM | Voltage on Input, Output and I/O terminals with respect to GND | -0.5 to VDDQ+0.3 | V | | TBIAS | Temperature Under Bias | -55 to +125 | °C | | Tstg | Storage Temperature | -65 to +150 | °C | | louт | Continuous Current into Outputs | <u>+</u> 20 | mA | #### 6109 tbl 05 #### NOTE: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### Write Descriptions(1,2) | Signal | B₩o | BW <sub>1</sub> | BW2 | BW₃ | $\overline{\text{NW}}_0$ | NW <sub>1</sub> | |----------------|-----|-----------------|-----|-----|--------------------------|-----------------| | Write Byte 0 | L | Χ | Χ | Χ | Χ | Χ | | Write Byte 1 | Χ | L | Χ | Χ | Χ | Χ | | Write Byte 2 | Χ | Χ | L | Χ | Χ | Χ | | Write Byte 3 | Χ | Χ | Χ | L | Χ | Χ | | Write Nibble 0 | Χ | Χ | Χ | Х | L | Χ | | Write Nibble 1 | Χ | Χ | Χ | Χ | Χ | L | 6109 tbl 09 #### Notes: - 1) All byte write $(\overline{BW}x)$ and nibble write $(\overline{NW}x)$ signals are sampled on the rising edge of K and again on $\overline{K}$ . The data that is present on the data bus in the designated byte/nibble will be latched into the input if the corresponding $\overline{BW}x$ or $\overline{NW}x$ is held low. The rising edge of K will sample the first byte/nibble of the two word burst and the rising edge of $\overline{K}$ will sample the second byte/nibble of the two word burst. - 2) The availability of the $\overline{BWx}$ or $\overline{NWx}$ on designated devices is described in the pin description table. - 3) The QDRII Burst of two SRAM has data forwarding. A read request that is initiated on the same cycle as a write request to the same address will produce the newly written data in response to the read request. ### **Capacitance** (TA = $+25^{\circ}$ C, f = 1.0MHz)<sup>(1)</sup> | Symbol | Parameter | Conditions | Max. | Unit | |--------|-------------------------|--------------------------------------|------|------| | Cin | Input Capacitance | | 5 | pF | | CCLK | Clock Input Capacitance | $V_{DDD} = 1.8V$<br>$V_{DDO} = 1.5V$ | 6 | pF | | Co | Output Capacitance | | 7 | pF | #### NOTE 6109 tbl 06 Tested at characterization and retested after any design or process change that may affect these parameters. ## Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|----------------------------|----------|--------|----------|------| | VDD | Power Supply<br>Voltage | 1.7 | 1.8 | 1.9 | V | | VDDQ | I/O Supply Voltage | 1.4 | 1.5 | 1.9 | V | | Vss | Ground | 0 | 0 | 0 | V | | VREF | Input Reference<br>Voltage | - | VDDQ/2 | - | V | | VIH | Input High Voltage | VREF+0.1 | - | VDDQ+0.3 | V | | VIL | Input Low Voltage | -0.3 | - | VREF-0.1 | V | | Та | Ambient<br>Temperature | 0 | 25 | +70 | °C | 6109 tbl 04 ### **Application Example** 6109 drw 20 ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VDD = 1.8 ± 100mV, VDDQ = 1.4V to 1.9V) | Parameter | Symbol | Test Conditions | | Min | Max | Unit | Note | |----------------------------|--------|-----------------------------------------------------------------------------|--------|--------------------------|-------------|------|------| | Input Leakage Current | lL | VDD = Max VIN = VSS to VDDQ | | -10 | +10 | μΑ | | | Output Leakage Current | loL | Output Disabled | | -10 | +10 | μА | | | | | | 250MHz | - | TBD | | 1,5 | | Operating Current | lon | VDD = Max, IOUT = 0mA | 200MHz | - | TBD | mA | | | (x36,x18,x9,x8) DDR | טטו | Cycle Time ≥ tKHKH Min | 167MHz | - | TBD | IIIA | | | | | | 133MHz | - | TBD | | | | | ISB1 | Device Deselected, IOUT = 0mA, f=Max, All Inputs $\leq$ 0.2V or > VDD -0.2V | 250MHz | - | TBD | | 1,6 | | Standby Current (NOP): DDR | | | 200MHz | - | TBD | mA | | | Standby Current (NOP): DDR | | | 167MHz | - | TBD | | | | | | | 133MHz | - | TBD | | | | Output High Voltage | VoH1 | See Note 2 | | V <sub>DDQ</sub> /2-0.12 | VDDQ/2+0.12 | V | 2,7 | | Output Low Voltage | Vol1 | See Note 3 | | VDDQ/2-0.12 | VDDQ/2+0.12 | V | 3,7 | | Output High Voltage | VOH2 | IOH = -0.1mA | | VDDQ-0.2 | VDDQ | V | 4 | | Output Low Voltage | VOL2 | IOL = 0.1mA | | Vss | 0.2 | V | 4 | | Input Low Voltage | VL | | | -0.3 | VREF-0.1 | V | 8,9 | | Input High Voltage | VH | | | VREF+0.1 | VDDQ+0.3 | V | 8,10 | Notes: - 1. Minimum cycle. IOUT = OmA. - 2. IOH = -(VDDQ/2)/(RQ/5) for $175\Omega \leq RQ < 350\Omega$ . - 3. IoL = (VDDQ/2)/(RQ/5) for $175\Omega \le RQ < 350\Omega$ . - 4. Minimum Impedance Mode when ZQ pin is connected to VDDQ. - 5. Operating Current is calculated with 50% read cycles and 50% write cycles. - 6. Standby Current is only after all pending read and write burst operations are completed. - 7. Programmable Impedance Mode. - 8. These are DC test criteria. DC design criteria is VREF ± 50mV. The AC VIH/VIL levels are defined separately for measuring timing parameters. - 9. VIL (Min) DC = -0.3V, VIL (Min) AC = -1.5V (pulse width $\leq$ 3ns). - 10. VIH (Max) DC = VDDQ+0.3, VIH (Max) AC = VDDQ+0.85V (pulse width < 3ns) ### **AC Test Loads** #### **AC Test Conditions** | Parameter | Symbol | Value | Unit | |-------------------------------|-----------------|---------------------|------| | Core Power Supply Voltage | V <sub>DD</sub> | 1.7-1.9 | V | | Output Power Supply Voltage | VDDQ | 1.4-1.9 | V | | Input High/Low Level | VIH/VIL | 1.25/0.25 | V | | Input Reference Level | VREF | 0.75 | V | | Input Rise/Fall Time | TR/TF | 0.6/0.6 | ns | | Output Timing Reference Level | | V <sub>DDQ</sub> /2 | V | NOTE: 1. Parameters are tested with RQ=250 $\Omega$ 6109tbl 11a ### AC Electrical Characteristics (VDD = 1.8 ± 100mV, VDDQ = 1.4V to 1.9V)(3) | | | 250 | MHz | 200 | MHz | 167 | MHz | 133 | MHz | | | |------------|---------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|-------|------|-------|------|--------|-------| | Symbol | Parameter | Min. | Max | Min. | Max | Min. | Max | Min | Max | Unit | Notes | | Clock Para | Clock Parameters | | | | | | | | | | | | tkhkh | Average clock cycle time (K, $\overline{K}$ ,C,C) | 4.00 | 5.25 | 5.00 | 6.30 | 6.00 | 7.88 | 7.50 | 8.40 | ns | | | tKC var | Clock Phase Jitter (K,K,C,C) | - | 0.20 | - | 0.20 | - | 0.20 | - | 0.20 | ns | 5 | | tKHKL | Clock High Time (K,K,C,C) | 1.60 | - | 2.00 | - | 2.40 | - | 3.00 | - | ns | | | tKLKH | Clock LOW Time $(K,\overline{K},C,\overline{C})$ | 1.60 | - | 2.00 | - | 2.40 | - | 3.00 | - | ns | | | tKH₹H | Clock to $\overline{\operatorname{dock}}$ (K $\to\overline{\operatorname{K}}$ ,C $\to\overline{\operatorname{C}}$ ) | 1.80 | - | 2.20 | - | 2.70 | - | 3.38 | - | ns | | | t⊼HKH | Clock to $\overline{\operatorname{clock}}$ $(\overline{K} \rightarrow K, \overline{C} \rightarrow C)$ | 1.80 | - | 2.20 | - | 2.70 | • | 3.38 | • | ns | | | tkhch | Clock to data clock (K $\rightarrow$ C, $\overline{K}\rightarrow\overline{C}$ ) | 0.00 | 1.80 | 0.00 | 2.30 | 0.00 | 2.80 | 0.00 | 3.55 | ns | | | tKC lock | DLL lock time (K, C) | 1024 | - | 1024 | - | 1024 | - | 1024 | - | cycles | 6 | | tKC reset | K static to DLL reset | 30 | - | 30 | - | 30 | • | 30 | • | ns | | | Output Pa | rameters | | | | | | | | | | | | tCHQV | C, C HIGH to output valid | - | 0.45 | - | 0.45 | - | 0.50 | - | 0.50 | ns | 3 | | tCHQX | C,C HIGH to output hold | -0.45 | - | -0.45 | - | -0.50 | - | -0.50 | | ns | 3 | | tCHCQV | C, C HIGH to echo clock valid | - | 0.45 | 1 | 0.45 | - | 0.50 | - | 0.50 | ns | | | tCHCQX | C,C HIGH to echo clock hold | -0.45 | - | -0.45 | - | -0.50 | - | -0.50 | - | ns | | | tcahav | CQ, CQ HIGH to output valid | - | 0.30 | - | 0.35 | - | 0.40 | - | 0.40 | ns | 7 | | tCQHQX | CQ, CQ HIGH to output hold | -0.30 | - | -0.35 | - | -0.40 | - | -0.40 | - | ns | 7 | | tCHQZ | C HIGH to output High-Z | - | 0.45 | - | 0.45 | - | 0.50 | - | 0.50 | ns | 3 | | tCHQX1 | C HIGH to output Low-Z | -0.45 | - | -0.45 | - | -0.50 | - | -0.50 | - | ns | 3 | | Set-Up Tin | nes | | | | | | | | | | | | tav kh | Address valid to $K,\overline{K}$ rising edge | 0.40 | - | 0.40 | - | 0.50 | - | 0.50 | - | ns | | | tIVKH | Control inputs valid to $K,\overline{K}$ rising edge | 0.40 | - | 0.40 | - | 0.50 | - | 0.50 | - | ns | 2 | | tDVKH | Date-in valid to K, $\overline{K}$ rising edge | 0.40 | - | 0.40 | - | 0.50 | - | 0.50 | - | ns | | | Hold Time | fold Times | | | | | | | | | | | | tKHAX | $K,\overline{K}$ rising edge to address hold | 0.40 | - | 0.40 | - | 0.50 | - | 0.50 | - | ns | | | tkhix | $K,\overline{K}$ rising edge to control inputs hold | 0.40 | - | 0.40 | - | 0.50 | - | 0.50 | - | ns | | | tKHDX | K, $\overline{K}$ rising edge to data-in hold | 0.40 | - | 0.40 | - | 0.50 | - | 0.50 | - | ns | | 6109 tbl 11 NOTES 1. All address inputs must meet the specified setup and hold times for all latching clock edges. - 2. Control signals are $\overline{R}$ , $\overline{W}$ , $\overline{BW}$ 0, $\overline{BW}$ 1 and $(\overline{NW}0$ , $\overline{NW}1$ , for x8) and $(\overline{BW}2$ , $\overline{BW}3$ also for x36) - 3. If $C,\overline{C}$ are tied high, $K,\overline{K}$ become the references for $C,\overline{C}$ timing parameters. - 4. To avoid bus contention, at a given voltage and temperature tCHQX1 is bigger than tCHQZ. The specs as shown do not imply bus contention because tCHQX1 is a MIN parameter that is worst case at totally different test conditions (0°C, 1.9V) than tCHQZ, which is a MAX parameter (worst case at 70°C, 1.7V) - It is not possible for two SRAMs on the same board to be at such different voltage and temperature. - 5. Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge. - 6. V<sub>dd</sub> slew rate must be less than 0.1V DC per 50 ns for DLL lock retention. DLL lock time begins once Vdd and input clock are stable. - 7. Echo clock is very tightly controlled to data valid/data hold. By design, there is a ± 0.1 ns variation from echo clock to data. The data sheet parameters reflect tester guardbands and test setup variations. ### **Timing Waveform of Combined Read and Write Cycles** #### IEEE 1149.1 TEST ACCESS PORT AND BOUNDARY SCAN-JTAG This part contains an IEEE standard 1149.1 Compatible Test Access Port (TAP). The package pads are monitored by the Serial Scan circuitry when in test mode. This is to support connectivity testing during manufacturing and system diagnostics. In conformance with IEEE 1149.1, the SRAM contains a TAP controller, Instruction register, Bypass Register and ID register. The TAP controller has a standard 16-state machine that resets internally upon power-up; therefore, the TRST signal is not required. It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfacing with normal operation of the SRAM, TCK must be tied to Vss to preclude a mid level input. TMS and TDI are designed so an undriven input will produce a response identical to the application of a logic 1, and may be left unconnected, but they may also be tied to Vpp through a register. TDO should be left unconnected. #### JTAG Block Diagram #### **TAP Controller State Diagram** ### **JTAG Instruction Coding** | _ | | | | | | | |----|----|-----|-----|----------------|-------------------------|-------| | IF | 22 | IR1 | IR0 | Instruction | TDO Output | Notes | | | 0 | 0 | 0 | EXTEST | Boundary Scan Register | | | | 0 | 0 | 1 | IDCODE | Identification register | 2 | | | 0 | 1 | 0 | SAMPLE-Z | Boundary Scan Register | 1 | | | 0 | 1 | 1 | RESERVED | Do Not Use | 5 | | | 1 | 0 | 0 | SAMPLE/PRELOAD | Boundary Scan register | 4 | | | 1 | 0 | 1 | RESERVED | Do Not Use | 5 | | | 1 | 1 | 0 | RESERVED | Do Not Use | 5 | | | 1 | 1 | 1 | BYPASS | Bypass Register | 3 | 6109tbl 13 #### NOTE: - Places DQs in Hi-Z in order to sample all input data regardless of other SRAM inputs. - 2. TDI is sampled as an input to the first ID register to allow for the serial shift of the external TDI data. - 3. Bypass register is initiated to Vss when BYPASS instruction is invoked. The Bypass Register also holds serially loaded TDI when exiting the Shift DR states - 4. SAMPLE instruction does not place Qs in Hi-Z. - 5. This instruction is reserved for future use. **Scan Register Definition** | Part | Instruction Register | Bypass Register | ID Register | Boundary Scan | |---------|----------------------|-----------------|-------------|---------------| | 512Kx36 | 3 bits | 1 bit | 32 bits | 109 bits | | 1Mx18 | 3 bits | 1 bit | 32 bits | 109 bits | | 2Mx8/x9 | 3 bits | 1 bit | 32 bits | 109 bits | 6109 tbl 14 ### **Identification Register Definitions** | INSTRUCTION FIELD | ALL DEVICES | DESCRIPTION | PART NUMBER | |---------------------------------------|----------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------| | Revision Number (31:29) | 000 | Revision Number | | | Device ID (28:12) | 0010 0100 0100<br>0010 0100 0101<br>0010 0100 0110<br>0010 0100 0111 | 512Kx36 QDRII Burst of 2<br>1Mx18<br>2Mx9<br>2Mx8 | 71P72604S<br>71P72804S<br>71P72104S<br>71P72204S | | IDT JEDEC ID CODE (11:1) | 0x33 | Allows unique identification of SRAM vendor. | | | ID Register Presence<br>Indicator (0) | 1 | Indicates the presence of an ID register. | | 6109 tbl 15 ### **Boundary Scan Exit Order** | Dodinadi y Oddin | EXIT OTGET | |------------------|------------| | ORDER | PIN ID | | 1 | 6R | | 2 | 6P | | 3 | 6N | | 4 | 7P | | 5 | 7N | | 6 | 7R | | 7 | 8R | | 8 | 8P | | 9 | 9R | | 10 | 11P | | 11 | 10P | | 12 | 10N | | 13 | 9P | | 14 | 10M | | 15 | 11N | | 16 | 9M | | 17 | 9N | | 18 | 11L | | 19 | 11M | | 20 | 9L | | 21 | 10L | | 22 | 11K | | 23 | 10K | | 24 | 9J | | 25 | 9K | | 26 | 10J | | 27 | 11J | | 28 | 11H | | 29 | 10G | | 30 | 9G | | 31 | 11F | | 32 | 11G | | 33 | 9F | | 34 | 10F | | 35 | 11E | | 36 | 10E | | ORDER | PIN ID | |-------|--------| | 37 | 10D | | 38 | 9E | | 39 | 10C | | 40 | 11D | | 41 | 9C | | 42 | 9D | | 43 | 11B | | 44 | 11C | | 45 | 9B | | 46 | 10B | | 47 | 11A | | 48 | 10A | | 49 | 9A | | 50 | 8B | | 51 | 7C | | 52 | 6C | | 53 | 8A | | 54 | 7A | | 55 | 7B | | 56 | 6B | | 57 | 6A | | 58 | 5B | | 59 | 5A | | 60 | 4A | | 61 | 5C | | 62 | 4B | | 63 | 3A | | 64 | Vss | | 65 | 1A | | 66 | 2B | | 67 | 3B | | 68 | 1C | | 69 | 1B | | 70 | 3D | | 71 | 3C | | 72 | 1D | | 73 2C 74 3E 75 2D 76 2E 77 1E 78 2F 79 3F 80 1G 81 1F 82 3G 83 2G 84 1H 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N 108 5R | ORDER | PIN ID | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------| | 75 2D 76 2E 77 1E 78 2F 79 3F 80 1G 81 1F 82 3G 83 2G 84 1H 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 73 | 2C | | 76 | 74 | 3E | | 77 | 75 | 2D | | 78 | 76 | 2E | | 79 3F 80 1G 81 1F 82 3G 83 2G 84 1H 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 77 | 1E | | 80 1G 81 1F 82 3G 83 2G 84 1H 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 78 | 2F | | 81 | 79 | 3F | | 82 3G 83 2G 84 1H 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 80 | 1G | | 83 2G 84 1H 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 81 | 1F | | 84 1H 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 82 | 3G | | 85 1J 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 83 | 2G | | 86 2J 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 84 | 1H | | 87 3K 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 85 | 1J | | 88 3J 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 86 | 2يا | | 89 2K 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 87 | 3K | | 90 1K 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 88 | 3J | | 91 2L 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 89 | 2K | | 92 3L 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 90 | 1K | | 93 1M 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P | 91 | 2L | | 94 1L 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 92 | 3L | | 95 3N 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 93 | 1M | | 96 3M 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 94 | 1L | | 97 1N 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 95 | 3N | | 98 2M 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 96 | 3M | | 99 3P 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 97 | 1N | | 100 2N 101 2P 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 98 | 2M | | 101 2P<br>102 1P<br>103 3R<br>104 4R<br>105 4P<br>106 5P<br>107 5N | 99 | 3P | | 102 1P 103 3R 104 4R 105 4P 106 5P 107 5N | 100 | 2N | | 103 3R<br>104 4R<br>105 4P<br>106 5P<br>107 5N | 101 | 2P | | 104 4R<br>105 4P<br>106 5P<br>107 5N | 102 | 1P | | 105 4P<br>106 5P<br>107 5N | 103 | 3R | | 106 5P<br>107 5N | 104 | 4R | | 107 5N | 105 | 4P | | | 106 | 5P | | 108 5R | 107 | 5N | | | 108 | 5R | 6109 tbl 16 6109 tbl 17 6109 tbl 18 ### **JTAG DC Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | Note | |----------------------------------|--------|------------|-----|---------|------|------| | Output Power Supply | VDDQ | 1.4 | - | 1.9 | V | | | Power Supply Voltage | VDD | 1.7 | 1.8 | 1.9 | V | | | Input High Level | VIH | 1.3 | - | VDD+0.3 | V | | | Input Low Level | VIL | -0.3 | - | 0.5 | V | | | Output High Voltage (IOH = -1mA) | Vон | VDDQ - 0.2 | - | VDD | V | 1 | | Output Low Voltage (IOL = 1mA) | Vol | Vss | - | 0.2 | V | 1 | Note: 1. ZQ = VDDQ2 ### **JTAG AC Test Conditions** | Parameter | Symbol | Min | Unit | Note | |-----------------------------------------|---------|---------|------|------| | Input High/Low Level | VIH/VIL | 1.3/0.5 | V | | | Input Rise/Fall Time | TR/TF | 1.0/1.0 | ns | | | Input and Output Timing Reference Level | | VDDQ/2 | V | | 6109 tbl 20 ### **JTAG AC Characteristics** | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------|--------|-----|-----|------|------| | TCK Cycle Time | tснсн | 50 | - | ns | | | TCK High Pulse Width | tCHCL | 20 | - | ns | | | TCK Low Pulse Width | tclch | 20 | - | ns | | | TMS Input Setup Time | tMVCH | 5 | - | ns | | | TMS Input Hold Time | tchmx | 5 | • | ns | | | TDI Input Setup Time | tovсн | 5 | • | ns | | | TDI Input Hold Time | tchdx | 5 | - | ns | | | SRAM Input Setup Time | tsvсн | 5 | - | ns | | | SRAM Input Hold Time | tchsx | 5 | - | ns | | | Clock Low to Output Valid | tcLQV | 0 | 10 | ns | | **JTAG Timing Diagram** 6109 drw 19 6109 tbl.21 ### Package Diagram Outline for 165-Ball Fine Pitch Grid Array ### **Ordering Information** 6109 drw 15 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: sramhelp@idt.com 800-544-7726, x4033 IDT71P72204 (2M x 8-Bit), 71P72104 (2M x 9-Bit), 71P72804 (1M x 18 x -Bit) 71P72604 (512K x 36-Bit) Advance Information 18 Mb QDR II SRAM Burst of 2 ### **Revision History** Revision Date Pages Description O 8/1/03 1-20 Initial Advance Information Data Sheet Release