# IBM ® # PowerPC® 750CXe RISC Microprocessor # **Datasheet** Version: 1.3 (For DD3.1 Only) © Copyright International Business Machines Corporation 1991-2002 All Rights Reserved Printed in the United States of America 02/02 The following are trademarks of International Business Machines Corporation in the United States, or other countries, or both. (See www.ibm.com/legal/copytrade.phtml for product lists and info on which need ® or ™ on first use. IBM Logo PowerPC PowerPC Logo PowerPC 750 Other company, product and service names may be trademarks or service marks of others. All information contained in this document is subject to change without notice. The products described in this document are NOT intended for use in implantation or other life support applications where malfunction may result in injury or death to persons. The information contained in this document does not affect or change IBM product specifications or warranties. Nothing in this document shall operate as an express or implied license or indemnity under the intellectual property rights of IBM or third parties. All information contained in this document was obtained in specific environments, and is presented as an illustration. The results obtained in other operating environments may vary. While the information contained herein is believed to be accurate, such information is preliminary, and should not be relied upon for accuracy or completeness, and no representations or warranties of accuracy or completeness are made. **Note:** This document contains information on products in the sampling and/or initial production phases of development. This information is subject to change without notice. Verify with your IBM field applications engineer that you have the latest version of this document before finalizing a design. THE INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIDED ON AN "AS IS" BASIS. In no event will IBM be liable for damages arising directly or indirectly from any use of the information contained in this document. IBM Microelectronics Division 1580 Route 52, Bldg. 504 Hopewell Junction, NY 12533-6351 The IBM home page can be found at <a href="http://www.ibm.com">http://www.ibm.com</a> The IBM Microelectronics Division home page can be found at http://www.chips.ibm.com title.fm.(1.3) February 12, 2002 - Preliminary # **Table of Contents** | List of Tables | iii | |----------------------------------------------------------------------------------|------------| | List of Figures | . <b>v</b> | | 1. General Information | . 1 | | 1.1 Features | 1 | | 1.2 Special Design Level Considerations/Features | 3 | | 1.3 Ordering Information | | | 1.4 Processor Version Register (PVR) | . 4 | | 2. Overview | . 5 | | 2.1 PowerPC® 750CXe RISC Microprocessor Block Diagram | . 5 | | 3. General Parameters | . 6 | | 4. Electrical and Thermal Characteristics | . 7 | | 4.1 DC Electrical Characteristics | . 7 | | 4.2 AC Electrical Characteristics | 10 | | 4.2.1 Clock AC Specifications | 10 | | 4.3 60x Bus Input AC Specifications | 11 | | 4.4 60x Bus Output AC Specifications | | | 4.4.1 IEEE 1149.1 AC Timing Specifications | 15 | | 5. PowerPC® 750CXe RISC Microprocessor Dimension and Physical Signal Assignments | 17 | | Olyliai Assigninents | ., | | 6. System Design Information | 25 | | 6.1 PLL Configuration | 25 | | 6.2 PLL Power Supply Filtering | 26 | | 6.3 Decoupling Recommendations | 26 | | 6.4 Connection Recommendations | 27 | | 6.5 Output Buffer DC Impedance | 27 | | 6.5.1 Input-Output Usage | | | 6.6 Thermal Management Information | 31 | | 6.7 Heat Sink Considerations | | | 6.8 Internal Package Conduction Resistance | | | 6.9 Operational and Design Considerations | | | 6.9.1 Level Protection | | | 6.9.2 64 or 32-Bit Data Bus Mode | | | 6.9.3 60x Bus Operation | | | 6.9.4 <u>DBWO</u> /L2_TSTCLK | | | 0.9.5 CHK51F_001/CLK001 | SS | | Revision Log | 35 | # **List of Tables** | Table 1-1. Process Version Register (PVR) | 4 | |----------------------------------------------------------------------------------------------------------|----| | Table 3-1. General Parameters | 6 | | Table 4-1. Absolute Maximum Ratings | 7 | | Table 4-2. Recommended Operating Conditions | 7 | | Table 4-3. Package Thermal Characteristics | 8 | | Table 4-4. DC Electrical Specifications | 8 | | Table 4-5. Power Consumption | 9 | | Table 4-6. Clock AC Timing Specifications <sup>1,6</sup> | 10 | | Table 4-7. 60x Bus Input Timing Specifications <sup>1,6</sup> | 11 | | Table 4-8. 60x Bus Output AC Timing Specifications <sup>1,4,6</sup> ···································· | 12 | | Table 4-9. JTAG AC Timing Specifications (Independent of SYSCLK) | 15 | | Table 5-1. Signal Listing for the 256 PBGA Package | 21 | | Table 5-2. PPC750 Signals Not Supported in the 750CXe | 22 | | Table 5-3. Signal Locations | 23 | | Table 5-4. Voltage and Ground Assignments | 24 | | Table 6-1. PowerPC 750CXe Microprocessor PLL Configuration | 25 | | Table 6-2. Driver Impedance Characteristics | 28 | | Table 6-3 Input-Output Usage | 29 | PowerPC® 750CXe RISC Microprocessor List of Tables 750cxe\_LOT.fm.(1.3) Page iv of 36 February 12, 2002 # **List of Figures** | Figure 1-1. IBM Part Number Key | 3 | |-------------------------------------------------------------------------------------------|----| | Figure 2-1. PowerPC® 750CXe RISC Microprocessor Block Diagram | | | Figure 4-1. SYSCLK Input Timing Diagram | | | Figure 4-2. Input Timing Diagram | | | Figure 4-3. Mode Select Input Timing Diagram | | | Figure 4-4. Output Valid Timing Definition | | | Figure 4-5. Output Timing Diagram for PowerPC® 750CXe RISC Microprocessor | 14 | | Figure 4-6. JTAG Clock Input Timing Diagram | 15 | | Figure 4-7. TRST Timing Diagram | | | Figure 4-8. Boundary-Scan Timing Diagram | 16 | | Figure 4-9. Test Access Port Timing Diagram | 16 | | Figure 5-1. Pinout of the 256 PBGA Package as Viewed from Solder Ball side | 18 | | Figure 5-2. Side Profile View of PBGA | 19 | | Figure 5-3. Side Profile View Showing Exposed Cavity | 19 | | Figure 5-4. PowerPC 750CXe Microprocessor Ball Placement | | | Figure 6-1. PLL Power Supply Filter Circuit | 26 | | Figure 6-2. Driver Impedance Measurement | | | Figure 6-3. IBM RISCWatch <sup>TM</sup> JTAG to HRESET, TRST, and SRESET Signal Connector | 31 | | Figure 6-4 PBGA Package with Thermal Model | 32 | PowerPC® 750CXe RISC Microprocessor List of Figures 750cxe\_LOF.fm.(1.3) Page vi of 36 February 12, 2002 #### 1. General Information The PowerPC<sup>®</sup> 750CXe RISC Microprocessor is an implementation of the PowerPC<sup>TM</sup> family of reduced instruction set computer (RISC) microprocessors. The information in this document is specific to revision DD 3.1 of the 750CXe and may not apply to subsequent revisions. #### 1.1 Features This section summarizes the major features of the PowerPC 750CXe implementation of the PowerPC architecture. - · Branch processing unit - Four instructions fetched per clock - One branch processed per cycle (plus resolving 2 speculations) - Up to 1 speculative stream in execution, 1 additional speculative stream in fetch - 512-entry branch history table (BHT) for dynamic prediction - 64-entry, 4-way set associative branch target instruction cache (BTIC) for eliminating branch delay slots #### Dispatch unit - Full hardware detection of dependencies (resolved in the execution units) - Dispatch two instructions to six independent units (system, branch, load/store, fixed-point unit 1, fixed-point unit 2, or floating-point) - 4-stage pipeline: fetch, dispatch, execute, and complete - Serialization control (predispatch, postdispatch, execution, serialization) #### · Fixed-point units - Fixed-point unit 1 (FXU1); multiply, divide, shift, rotate, arithmetic, logical - Fixed-point unit 2 (FXU2); shift, rotate, arithmetic, logical - Single-cycle arithmetic, shift, rotate, logical - Multiply and divide support (multi-cycle) - Early out multiply - Thirty-two, 32-bit general purpose registers - Secondary FXU executes integer add/compare instructions #### Decode - Register file access - Forwarding control - Partial instruction decode #### · Load/store unit - One cycle load or store cache access (byte, half-word, word, double-word) - Effective address generation - Hits under misses (one outstanding miss) - Single-cycle misaligned access within double word boundary - Alignment, zero padding, sign extend for integer register file - Floating-point internal format conversion (alignment, normalization) - Sequencing for load/store multiples and string operations - Store gathering - Cache and TLB instructions - Big and little-endian byte addressing supported - Misaligned little-endian support in hardware #### Floating-point unit - Support for IEEE-754 standard single and double-precision floating-point arithmetic - Optimized for single-precision multiply/add - Thirty-two, 64-bit floating point registers - Enhanced reciprocal estimates - 3-cycle latency, 1-cycle throughput, singleprecision multiply-add - 3-cycle latency, 1-cycle throughput, doubleprecision add - 4-cycle latency, 2-cycle throughput, doubleprecision multiply-add - Floating-point unit (continued) - Hardware support for divide - Hardware support for denormalized numbers - Time deterministic non-IEEE mode - · System unit - Executes CR logical instructions and miscellaneous system instructions - Special register transfer instructions - L1 Cache structure - 32K, 32-byte line, 8-way set associative instruction cache - 32K, 32-byte line, 8-way set associative data cache - Single-cycle cache access - Pseudo-LRU replacement - Copy-back or write-through data cache (on a page per page basis) - 3-state (MEI) memory coherency - Hardware support for data coherency - Non-blocking instruction and data cache (one outstanding miss under hits) - No snooping of instruction cache - · Memory management unit - 128 entry, 2-way set associative instruction TLB - 128 entry, 2-way set associative data TLB - Hardware reload for TLBs - 4 instruction BATs and 4 data BATs - Virtual memory support for up to 4 exabytes (2<sup>52</sup>) virtual memory - Real memory support for up to 4 gigabytes (2<sup>32</sup>) of physical memory - Support for big/little-endian addressing - Level 2 (L2) cache - Internal L2 cache controller and 4K-entry tags; 256K data SRAMs - Copy-back or write-through data cache on a page basis, or for all L2 - 64-byte sectored line size - L2 frequency at core speed - On-board ECC - Bus interface - Compatible with 60x processor interface (some pin functions removed, see *Table 5-2* on page 22) - 32-bit address bus - 64-bit data bus (also supports 32-bit mode) - Core-to-bus frequency multipliers of 3x, 3.5x, 4x, 4.5x, 5x, 5.5x, 6x, 6.5x, 7x, 7.5x, 8x, 9x, and 10x supported - Power - Under 4 watts typical @ 400MHz - Testability - LSSD scan design - Powerful diagnostic and test interface through Common On-Chip Processor (COP) and IEEE 1149.1 (JTAG) interface # 1.2 Special Design Level Considerations/Features The PowerPC 750CXe supports several unique features including those listed below. Section 6.9 "Operational and Design Considerations," on page 32 provides a more detailed explanation of these features. - Provides a 64 or 32-bit Data Bus mode (per setup of QACK pin). - Supports 1.8V and 2.5V I/O signals. - Uses a reduced pin list from earlier PowerPC 750 designs (see *Table 5-2* on page 22). - Data Bus Write Only (DBWO) shares a common pin with L2\_TESTCLK. - CHKSTP\_OUT shares a common pin with CLK\_OUT. ## 1.3 Ordering Information For available devices, contact your local IBM sales office. Figure 1-1 provides the IBM part numbering nomenclature for the PowerPC 750CXe. Figure 1-1. IBM Part Number Key # 1.4 Processor Version Register (PVR) The PowerPC $^{\circledR}$ 750CXe RISC Microprocessor has the following PVR values for the respective design revision levels. Table 1-1. Process Version Register (PVR) | Design Revision Level | PVR | |-----------------------|----------| | DD3.1 | 00083311 | # 2. Overview The PowerPC® 750CXe RISC Microprocessor is targeted for high performance, low power systems and a 60x bus. The PowerPC® 750CXe RISC Microprocessor also includes an internal (256KByte) L2 cache with on-board Error Correction Circuitry (ECC). # 2.1 PowerPC® 750CXe RISC Microprocessor Block Diagram Figure 2-1 shows a block diagram of the PowerPC® 750CXe RISC Microprocessor. Figure 2-1. PowerPC® 750CXe RISC Microprocessor Block Diagram # 3. General Parameters Table 3-1 provides a summary of the general parameters of the PowerPC 750CXe. Table 3-1. General Parameters | Item | Description | |-------------------|---------------------------------------------------------------| | Technology | 0.18μm CMOS Copper technology, six-layer metallization | | Die size | 42.7 sq. mm | | Transistor count | 20 million - including L2 cache | | Logic design | Fully-static | | Package | Surface mount 256-lead plastic ball grid array (PBGA) 27x27mm | | Core power supply | 1.8V nominal (see performance sort in Section 1.3 on Page 3) | | I/O power supply | $1.8V \pm 5\%$ $2.5V \pm 5\%$ | ## 4. Electrical and Thermal Characteristics This section provides both AC and DC electrical specifications and thermal characteristics for the PowerPC 750CXe. ## 4.1 DC Electrical Characteristics The tables in this section describe the PowerPC® 750CXe RISC Microprocessor's DC electrical characteristics. Table 4-1 provides the absolute maximum ratings. Table 4-1. Absolute Maximum Ratings | Characteristic | Symbol | Value (BVSEL = 0) | Value (BVSEL = 1) | Unit | |---------------------------|--------------------|-------------------|-------------------|------| | Core supply voltage | V <sub>DD</sub> | -0.3 to 2.0 | -0.3 to 2.00 | V | | PLL supply voltage | AV <sub>DD</sub> | -0.3 to 2.0 | -0.3 to 2.00 | V | | 60x bus supply voltage | $OV_{\mathtt{DD}}$ | -0.3 to 2.0 | -0.3 to 2.75 | V | | Input voltage | V <sub>IN</sub> | -0.3 to 2.0 | -0.3 to 2.75 | V | | Storage temperature range | T <sub>STG</sub> | -55 to 150 | -55 to 150 | °C | #### Notes: - 1. Functional and tested operating conditions are given in *Table 4-2* on page 7. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed above may affect device reliability or cause permanent damage to the device. - 2. Caution: V<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.6V at any time, including during power-on reset. - 3. Caution: OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub> by more than 2.0V, except for up to 20ms during power on/off reset. - 4. Caution: $V_{DD}/AV_{DD}$ must not exceed $OV_{DD}$ by more than 1.2V, except for up to 20ms during power up/down. - 5. Caution: AV<sub>DD</sub> must not exceed V<sub>DD</sub> by more than 1.2V, except for up to 20ms during power up/down reset. Table 4-2 provides the recommended operating conditions for the PowerPC 750CXe. Table 4-2. Recommended Operating Conditions | Characteristic <sup>1</sup> | Symbol | Value | Unit | |------------------------------------|--------------------|-------------------------|------| | Core supply voltage | $V_{DD}$ | 1.70 to 1.90 | V | | PLL supply voltage | $AV_{\mathtt{DD}}$ | 1.70 to 1.90 | V | | 60x bus supply voltage (1.8V mode) | $OV_{\mathtt{DD}}$ | 1.70 to 1.90 | V | | 60x bus supply voltage (2.5V mode) | $OV_{\mathtt{DD}}$ | 2.375 to 2.625 | V | | Input voltage | V <sub>IN</sub> | GND to OV <sub>DD</sub> | V | | Die-junction temperature (Grade 2) | Τ <sub>J</sub> | -40 to 105 | °C | | Die-junction temperature (Grade 3) | Τ <sub>J</sub> | 0 to 105 | °C | Note: These are recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. 1. See performance sort in Section 1.3 on Page 3. Table 4-3 provides the package thermal characteristics for the PowerPC 750CXe. Table 4-3. Package Thermal Characteristics | Characteristic | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------|-----------------------|-------|------| | PBGA package thermal resistance, junction to ambient, thermal resistance, convection only <sup>1</sup> | $\theta_{\sf JA}$ | 15.9 | °C/W | | PBGA package thermal resistance, junction-to-ambient thermal resistance, 100 linear ft. per minute* | $\theta_{_{ m JA}}$ | 13.9 | °C/W | | PBGA package thermal resistance, junction-to-board thermal resistance | $\theta_{ exttt{JB}}$ | 7.4 | °C/W | | PBGA package thermal resistance, junction-to-case thermal resistance | $\theta_{ extsf{JC}}$ | 0.7 | °C/W | #### Note: Table 4-4 provides DC electrical characteristics for the PowerPC 750CXe. Table 4-4. DC Electrical Specifications See Table 4-2 on page 7 for recommended operating conditions. | Characteristic | Cumb of | Volt | age | Unit | Notes | |-----------------------------------------------------------------------------|-----------------------------|------|-------|------|-------| | Characteristic | Symbol | Min | Max | Unit | Notes | | Input high voltage (all inputs expent SVSCLIV) | V <sub>IH (1.8V)</sub> | 1.24 | 1.90 | V | 2,4 | | Input high voltage (all inputs except SYSCLK) | V <sub>IH(2.5V)</sub> | 1.90 | 2.625 | V | 2 | | Input low voltage (all inputs except SYSCLK) | V <sub>IL(1.8V)</sub> | GND | 0.60 | V | 4 | | | V <sub>IL(2.5V)</sub> | GND | 0.70 | V | | | SYSCLK input high voltage | CV <sub>IH(1.8V)</sub> | 1.20 | 1.90 | V | | | | CV <sub>IH(2.5V)</sub> | 1.90 | 2.625 | V | | | SYSCLK input low voltage | CV <sub>IL(1.8V)</sub> | GND | 0.4 | V | | | Input leakage current, V <sub>IN</sub> = OV <sub>DD</sub> = 2.5V | I <sub>IN</sub> | - | 20 | μΑ | 3 | | Input leakage current, V <sub>IN</sub> = OV <sub>DD</sub> = 1.8V | I <sub>IN</sub> | - | 20 | μΑ | 3 | | Hi-Z (off state) leakage current, V <sub>IN</sub> = OV <sub>DD</sub> = 2.5V | I <sub>TSI</sub> | - | 20 | μΑ | 3 | | Hi-Z (off state) leakage current, V <sub>IN</sub> = OV <sub>DD</sub> = 1.8V | I <sub>TSI</sub> | - | 20 | μΑ | 3 | | Output high voltage L 4mA | V <sub>OH(1.8V)</sub> | 1.30 | - | V | | | Output high voltage, $I_{OH} = -4mA$ | V <sub>OH(2.5V)</sub> | 2.00 | - | V | | | Output low voltage, I <sub>OL</sub> = 4mA | V <sub>OL(1.8V, 2.5V)</sub> | _ | 0.4 | V | | | Capacitance, V <sub>IN</sub> =0 V, f = 1MHz | C <sub>IN</sub> | - | 5.0 | pF | 1 | - Capacitance values are guaranteed by design and characterization, and are not tested. Maximum input high voltage for short duration (not continuous operation). Additional input current may be attributed to the Level Protection Keeper Lock circuity. For details, see Section 6.9 on Page 32. V<sub>IH</sub> and V<sub>IL</sub> minimum levels are set as a percentage of V<sub>DD</sub>. V<sub>IH</sub> is 65% and V<sub>IL</sub> is 35% respectively. <sup>1.</sup> Assumes that the package is soldered to a 2S2P board. Table 4-5 provides the power consumption for the PowerPC 750CXe. Table 4-5. Power Consumption See Table 4-2 on page 7 for recommended operating conditions. | | Re | Representative Processor Frequency | | | | Unit | Notes | |-----------------------------------------------------------------------|--------|------------------------------------|--------|--------|--------|------|---------| | | 400MHz | 466MHz | 500Mhz | 533MHz | 600MHz | | | | Full-On Mode | | | | | | | | | Maximum ( $V_{DD} = 1.9V$ ) ( $OV_{DD} = 1.9$ )( $105^{\circ}C$ ) | 6.00 | 7.0 | 7.5 | 8.0 | 9.25 | W | 1,2,4,5 | | Typical ( V <sub>DD</sub> = 1.8V) (OV <sub>DD</sub> =1.8)(65°C) | 3.5 | 4.0 | 4.5 | 4.8 | 6.0 | W | 1,3,5 | | Maximum ( $V_{DD} = 1.9V$ )<br>( $OV_{DD} = 2.62$ )( $105^{\circ}C$ ) | 6.00 | 7.0 | 7.5 | 8.0 | 9.25 | W | 1,2,4,5 | | Typical ( V <sub>DD</sub> = 1.8V) (OV <sub>DD</sub> =2.5)(65°C) | 3.5 | 4.0 | 4.5 | 4.8 | 6.0 | W | 1,3,5 | | Doze Mode | | | | | | | | | Maximum (Vdd=1.9 V, )(105°C) | 3.8 | 4.0 | 4.5 | 5.0 | 6.25 | W | 1,2,5 | | Typical ( Vdd=1.8)(65°C) | 3.1 | 3.1 | 3.2 | 3.75 | 4.0 | W | 1,3,5 | | Nap Mode | | | | | | | | | Maximum ( Vdd=1.9)(105°C) | 1.8 | 1.8 | 1.8 | 2.0 | 2.25 | W | 1,2,5 | | Typical ( Vdd=1.8)(65°C) | 0.7 | 0.7 | 0.7 | 0.9 | 0.95 | W | 1,3,5 | | Sleep Mode | | | | | | | | | Maximum ( Vdd=1.9)(105°C) | 1.8 | 1.8 | 1.8 | 2.0 | 2.25 | W | 1,2,5 | | Typical (Vdd=1.8 )(50°C) | 0.5 | 0.5 | 0.5 | 0.5 | 0.7 | W | 1,3,5 | These values apply for all valid 60x buses. The values do not include I/O Supply Power (OV<sub>DD</sub>) or PLL/DLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent, but is typically < 5 % of V<sub>DD</sub> power. Maximum power is measured at V<sub>DD</sub> = 1.90V and assumes worst case process parameters and worst-case code. <sup>3.</sup> Typical power is an estimate of the average value measured in a system executing typical applications and benchmark sequences. <sup>4.</sup> Full-on mode uses a worst case instruction mix. <sup>5.</sup> Guaranteed by design and characterization, and is not tested. # 4.2 AC Electrical Characteristics This section provides the AC electrical characteristics for the PowerPC 750CXe. After fabrication, parts are sorted by maximum processor core frequency as shown in the Section 4.2.1 on Page 10, and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG(0-3) signals. #### 4.2.1 Clock AC Specifications Table 4-6 provides the clock AC timing specifications as defined in Figure 4-1. Table 4-6. Clock AC Timing Specifications<sup>1,6</sup> See Table 4-2 on page 7, for recommended operating conditions. | Num | Characteristic | Va | lue | Unit | Notes | |-------|---------------------------------------|-----|------|---------|-------| | Nulli | | Min | Max | | Notes | | | Processor frequency | 400 | 600 | MHz | 6 | | | SYSCLK frequency | 40 | 133 | MHz | 1 | | 1 | SYSCLK cycle time | 7.5 | 32 | ns | | | 2,3 | SYSCLK rise and fall time (slew rate) | 1.0 | 4.0 | volt/ns | 2,3 | | 4 | SYSCLK duty cycle measured at 0.8V | 25 | 75 | % | 3 | | | SYSCLK jitter | - | ±150 | ps | 4,3 | | | Internal PLL relock time | _ | 100 | μs | 5 | - 1. Caution: The SYSCLK frequency and the PLL\_CFG[0:3] settings must be chosen such that the resulting SYSCLK (bus) frequency and CPU (core) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0:3] signal description in Section 6.1 "PLL Configuration," on page 25 for valid PLL\_CFG[0:3] settings. - 2. Rise and fall times for the SYSCLK input are measured from 0.4 to 1.2V. - 3. Timing is guaranteed by design and characterization, and is not tested. - The total input jitter (short term and long term combined) must be under ±150ps. Contact IBM for use with spread-spectrum clocks or clocks with jitter in excess of ±150ps. - 5. Relock timing is guaranteed by design and characterization, and is not tested. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence. - 6. Contact IBM for operation at core frequencies below 400MHz. Figure 4-1. SYSCLK Input Timing Diagram # 4.3 60x Bus Input AC Specifications Table 4-7 provides the 60x bus input AC timing specifications for the PowerPC 750CXe as defined in Figure 4-2 and Figure 4-3. Table 4-7. 60x Bus Input Timing Specifications 1,6 See Table 4-2 on page 7 for operating conditions. | Num | Characteristic | 1.8V Mode | | 2.5V mode | | Unit | Notes | |-----|----------------------------------------------------------------------|-----------|------|-----------|------|---------------------|-------| | Num | | Min | Max. | Min. | Max. | Offic | Notes | | 10a | Address/Data/Transfer attribute inputs valid to SYSCLK (input setup) | 1.10 | _ | 1.25 | _ | ns | 2 | | 10b | All other inputs valid to SYSCLK (input setup) | 1.10 | _ | 1.25 | _ | ns | 3 | | 10c | Mode select input setup to HRESET (QACK) | 8 | _ | 8 | _ | t <sub>sysclk</sub> | 4,5,7 | | 10d | TS to SYSCLK (input setup) | 1.30 | _ | 1.40 | _ | ns | _ | | 10e | DBWO to SYSCLK (input setup) | 1.50 | _ | 1.60 | _ | ns | _ | | 11a | SYSCLK to inputs invalid (input hold) | 0.5 | _ | 0.3 | _ | ns | 2 | | 11b | HRESET to mode select input hold (QACK) | 0 | _ | 0 | _ | ns | 4,7 | - 1. Input specifications are measured from the midpoint voltage (0.9V) of the signal in question to the midpoint voltage of the rising edge of the input SYSCLK. Input and output timings are measured at the pin (see Figure 4-2). - 2. Address/Data Transfer Attribute inputs are composed of all bidirectional and input signals except those listed in Note 3. - All other signal inputs are composed of the following: TA, QACK, and ARTRY. The setup and hold time is with respect to the rising edge of HRESET (see Figure 4-3 on page 12). t<sub>SYSCLK</sub>, is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in ns) of the parameter in question. - 6. These values are guaranteed by design and characterization, and are not tested. - This specification is for configuration mode select only. Also note that the HRESET must be held asserted for a minimum of 255 bus clocks after the PLL relock time during the power-on reset sequence. Figure 4-2 provides the input timing diagram for the PowerPC 750CXe. Figure 4-2. Input Timing Diagram Figure 4-3 provides the mode select input timing diagram for the PowerPC 750CXe. Figure 4-3. Mode Select Input Timing Diagram # 4.4 60x Bus Output AC Specifications Table 4-8 provides the 60x bus output AC timing specifications for the PowerPC 750CXe as defined in Figure 4-6 on page 15. Table 4-8. 60x Bus Output AC Timing Specifications 1,4,6 See Table 4-2 on page 7 for operating conditions. | Nivos | Characteristic | 1.8V N | lode | 2.5V M | ode | Unit | Notes | |-------|------------------------------------------------------------|----------------------------------|------|----------------------------------|------|---------------------|---------| | Num | Characteristic | Min. | Max. | Min. | Max. | Offic | Notes | | 12 | SYSCLK to Output Driven (Output Enable Time) | 0.3 | | 0.3 | | ns | | | 13 | SYSCLK to Output Valid | - | 2.20 | - | 2.20 | ns | | | 14 | SYSCLK to Output Invalid (Output Hold) | 0.500 | | 0.400 | | ns | 2 | | 15 | SYSCLK to Output High Impedance (all signals except ARTRY) | - | 2.5 | - | 2.5 | ns | | | 16 | SYSCLK to ARTRY high impedance before precharge | - | 3.0 | - | 3.0 | ns | | | 17 | SYSCLK to ARTRY precharge enable | 0.2×t <sub>SYSCLK</sub><br>+ 1.0 | | 0.2×t <sub>SYSCLK</sub><br>+ 1.0 | | ns | 2, 3, 5 | | 18 | Maximum delay to ARTRY precharge | | 1 | | 1 | t <sub>sysclk</sub> | 3, 5 | | 19 | SYSCLK to ARTRY high impedance after precharge | | 2 | | 2 | t <sub>SYSCLK</sub> | 3, 5 | - 1. All output specifications are measured from the midpoint voltage (0.8V) of the rising edge of SYSCLK to the midpoint voltage of the signal in question defined in figure 4-4. Both input and output timings are measured at the pin. Timings are determined by design. - 2. This minimum parameter assumes CL = 0pF. - t<sub>SYSCLK</sub> is the period of the external bus clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration of the parameter in question. - Output signal transitions are defined in figure 4-4. - Nominal precharge width for ARTRY is 1.0 t<sub>SYSCLK</sub>. Guaranteed by design and characterization, and not tested. # Figure 4-4. Output Valid Timing Definition #### 4.4.1 IEEE 1149.1 AC Timing Specifications Table 4-9 provides the IEEE 1149.1 (JTAG) AC timing specifications as defined in Figure 4-6, Figure 4-7, Figure 4-8, and Figure 4-9. The five JTAG signals are; TDI, TDO, TMS, TCK, and TRST. Table 4-9. JTAG AC Timing Specifications (Independent of SYSCLK) See Table 4-2 on page 7 for operating conditions. | Num | Characteristic | Min | Max | Unit | Notes | |-----|-----------------------------------------------|-----|-----|------|-------| | | TCK frequency of operation | 0 | 25 | MHz | | | 1 | TCK cycle time | 40 | _ | ns | | | 2 | TCK clock pulse width measured at 1.1V | 15 | _ | ns | | | 3 | TCK rise and fall times | 0 | 2 | ns | 4 | | 4 | Specification obsolete, intentionally omitted | | | | | | 5 | TRST assert time | 25 | _ | ns | 1 | | 6 | Boundary-scan input data setup time | 0 | _ | ns | 2 | | 7 | Boundary-scan input data hold time | 13 | _ | ns | 2 | | 8 | TCK to output data valid | - | 8 | ns | 3, 5 | | 9 | TCK to output high impedance | 3 | 19 | ns | 3, 4 | | 10 | TMS, TDI data setup time | 0 | _ | ns | | | 11 | TMS, TDI data hold time | 15 | _ | ns | | | 12 | TCK to TDO data valid | 2.5 | 12 | ns | 5 | | 13 | TCK to TDO high impedance | 3 | 9 | ns | 4 | | 14 | TCK to output data invalid (output hold) | 0 | - | ns | | - 1. TRST is an asynchronous level sensitive signal. Guaranteed by design. - 2. Non-JTAG signal input timing with respect to TCK. - 3. Non-JTAG signal output timing with respect to TCK. - 4. Guaranteed by characterization and not tested. - 5. Minimum specification guaranteed by characterization and not tested. Figure 4-6 provides the JTAG clock input timing diagram. Figure 4-6. JTAG Clock Input Timing Diagram Figure 4-7 provides the TRST timing diagram. Figure 4-7. TRST Timing Diagram Figure 4-8 provides the boundary-scan timing diagram. Figure 4-8. Boundary-Scan Timing Diagram Figure 4-9 provides the test access port timing diagram. Figure 4-9. Test Access Port Timing Diagram # 5. PowerPC $^{\tiny{\circledR}}$ 750CXe RISC Microprocessor Dimension and Physical Signal Assignments IBM offers a plastic ball grid array, PBGA, which supports 256 balls as the PowerPC 750CXe package. The following sections contain several views of the package, pin information, and a pin listing. | Figure Description | Figure Number and Page | |-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | Shows the pinout of the 256 PBGA package as viewed from the solder ball surface. | Figure 5-1 on page 18 | | Shows a side profile of the 256 PBGA package including the height from the top of the copper heat spreader to the bottom of the solder balls. | Figure 5-2 on page 19 | | Provides a more detailed side profile including the encapsulant (glob) referenced. | Figure 5-3 on page 19 | Figure 5-1. Pinout of the 256 PBGA Package as Viewed from Solder Ball side Figure 5-2. Side Profile View of PBGA Figure 5-3. Side Profile View Showing Exposed Cavity | Item | Description | Length (mm) | Height (mm) | |------|----------------------------------------------------|-------------|-------------| | А | Cu Heat Spreader | 27 | .356 | | В | Laminate including plating | 27 | .585 | | С | Solder ball | N/A | .60 | | D | Chip Cavity | 15.1 max | N/A | | E | Minimum Glop to Solder Ball Height | N/A | .244 | | F | Cu Heat Spreader, Laminate, Bond Pads, and Plating | N/A | .955 | Figure 5-4. PowerPC 750CXe Microprocessor Ball Placement | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | |---|---------|-----------|----------|----------|------|------|------|------|------|------|------|------|------|------|------|------|------|-------|-------|-------| | Α | g | g | dh3 | g | dh9 | dh11 | dh13 | dh15 | dh16 | dh19 | dh20 | dh23 | dh24 | dh26 | dh28 | dh30 | g | a4 | g | g | | В | g | g | vdd | dh4 | dh6 | dh8 | dh12 | g | dh18 | g | g | dh21 | g | dh27 | dh31 | a1 | аЗ | vdd | g | g | | С | dh2 | vdd | g | vdd | ovdd | dh7 | dh10 | dh14 | dh17 | g | g | dh22 | dh25 | dh29 | a0 | ovdd | vdd | g | vdd | a5 | | D | ovdd | dh1 | vdd | g | vdd | dh5 | ovdd | vdd | ovdd | vdd | vdd | ovdd | vdd | ovdd | a2 | vdd | g | vdd | a6 | g | | Е | hreset | dh0 | dbwo1 | vdd | | | | | | | | | | | | | vdd | ovdd | a8 | a11 | | F | pllcfg0 | lssd_mode | map | I1_tstdk | | | | | | | | | | | | | а7 | a9 | a10 | a13 | | G | pllcfg2 | pllcfg1 | sysdk | ovdd | | | | | | | | | | | | | ovdd | a12 | a14 | a15 | | Н | bvsel | pllcfg3 | avdd | vdd | | | | | | | | | | | | | vdd | tt_0 | g | tt_1 | | J | g | int | ckstp_in | ovdd | | | | | | | | | | | | | ovdd | tt_3 | ts | tt_2 | | K | sreset | qadk | g | vdd | | | | | | | | | | | | | vdd | g | g | tt_4 | | L | qreq | g | g | vdd | | | | | | | | | | | | | vdd | g | g | tsiz0 | | М | dbg | tea | artry | ovdd | | | | | | | | | | | | | ovdd | tsiz2 | tsiz1 | ta | | N | br | g | tdo | vdd | | | | | | | | | | | | | vdd | aack | g | tbst | | Р | bg | ckstp_out | tdi | ovdd | | | | | | | | | | | | | ovdd | a19 | a17 | a16 | | R | wt | gbl | tms | trst | | | | | | | | | | | | | a24 | a22 | a21 | a18 | | Т | dl31 | ā | tck | vdd | | | | | | | | | | | | | vdd | ovdd | a23 | a20 | | U | ovdd | dl30 | vdd | g | vdd | dl26 | ovdd | vdd | ovdd | vdd | vdd | ovdd | vdd | ovdd | a29 | vdd | g | vdd | a25 | g | | V | dl29 | vdd | g | vdd | ovdd | dl24 | dl21 | dl17 | dl14 | g | g | dl9 | dl6 | dl2 | a31 | ovdd | vdd | g | vdd | a26 | | W | g | g | vdd | dl27 | dl25 | dl23 | dl19 | g | dl13 | g | g | dl10 | g | dl4 | dI0 | a30 | a28 | vdd | g | g | | Υ | g | g | dl28 | g | d122 | dl20 | dl18 | dl16 | dl15 | dl12 | d111 | dl8 | dl7 | dl5 | dl3 | dl1 | g | a27 | g | g | **Note:** This view is looking down from above the PowerPC 750CXe placed and soldered on the system board. <sup>1.</sup> DBWO multiplexed with L2\_TSTCLK function, see Section 6.9.4 on Page 33 for details. # Table 5-1. Signal Listing for the 256 PBGA Package | Signal Name | Pin Count | Active | I/O | Notes | |---------------------------------|-----------|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A31 | 32 | High | I/O | | | | 1 | Low | Input | | | ARTRY | 1 | Low | I/O | | | BG | 1 | Low | Input | | | BR | 1 | Low | Output | | | CI | 1 | Low | Output | | | CKSTP_IN | 1 | Low | Input | | | CKSTP_OUT <sup>2</sup> | 1 | Low | Output | | | DBG | 1 | Low | Input | | | DH0-DH31 | 32 | High | I/O | | | DL0-DL31 | 32 | High | I/O | | | GBL | 1 | Low | I/O | | | HRESET | 1 | Low | Input | | | ĪNT | 1 | Low | Input | | | L1_TSTCLK <sup>1</sup> | 1 | High | Input | | | DBWO/L2_TSTCLK <sup>1,2,3</sup> | 1 | High | Input | | | LSSD_MODE <sup>1</sup> | 1 | Low | Input | | | MCP | 1 | Low | Input | | | PLL_CFG[0-3] | 4 | High | Input | | | QACK <sup>2</sup> | 1 | Low | Input | OPTIONAL: 64/ 32-Bit Data Bus mode select. This function will be set when HRESET transitions (low to high). QACK: low = 64-bit mode, high = 32-bit mode. | | QREQ | 1 | Low | Output | | | SRESET | 1 | Low | Input | | | SYSCLK | 1 | _ | Input | | | TA | 1 | Low | Input | | | TBST | 1 | Low | I/O | | | TCK | 1 | High | Input | | | TDI | 1 | High | Input | | | TDO | 1 | High | Output | | | TEA | 1 | Low | Input | | | TMS | 1 | High | Input | | - These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. The <u>CKSTP\_OUT</u> signal in test mode allows viewing the PowerPC® 750CXe RISC Microprocessor internal clocks. The QACK signal allows selection of 32-bit mode. (See the *PowerPC®* 750CXe RISC Microprocessor User's Manual for more information.) L2-TSTCLK in normal mode is DBWO, for details, see Section 6.9.4 on Page 33. Table 5-1. Signal Listing for the 256 PBGA Package (Continued) | Signal Name | Pin Count | Active | I/O | Notes | |------------------|-----------|--------|--------|-----------------------------------------------------------------------| | TRST | 1 | Low | Input | | | TS | 1 | Low | I/O | | | TSIZ0-TSIZ2 | 3 | High | Output | | | TT0-TT4 | 5 | High | I/O | | | WT | 1 | Low | Output | | | BVSEL | 1 | High | Input | Pin set LOW = 1.8V, pin set HIGH = 2.5V (this is supported for DD2.X) | | AV <sub>DD</sub> | 1 | | | Supply for PLL | | $OV_{DD}$ | 24 | | | Supply for Receiver/Drivers | | V <sub>DD</sub> | 40 | | | Supply for Core | | Ground | 53 | | | Common Ground | - These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. The CKSTP\_OUT signal in test mode allows viewing the PowerPC® 750CXe RISC Microprocessor internal clocks. The QACK signal allows selection of 32-bit mode. (See the *PowerPC®* 750CXe RISC Microprocessor User's Manual for more information.) L2-TSTCLK in normal mode is DBWO, for details, see Section 6.9.4 on Page 33. Table 5-2. PPC750 Signals Not Supported in the 750CXe | Signal Name | Pin Count | Active | I/O | |-------------|-----------|--------|--------| | ABB | 1 | Low | I/O | | DBB | 1 | Low | I/O | | DBDIS | 1 | Low | Input | | RSRV | 1 | Low | Output | | SMI | 1 | Low | Input | | TBEN | 1 | High | Input | | VOLTDET | 1 | High | Output | | AP0-3 | 4 | High | I/O | | DP0-7 | 8 | High | I/O | | DRTRY | 1 | Low | Input | | TLBISYNC | 1 | Low | Input | Table 5-3. Signal Locations | Signal | Ball Location | Signal | Ball Location | Signal | Ball Location | Signal | Ball Location | |--------|---------------|--------|---------------|--------|---------------|-------------------------------------------|---------------| | A0 | C15 | DH0 | E2 | DL0 | W15 | AACK | N18 | | A1 | B16 | DH1 | D2 | DL1 | Y16 | ARTRY | M3 | | A2 | D15 | DH2 | C1 | DL2 | V14 | BG | P1 | | A3 | B17 | DH3 | A3 | DL3 | Y15 | BR | N1 | | A4 | A18 | DH4 | B4 | DL4 | W14 | BVSEL | H1 | | A5 | C20 | DH5 | D6 | DL5 | Y14 | CI | T2 | | A6 | D19 | DH6 | B5 | DL6 | V13 | CKSTP_IN | J3 | | 47 | F17 | DH7 | C6 | DL7 | Y13 | CKSTP_OUT | P2 | | A8 | E19 | DH8 | B6 | DL8 | Y12 | DBG | M1 | | A9 | F18 | DH9 | A5 | DL9 | V12 | GBL | R2 | | A10 | F19 | DH10 | C7 | DL10 | W12 | HRESET | E1 | | A11 | E20 | DH11 | A6 | DL11 | Y11 | INT | J2 | | A12 | G18 | DH12 | B7 | DL12 | Y10 | L1_TSTCLK | F4 | | A13 | F20 | DH13 | A7 | DL13 | W9 | DBWO/L2_TSTCLK <sup>1</sup> | E3 | | A14 | G19 | DH14 | C8 | DL14 | V9 | LSSD_MODE | F2 | | A15 | G20 | DH15 | A8 | DL15 | Y9 | MCP | F3 | | A16 | P20 | DH16 | A9 | DL16 | Y8 | PLL_CFG0 | F1 | | A17 | P19 | DH17 | C9 | DL17 | V8 | PLL_CFG1 | G2 | | A18 | R20 | DH18 | B9 | DL18 | Y7 | PLL_CFG2 | G1 | | A19 | P18 | DH19 | A10 | DL19 | W7 | PLL_CFG3 | H2 | | A20 | T20 | DH20 | A11 | DL20 | Y6 | QACK (Also used for 64/32-bit DB select.) | K2 | | A21 | R19 | DH21 | B12 | DL21 | V7 | QREQ | L1 | | A22 | R18 | DH22 | C12 | DL22 | Y5 | SRESET | K1 | | A23 | T19 | DH23 | A12 | DL23 | W6 | SYSCLK | G3 | | A24 | R17 | DH24 | A13 | DL24 | V6 | TA | M20 | | A25 | U19 | DH25 | C13 | DL25 | W5 | TBST | N20 | | A26 | V20 | DH26 | A14 | DL26 | U6 | TCK | T3 | | A27 | Y18 | DH27 | B14 | DL27 | W4 | TDI | P3 | | A28 | W17 | DH28 | A15 | DL28 | Y3 | TDO | N3 | | A29 | U15 | DH29 | C14 | DL29 | V1 | TEA | M2 | | A30 | W16 | DH30 | A16 | DL30 | U2 | TMS | R3 | | A31 | V15 | DH31 | B15 | DL31 | T1 | TRST | R4 | | | | | | | | TS | J19 | | | | | | | | TSIZ0 | L20 | | | | | | | | TSIZ1 | M19 | | | | | | | | TSIZ2 | M18 | | | | | | | | тто | H18 | | | | | | | | TT1 | H20 | | | | | | | | TT2 | J20 | | | | | | | | TT3 | J18 | | | | | | | | TT4 | K20 | | | | H | | H | | WT | R1 | <sup>750</sup>cxe\_DD3.1\_Dev\_3\_gen\_mkt.fm.(1.3) February 12, 2002 Table 5-4. Voltage and Ground Assignments | Av <sub>DD</sub> | Ov <sub>DD</sub> | $V_{DD}$ | $V_{DD}$ | GND | GND | |------------------|------------------|----------|----------|-----|-----| | H3 | M4 | B3 | L4 | A1 | L3 | | | M17 | B18 | L17 | A2 | L18 | | | P4 | C2 | N4 | A4 | L19 | | | P17 | C4 | N17 | A17 | N2 | | | T18 | C17 | T4 | A19 | N19 | | | U1 | C19 | T17 | A20 | U4 | | | U7 | D3 | U3 | B1 | U17 | | | U9 | D5 | U5 | B2 | U20 | | | U12 | D8 | U8 | B8 | V3 | | | U14 | D10 | U10 | B10 | V10 | | | V5 | D11 | U11 | B11 | V11 | | | V16 | D13 | U13 | B13 | V18 | | | C5 | D16 | U16 | B19 | W1 | | | C16 | D18 | U18 | B20 | W2 | | | D1 | E4 | V2 | C3 | W8 | | | D7 | E17 | V4 | C10 | W10 | | | D9 | H4 | V17 | C11 | W11 | | | D12 | H17 | V19 | C18 | W13 | | | D14 | K4 | W3 | D4 | W19 | | | E18 | K17 | W18 | D17 | W20 | | | G4 | | | D20 | Y1 | | | G17 | | | H19 | Y2 | | | J4 | | | J1 | Y4 | | | J17 | | | K3 | Y17 | | | | | | K18 | Y19 | | | | | | K19 | Y20 | | | | | | L2 | | # 6. System Design Information This section provides electrical and thermal design recommendations for successful application of the PowerPC 750CXe. # 6.1 PLL Configuration The PowerPC 750CXe PLL is configured by the PLL\_CFG[0-3] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the PowerPC 750CXe is shown in Table 6-1 for nominal frequencies. Table 6-1. PowerPC 750CXe Microprocessor PLL Configuration | PLL_<br>(0: | | Processor to Bus | Frequency Range Supported by VCO having an example range of $VCO_{MIN} = 600$ to $VCO_{MAX} = 1200 MHz^5$ | | | | | | | |-------------|-----|-------------------------|-----------------------------------------------------------------------------------------------------------|------------------|--------|------------------|--|--|--| | (0. | .3) | Frequency Ratio (r) | SYS | CLK | Core | | | | | | bin | dec | | Min | Max | Min | Max | | | | | 0000 | 0 | 2.5x | Note 1 | Note 1 | Note 1 | Note 1 | | | | | 0001 | 1 | 7.5x | 54 | 80 | 400 | 600 <sup>5</sup> | | | | | 0010 | 2 | 7x | 57 | 85 | 400 | | | | | | 0011 | 3 | PLL Bypass <sup>2</sup> | N/A | N/A | N/A | N/A | | | | | 0100 | 4 | 2x | Note 1 | Note 1 | Note 1 | Note 1 | | | | | 0101 | 5 | 6.5x | 62 | 92 | | | | | | | 0110 | 6 | 9x <sup>6</sup> | 45 | 67 | 400 | 600 <sup>5</sup> | | | | | 0110 | O | 10x | 40 | 60 | 400 | | | | | | 0111 | 7 | 4.5x | 89 | 133 <sup>4</sup> | | | | | | | 1000 | 8 | 3x | 133 | 133 <sup>4</sup> | 400 | 400 | | | | | 1001 | 9 | 5.5x | 73 | 109 | 400 | | | | | | 1010 | 10 | 4x | 100 | 133 <sup>4</sup> | | | | | | | 1011 | 11 | 5x | 80 | 120 | | 600 <sup>5</sup> | | | | | 1100 | 12 | 8x | 50 | 75 | | 600- | | | | | 1101 | 13 | 6x | 67 | 100 | | | | | | | 1110 | 14 | 3.5x | 114 | 133 <sup>4</sup> | | | | | | | 1111 | 15 | Off <sup>3</sup> | N/A | N/A | Off | Off | | | | - 1. The 2X and 2.5X Processor to Bus Ratios are currently not supported. - In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only. Note: The AC timing specifications given in the document do not apply in PLL-bypass mode. - 3. In Clock off mode, no clocking occurs inside the PowerPC 750CXe regardless of the SYSCLK input. - 4. The SYSCLK limit is 133MHz, as specified in Table 4-6 on page 10. Contact IBM for SYSCLK frequencies above 133MHz. - VCO<sub>MAX</sub> is specified in this table by the maximum core processor speed. The VCO maximum of 1200MHz reflects a processor core speed of 600MHz. - 6. With L1\_TSTCLK tied to GND, processor to core frequency ratio is 9:1. ## 6.2 PLL Power Supply Filtering The $AV_{DD}$ power signal is provided on the PowerPC 750CXe to provide power to the clock generation phase-locked loop. To ensure stability of the internal clock, the power supplied to the $AV_{DD}$ input signal should be filtered using a circuit similar to the one shown in Figure 6-1. The circuit should be placed as close as possible to the $AV_{DD}$ pin to ensure it filters out as much noise as possible. The referenced ferrite bead, FB, shown in *Figure 6-1* should supply an impedance of approximately 30 ohms in the 100 MHz region. Figure 6-1. PLL Power Supply Filter Circuit # 6.3 Decoupling Recommendations Due to the PowerPC 750CXe's feature large address and data buses, and high operating frequencies, the PowerPC 750CXe can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the PowerPC 750CXe system, and the PowerPC 750CXe itself requires a clean, tightly regulated source of power. Therefore, it is strongly recommended that the system designer place at least one decoupling capacitor with a low ESR (effective series resistance) rating at each $V_{DD}$ and $OV_{DD}$ pin of the PowerPC 750CXe. It is also recommended that these decoupling capacitors receive their power from separate $V_{DD}$ , $OV_{DD}$ , and GND power planes in the PCB, utilizing short traces to minimize inductance. These capacitors should range in value from 220pF to $10\mu$ F to provide both high and low-frequency filtering, and should be placed as close as possible to their associated $V_{DD}$ or $OV_{DD}$ pins. Suggested values for the $V_{DD}$ pins: 220pF (ceramic X7R), 0.01 $\mu$ F (ceramic X7R), and 0.1 $\mu$ f (ceramic X7R). Suggested values for the $OV_{DD}$ pins: 0.01 $\mu$ F (ceramic X7R), 0.1 $\mu$ f (ceramic X7R), and 10 $\mu$ F (tantalum). Only SMT (surface-mount technology) capacitors should be used to minimize lead inductance. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{\tiny DD}$ and $OV_{\tiny DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: 100μF (AVX TPS tantalum) or 330μF (AVX TPS tantalum). #### 6.4 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to OV<sub>DD</sub>. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $OV_{DD}$ , and GND pins of the PowerPC 750CXe. # 6.5 Output Buffer DC Impedance The PowerPC 750CXe 60x drivers were characterized over various process, voltage, and temperature conditions. To measure $Z_0$ , an external resistor is connected to the chip pad, either to $OV_{DD}$ or GND. Then the value of the resistor is varied until the pad voltage is $OV_{DD}/2$ ; see *Figure 6-2* below. The output impedance is actually the average of two resistances: the resistance of the pull-up and the resistance of pull-down devices. When Data is held low, SW2 is closed (SW1 is open), and $R_{\scriptscriptstyle N}$ is trimmed until Pad = $OV_{\scriptscriptstyle DD}/2$ . $R_{\scriptscriptstyle N}$ then becomes the resistance of the pull-down devices. When Data is held high, SW1 is closed (SW2 is open), and $R_{\scriptscriptstyle P}$ is trimmed until Pad = $OV_{\scriptscriptstyle DD}/2$ . $R_{\scriptscriptstyle P}$ then becomes the resistance of the pull-up devices. With a properly designed driver $R_{\scriptscriptstyle P}$ and $R_{\scriptscriptstyle N}$ are close to each other in value, then $Z_{\scriptscriptstyle O} = (R_{\scriptscriptstyle P} + R_{\scriptscriptstyle N})/2$ . Figure 6-2. Driver Impedance Measurement Table 6-2 on page 28 summarizes the impedance a board designer would design to for a typical process. Table 6-2. Driver Impedance Characteristics | Process | 60x Impedance ( $\Omega$ ) | $V_{DD}$ , $OV_{DD}$ $(V)$ | Temperature (°C) | |---------|----------------------------|----------------------------|------------------| | Worst | 65 | 1.70,1.70 | 105 | | Typical | 50 | 1.80,1.80 | 65 | | Best | 40 | 1.90,1.90 | 0 | | Best | 30 | 1.90,1.90 | -40 | | Worst | 65 | 1.70, 2.38 | 105 | | Typical | 50 | 1.80, 2.5 | 65 | | Best | 40 | 1.90,2.62 | 0 | | Best | 30 | 1.90,2.62 | -40 | #### 6.5.1 Input-Output Usage Table 6-3 provides details on the input-output usage of the PowerPC® 750CXe RISC Microprocessor signals. The column titled "Usage Group" refers to the general functional category of the signal. In the PowerPC® 750CXe RISC Microprocessor, certain input-output signals have pullups and pulldowns, which may or may not be enabled. The column titled "I/O with Internal Resistors" defines which signals have these pullups or pulldowns, and their active or inactive state. The column titled "Level Protect" defines which signals have the designated function added to their I/O cell. For more information, see Section 6.9.1 "Level Protection," on page 32. # Table 6-3. Input-Output Usage | PowerPC 750CXe Sig-<br>nal Name | Active<br>Level | Input/<br>Output | Usage Group | I/O with Internal<br>Resistors | Level Protect | Required External<br>Resistor | Comments | |---------------------------------|-----------------|------------------|---------------------|--------------------------------|---------------|-------------------------------|--------------------------------------| | A0-31 | N/A | BIDI | Address Bus | | Keeper | | See Note 1 | | AACK | Low | IN | Address Termination | | Keeper | | Must be actively driven | | ARTRY | Low | BIDI | Address Termination | | Keeper | Resistor by design | Needs pullup DD2.0 also | | BG | Low | IN | Address Arbitration | | Keeper | | Active driver or pulldown | | BR | Low | OUT | Address Arbitration | | Keeper | | Chip actively drives | | BVSEL | N/A | IN | I/O Level | | Keeper | 5K | Set high or low as design | | CI | Low | OUT | Transfer Attributes | | Keeper | | See Note 1 | | CKSTP_IN | Low | IN | Interrupt/Resets | | Keeper | | Must be actively driven | | CKSTP_OUT | Low | OUT | Interrupt/Resets | | Keeper | | No requirement | | DBG | Low | IN | Data Arbitration | | Keeper | | Active driver or tie low | | DH0-31 | N/A | BIDI | Data Bus | | Keeper | | See Note 1 | | DL0-31 | N/A | BIDI | Data Bus | | Keeper | | See Note 1 | | GBL | Low | BIDI | Transfer Attributes | | Keeper | | See Note 1 | | HRESET | Low | IN | Interrupt/Resets | | Keeper | | Active driver and see Note 2. | | ĪNT | Low | IN | Interrupt/Resets | | Keeper | | Active driver or pullup | | L1_TSTCLK | N/A | IN | LSSD | Not enabled | | 5K | Pullup required | | L2_TSTCLK/DBWO | Low | IN | LSSD | Not enabled | | 5K | Pullup required | | LSSD_MODE | Low | IN | LSSD | Not enabled | | 5K | Pullup required | | MCP | Low | IN | Interrupt/Resets | | Keeper | | Active driver or pullup | | PLL_CFG (0-3) | N/A | IN | Clock Control | | Keeper | As required | Pullup/pulldown, as required | | QACK | Low | IN | Status/Control | | Keeper | | Must be actively driven | | QREQ | Low | OUT | Status/Control | | Keeper | | Chip actively drives | | SRESET | Low | IN | Interrupt/Resets | | Keeper | | Active driver or pullup, see Note 2. | | SYSCLK | Low | IN | Clock Control | | Keeper | No resistor by design | Active driver | #### Notes: - Depends on the system design HRESET, SRESET, and TRST are signals used for ESP and RISCWatch to enable proper operation of the debuggers. Logical AND gates should be placed between these signals and PowerPC<sup>®</sup> 750CXe RISC Microprocessor. (Refer to Figure 6-3 on page 31.) System Design Information Page 29 of 36 # Table 6-3. Input-Output Usage (Continued) | PowerPC 750CXe Sig-<br>nal Name | Active<br>Level | Input/<br>Output | Usage Group | I/O with Internal<br>Resistors | Level Protect | Required External<br>Resistor | Comments | |---------------------------------|-----------------|------------------|---------------------|--------------------------------|----------------------|-------------------------------|----------------------------------------------------------------------------------------| | TA | Low | IN | Data Termination | | Keeper | | Active driver | | TBST | Low | BIDI | Transfer Attributes | | Keeper | | See Note 1 | | TCK | High | IN | JTAG | Not enabled | | External. pulldown | | | TDI | High | IN | JTAG | Enabled high | Internal-<br>Enabled | | 50μa@2.5V, 25μa@1.8V is the pullup current for the internal resistor. | | TDO | High | OUT | JTAG | | Keeper | | | | TEA | Low | IN | Data Termination | | Keeper | | Active driver or pullup | | TMS | High | IN | JTAG | Enabled high | Internal-<br>Enabled | | 50μa@2.5V, 25μa@1.8V is the pullup current for the internal resistor. | | TRST | Low | IN | JTAG | Enabled high | Internal-<br>Enabled | | See Note 2<br>50μa@2.5V, 25μa@1.8V is the pullup current<br>for the internal resistor. | | TS | Low | BIDI | Address Start | | Keeper | 5K | Pullup required | | TSIZ0_TSIZ2 | N/A | OUT | Transfer Attributes | | Keeper | | See Note 1 | | TT0-4 | N/A | IN | Transfer Attributes | | Keeper | | See Note 1 | | WT | Low | OUT | Transfer Attributes | | Keeper | | See Note 1 | - Depends on the system design HRESET, SRESET, and TRST are signals used for ESP and RISCWatch to enable proper operation of the debuggers. Logical AND gates should be placed between these signals and PowerPC<sup>®</sup> 750CXe RISC Microprocessor. (Refer to Figure 6-3 on page 31.) Figure 6-3. IBM RISCWatch<sup>TM</sup> JTAG to HRESET, TRST, and SRESET Signal Connector ## **6.6 Thermal Management Information** This section provides thermal management information for the PBGA package for air cooled applications. Proper thermal control design is primarily dependent upon the system-level design and air flow. #### 6.7 Heat Sink Considerations The PowerPC® 750CXe RISC Microprocessor package will support a maximum normal load of 2.2 kilograms. This load includes the heat sink and any forces used to position or fasten the heat sink. ## 6.8 Internal Package Conduction Resistance For the PBGA, described in Table 4-3 on page 8, the primary intrinsic conduction thermal resistance paths are as follows. - · Die junction-to-case thermal resistance - Die junction-to-lead thermal resistance - Die junction-to-ambient thermal resistance Figure 6-4 depicts the primary heat transfer path for this package. Figure 6-4. PBGA Package with Thermal Model ## 6.9 Operational and Design Considerations #### 6.9.1 Level Protection A level protection feature is included in the PowerPC<sup>®</sup> 750CXe RISC Microprocessor in releases DD2.0 and later. The level protection feature is available only in the 1.8V bus mode. This feature prevents ambiguous floating reference voltages by pulling the respective signal line to the last valid or nearest valid state. For example, if the I/O voltage level is closer to $OV_{DD}$ , the circuit pulls the I/O level to $OV_{DD}$ ; if the I/O level is closer to GND, the I/O level is pulled low. This self-latching circuitry "keeps" the floating inputs defined and avoids meta-stability. In Table 6-3, these signals are defined as "keeper" in the "Level Protect" column. The level protect circuitry provides no additional leakage current to the signal I/O; however, some amount of current must be applied to the "keeper" node to overcome the level protection latch. This current is process dependent, but in no case is the current required over 100µA. This feature allows the system designer to limit the number of resistors in the design and optimize placement and reduce costs. #### 6.9.2 64 or 32-Bit Data Bus Mode Typical operation is considered to be in 64-bit Data Bus mode. Mode setting is determined by the state of the mode signal (QACK) at the transition of HRESET from its active to inactive state (low to high). If QACK is **low** when HRESET transitions from active to inactive, 64-bit mode is selected. If QACK is **high** when HRESET transitions from active to inactive, 32-bit mode is selected. #### 6.9.3 60x Bus Operation Selection between 1.8V and 2.5V I/O is accomplished using the BVSEL pin. If BVSEL is set low then the 1.8V mode is enabled. If BVSEL is set high, then the 2.5V mode is enabled. #### 6.9.4 DBWO/L2\_TSTCLK One pin has two functions: DBWO and L2\_TSTCLK dependent upon the LSSD\_MODE pin. When the LSSD\_MODE pin is low, the DBWO/L2\_TSTCLK pin is set to L2\_TSTCLK function which is used during the manufacturing process for testing. When the $\overline{\text{LSSD\_MODE}}$ pin is pulled to the high state, the $\overline{\text{DBWO}}/\text{L2\_TSTCLK}$ pin is set to $\overline{\text{DBWO}}$ which is identical to those descriptions given in earlier versions of the PowerPC® 750CXe RISC Microprocessor User's Manuals. #### 6.9.5 CHKSTP OUT/CLKOUT CHKSTP\_OUT/CLKOUT share a common pin. CHKSTP\_OUT is the normal function of this pin. The system clock or processor clock may be viewed by setting the appropriate bits in Hardware Implementation-Dependent Register 0. # **Revision Log** | Rev | Contents of Modification | | | | |---------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Oct. 30, 2001 | Version 1.0 Initial preliminary advace release. | | | | | Dec. 03, 2001 | Version 1.1 Initial preliminary release. | | | | | Jan. 10, 2002 | Version 1.2 Removed duplicated figure from Section 4.2.1, Clock AC Specifications. Added note to Table 4-2, SYSCLK Input Timing Diagram. | | | | | Feb. 12, 2002 | Version 1.3 Incorporated edits. | | | | PowerPC® 750CXe RISC Microprocessor **Preliminary**