# 8-Digit, Microprocessor-Compatible, LED Display Decoder Driver May 2002 #### Features - Improved 2nd Source to Maxim ICM7218 - Fast Write Access Time of 200ns - Multiple Microprocessor Compatible Versions - Hexadecimal, Code B and No Decode Modes - Individual Segment Control with "No Decode" Feature - Digit and Segment Drivers On-Chip - Non-Overlapping Digits Drive - Common Anode and Common Cathode LED Versions - Low Power CMOS Architecture - Single 5V Supply #### **Applications** - Instrumentation - Test Equipment - Hand Held Instruments - Bargraph Displays - Numeric and Non-Numeric Panel Displays - High and Low Temperature Environments where LCD Display Integrity is Compromised ## Description The Intersil ICM7228 display driver interfaces microprocessors to an 8-digit, 7-segment, numeric LED display. Included on chip are two types of 7-segment decoder, multiplex scan circuitry, LED display segment drivers, LED display digit drivers and an 8-byte static memory as display RAM. Data can be written to the ICM7228A and ICM7228B's display RAM in sequential 8-digit update or in single-digit update format. Data is written to the ICM7228C and ICM7228D display RAM in parallel random access format. The ICM7228A and ICM7228C drive common anode displays. The ICM7228B and ICM7228D drive common cathode displays. All versions can display the RAM data as either Hexadecimal or Code B format. The ICM7228A and ICM7228B incorporate a No Decode mode allowing each bit of each digit's RAM word to drive individual display segments resulting in independent control of all display segments. As a result, bargraph and other irregular display segments and formats can be driven directly by this chip. The Intersil ICM7228 is an alternative to both the Maxim ICM7218 and the Intersil ICM7218 display drivers. Notice that the ICM7228A/B has an additional single digit access mode. This could make the Intersil ICM7218A/B software incompatible with ICM7228A/B operation. # Ordering Information | PART NUMBER | DATA ENTRY PROTOCOL | DISPLAY TYPE | TEMP. RANGE (°C) | PACKAGE | PKG. NO. | |-------------|---------------------|----------------|------------------|--------------|----------| | ICM7228AIPI | Sequential | Common Anode | -40 to 85 | 28 Ld PDIP | E28.6 | | ICM7228BIPI | Sequential | Common Cathode | -40 to 85 | 28 Ld PDIP | E28.6 | | ICM7228CIPI | Random | Common Anode | -40 to 85 | 28 Ld PDIP | E28.6 | | ICM7228DIPI | Random | Common Cathode | -40 to 85 | 28 Ld PDIP | E28.6 | | ICM7228AIJI | Sequential | Common Anode | -40 to 85 | 28 Ld CERDIP | F28.6 | | ICM7228CIJI | Random | Common Anode | -40 to 85 | 28 Ld CERDIP | F28.6 | | ICM7228AIBI | Sequential | Common Anode | -40 to 85 | 28 Ld SOIC | M28.3 | | ICM7228BIBI | Sequential | Common Cathode | -40 to 85 | 28 Ld SOIC | M28.3 | | ICM7228CIBI | Random | Common Anode | -40 to 85 | 28 Ld SOIC | M28.3 | #### **Absolute Maximum Ratings Thermal Information** Thermal Resistance (Typical, Note 2) $\theta_{JA}$ (°C/W) $\theta_{JC}$ (°C/W) CERDIP Package ..... 55 16 N/A Input Voltage (Note 1) (Any Terminal) . . ( $V_{SS}$ -0.3V)<V<sub>IN</sub><( $V_{DD}$ +0.3V) SOIC Package..... N/A Maximum Junction Temperature **Operating Conditions** IJI Suffix......175°C Operating Temperature Range Maximum Storage Temperature Range . . . . . . . . -65°C to 150°C IPI, IJI, IBI Suffix . . . . . . . . . . . . . . . . -40°C to 85°C Maximum Lead Temperature (Soldering 10s)......300°C CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. (SOIC - Lead Tips Only) #### NOTES - 1. Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to a voltage greater than V<sub>DD</sub> or less then V<sub>SS</sub> may cause destructive device latchup. For this reason, it is recommended that no inputs row sources operating on a different power supply be applied to the device before its own supply is established, and when using multiple supply systems the supply to the ICM7228 should be turned on first. - 2. $\theta_{JA}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief 379 for details. **Electrical Specifications** $V_{DD} = +5.0V \pm 10\%$ , $V_{SS} = 0V$ , Unless Otherwise Specified INDUSTRIAL TEMPERATURE RANGE, IPI, IJI, IBI DEVICES | | | 1 | Γ <sub>A</sub> = 25 <sup>0</sup> | С | -40 | | | | |----------------------------------------------|---------------------------------------------------------------------------------|-----|----------------------------------|-----|-----|-----|-----|-------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Supply Voltage Range, V <sub>SUPPLY</sub> | Operating | 4 | - | 6 | 4 | - | 6 | V | | | Power Down Mode | 2 | - | - | 2 | - | - | | | Quiescent Supply Current, IQ | Shutdown, ICM7228A, IMC7228B | | 1 | 100 | - | 1 | 100 | μΑ | | | Shutdown, 7228C, 7228D | - | 2.5 | 100 | - | 2.5 | 100 | | | Operating Supply Current, I <sub>DD</sub> | Common Anode, ICM7228A/C<br>Segments = ON; Outputs = OPEN | - | 200 | 450 | - | 200 | 450 | μА | | | Common Anode, ICM7228A/C<br>Segments = OFF; Outputs = OPEN | - | 100 | 450 | - | 100 | 450 | | | | Common Cathode, ICM7228B/D<br>Segments = ON; Outputs = OPEN | - | 250 | 450 | - | 250 | 450 | | | | Common Cathode, ICM7228B/D<br>Segments = OFF; Outputs = OPEN | - | 175 | 450 | - | 175 | 450 | | | Digit Drive Current, I <sub>DIG</sub> | Common Anode, ICM7228A/C<br>V <sub>OUT</sub> = V <sub>DD</sub> - 2.0V | 200 | - | - | 175 | - | - | mA | | | Common Cathode, ICM7228B/D<br>V <sub>OUT</sub> = V <sub>SS</sub> + 1.0V | 50 | - | - | 40 | - | - | | | Digit Leakage Current, I <sub>DLK</sub> | Shutdown Mode, V <sub>OUT</sub> = 2.0V<br>Common Anode, ICM7228A/C | - | 1 | 100 | - | 1 | 100 | μΑ | | | Shutdown Mode, V <sub>OUT</sub> = 5.0V<br>Common Cathode, 7228B/D | - | 1 | 100 | - | 1 | 100 | | | Peak Segment Drive Current, I <sub>SEG</sub> | Common Anode, ICM7228A/C<br>V <sub>OUT</sub> = V <sub>SS</sub> + 1.0V | 20 | 25 | - | 20 | - | - | mA | | | Common Cathode, 7228B/D<br>V <sub>OUT</sub> = V <sub>DD</sub> - 2.0V | 10 | 12 | - | 10 | - | - | | | Segment Leakage Current, I <sub>SLK</sub> | Shutdown Mode, V <sub>OUT</sub> = V <sub>DD</sub><br>Common Anode, ICM7228A/C | - | 1 | 50 | - | 1 | 50 | μА | | | Shutdown Mode, V <sub>OUT</sub> = V <sub>SS</sub><br>Common Cathode, ICM7228B/D | - | 1 | 50 | - | 1 | 50 | | | Input Leakage Current, I <sub>IL</sub> | All Inputs Except Pin 9<br>ICM7228C, ICM7228D V <sub>IN</sub> = V <sub>SS</sub> | - | - | 1 | - | - | 1 | μА | | | All Inputs Except Pin 9<br>ICM7228C, ICM7228D V <sub>IN</sub> = 5.0V | - | - | -1 | - | - | -1 | | $\begin{tabular}{ll} \textbf{Electrical Specifications} & V_{DD} = +5.0V \pm 10\%, \ V_{SS} = 0V, \ Unless \ Otherwise \ Specified \end{tabular}$ $\begin{tabular}{ll} \textbf{INDUSTRIAL TEMPERATURE RANGE, IPI, IJI, IBI DEVICES} & \textbf{(Continued)} \end{tabular}$ | | | | A = 25 <sup>0</sup> | С | -40 | | | | |----------------------------------------------|------------------------------------------------------------------------------|------------------------|---------------------|-----|------|-----|-----|-------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Display Scan Rate, f <sub>MUX</sub> | Per Digit | - | 390 | - | - | 390 | - | Hz | | Inter-Digit Blanking Time, t <sub>IDB</sub> | | 2 | 10 | - | 2 | - | - | μs | | Logical "1" Input Voltage, V <sub>INH</sub> | Three Level Input: Pin 9 ICM7228C, ICM7228D Hexadecimal V <sub>DD</sub> = 5V | 4.2 | - | - | 4.2 | - | - | V | | Floating Input, V <sub>INF</sub> | Three Level Input: Pin 9 ICM7228C, ICM7228D Code B V <sub>DD</sub> = 5V | 2.0 | - | 3.0 | 2.0 | - | 3.0 | V | | Logical "0" Input Voltage, V <sub>INL</sub> | Three Level Input: Pin 9 ICM7228C, ICM7228D Shutdown V <sub>DD</sub> = 5V | - | - | 0.8 | - | - | 0.8 | V | | Three Level Input Impedance, Z <sub>IN</sub> | V <sub>CC</sub> = 5V<br>Pin 9 of ICM7228C and ICM7228D | 50 | - | - | 50 | - | - | kΩ | | Logical "1" Input Voltage, V <sub>IH</sub> | All Inputs Except Pin 9 of ICM7228C, ICM7228D VDD = 5V | 2.0 | - | - | 2.0 | - | - | V | | Logical "0" Input Voltage, V <sub>IL</sub> | All Inputs Except Pin 9 of ICM7228C, ICM7228D VDD = 5V | - | - | 0.8 | - | - | 0.8 | V | | SWITCHING SPECIFICATIONS VI | $D_{DD} = +5.0V \pm 10\%, V_{SS} = 0V, V_{IL} = +0.4V$ | /, V <sub>IH</sub> = + | -2.4V | | | | | | | Write Pulsewidth (Low), t <sub>WL</sub> | | 200 | 100 | - | 250 | - | - | ns | | Write Pulsewidth (High), t <sub>WH</sub> | | 850 | 540 | - | 1200 | - | - | ns | | Mode Hold Time, t <sub>MH</sub> | ICM7228A, ICM7228B | 0 | -65 | - | 0 | - | - | ns | | Mode Setup Time, t <sub>MS</sub> | ICM7228A, ICM7228B | 250 | 150 | - | 250 | - | - | ns | | Data Setup Time, t <sub>DS</sub> | | 250 | 160 | - | 250 | - | - | ns | | Data Hold Time, t <sub>DH</sub> | | 0 | -60 | - | 0 | - | - | ns | | Digit Address Setup Time, t <sub>AS</sub> | ICM7228C, ICM7228D | 250 | 110 | - | 250 | - | - | ns | | Digit Address Hold Time, t <sub>AH</sub> | ICM7228C, ICM7228D | 0 | -60 | - | 0 | - | - | ns | # **Typical Performance Curves** FIGURE 5. COMMON ANODE DIGIT DRIVER $\rm I_{DIG}$ vs ( $\rm V_{DD}$ - $\rm V_{DIG}$ ) FIGURE 7. COMMON CATHODE DIGIT DRIVER $I_{\mbox{DIG}}$ vs $V_{\mbox{DIG}}$ FIGURE 8. COMMON CATHODE SEGMENT DRIVER I<sub>SEG</sub> vs $(V_{DD} - V_{SEG})$ TABLE 1. ICM7228A PIN ASSIGNMENTS AND DESCRIPTIONS | PIN NO. | NAME | FUNCTION | DESCRIPTION | |---------|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SEG c | Output | LED Display Segments c, e, b and Decimal Point Drive Lines. | | 2 | SEG e | | | | 3 | SEG b | | | | 4 | DP | | | | 5 | ID6,<br>(HEXA/CODE B) | Input | When "MODE" Low: Display Data Input, Bit 7. When "MODE" High: Control Bit, Decoding Scheme Selection: High, Hexadecimal Decoding; Low, Code B Decoding. | | 6 | ID5, (DECODE) | Input | When "MODE" Low: Display Data Input, Bit 6. When "MODE" High: Control Bit, Decode/No Decode Selection: High, No Decode; Low, Decode. | | 7 | ID7,<br>(DATA COMING) | Input | When "MODE" Low: Display Data Input, Bit 8, Decimal Point Data. When "MODE" High: Control Bit, Sequential Data Update Select: High, Data Coming; Low, No Data Coming. | | 8 | WRITE | Input | Data Input Will Be Written to Control Register or Display RAM on Rising Edge of WRITE. | TABLE 1. ICM7228A PIN ASSIGNMENTS AND DESCRIPTIONS (Continued) | PIN NO. | NAME | FUNCTION | DESCRIPTION | |---------|--------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | MODE | Input | Selects Data to Be Loaded to Control Register or Display RAM: High, Loads Control Register; Low, Loads Display RAM. | | 10 | ID4,<br>(SHUTDOWN) | Input | When "MODE" Low: Display Data Input, Bit 5. When "MODE" High: Control Bit, Low Power Mode Select: High, Normal Operation; Low, Oscillator and Display Disabled. | | 11 | ID1 | Input | When "MODE" Low: Display Data Input, Bit 2. When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, Bit 2, Single Digit Update Mode. | | 12 | ID0 | Input | When "MODE" Low: Display Data Input, Bit 1. When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, LSB, Single Digit Update Mode. | | 13 | ID2 | Input | When "MODE" Low: Display Data Input, Bit 3. When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, MSB, Single Digit Update Mode. | | 14 | ID3 | Input | When "MODE" Low: Display Data Input, Bit 4. When "MODE" High: RAM Bank Select (Decode Modes Only): High, RAM Bank A; Low, RAM Bank B | | 15 | DIGIT 1 | Output | LED Display Digits 1, 2, 5 and 8 Drive Lines. | | 16 | DIGIT 2 | | | | 17 | DIGIT 5 | | | | 18 | DIGIT 8 | | | | 19 | $V_{DD}$ | Supply | Device Positive Power Supply Rail. | | 20 | DIGIT 4 | Output | LED Display Digits 4, 7, 6 and 3 Drive Lines. | | 21 | DIGIT 7 | | | | 22 | DIGIT 6 | | | | 23 | DIGIT 3 | | | | 24 | SEG f | Output | LED Display Segments f, d, g and a Drive Lines. | | 25 | SEG d | | | | 26 | SEG g | | | | 27 | SEG a | | | | 28 | V <sub>SS</sub> | Supply | Device Ground or Negative Power Supply Rail. | # TABLE 2. ICM7228B PIN ASSIGNMENTS AND DESCRIPTIONS | PIN NO. | NAME | FUNCTION | DESCRIPTION | |---------|-----------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DIGIT 4 | Output | LED Display Digits 4, 6, 3 and 1 Drive Lines. | | 2 | DIGIT 6 | | | | 3 | DIGIT 3 | | | | 4 | DIGIT 1 | | | | 5 | ID6,<br>(HEXA/CODE B) | Input | When "MODE" Low: Display Data Input, Bit 7. When "MODE" High: Control Bit, Decoding Scheme Selection: High, Hexadecimal Decoding; Low, Code B Decoding. | | 6 | ID5, (DECODE) | Input | When "MODE" Low: Display Data Input, Bit 6. When "MODE" High: Control Bit, Decode/No Decode Selection: High, No Decode; Low, Decode. | # TABLE 2. ICM7228B PIN ASSIGNMENTS AND DESCRIPTIONS (Continued) | PIN NO. | NAME | FUNCTION | DESCRIPTION | | |---------|-----------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7 | ID7,<br>(DATA COMING) | Input | When "MODE" Low: Display Data Input, Bit 8, Decimal Point Data. When "MODE" High: Control Bit, Sequential Data Update Select: High, Data Coming; Low, No Data Coming. | | | 8 | WRITE | Input | Data Input Will Be Written to Control Register or Display RAM on Rising Edge of WRITE. | | | 9 | MODE | Input | Selects Data to Be Loaded to Control Register or Display RAM: High, Loads Control Register; Low, Loads Display RAM. | | | 10 | ID4,<br>(SHUTDOWN) | Input | When "MODE" Low: Display Data Input, Bit 5. When "MODE" High: Control Bit, Low Power Mode Select: High, Normal Operation; Low, Oscillator and Display Disabled. | | | 11 | ID1 | Input | When "MODE" Low: Display Data Input, Bit 2. When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, Bit 2, Single Digit Update Mode. | | | 12 | ID0 | Input | When "MODE" Low: Display Data Input, Bit 1. When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, LSB, Single Digit Update Mode. | | | 13 | ID2 | Input | When "MODE" Low: Display Data Input, Bit 3. When "MODE" High and "ID7 (DATA COMING)" Low: Digit Address, MSB, Single Digit Update Mode. | | | 14 | ID3 | Input | When "MODE" Low: Display Data Input, Bit 4. When "MODE" High: RAM Bank Select (Decode Modes Only): High, RAM Bank A; RAM Bank B. | | | 15 | DP | Output | LED Display Decimal Point and Segments a, b, and d Drive Lines | | | 16 | SEG a | | | | | 17 | SEG b | | | | | 18 | SEG d | | | | | 19 | $V_{DD}$ | Supply | Device Positive Power Supply Rail. | | | 20 | SEG c | Output | LED Display Segments c, e, f and g Drive Lines. | | | 21 | SEG e | | | | | 22 | SEG f | | | | | 23 | SEG g | | | | | 24 | DIGIT 8 | Output | LED Display Digits 8, 2, 5 and 7 Drive Lines. | | | 25 | DIGIT 2 | ] | | | | 26 | DIGIT 5 | | | | | 27 | DIGIT 7 | | | | | 28 | V <sub>SS</sub> | Supply | Device Ground or Negative Power Supply Rail. | | ## TABLE 3. ICM7228C PIN ASSIGNMENTS AND DESCRIPTIONS | PIN NO. | NAME | FUNCTION | DESCRIPTION | |---------|-------|----------|------------------------------------------------------------| | 1 | SEG c | Output | LED Display Segments c, e, band Decimal Point Drive Lines. | | 2 | SEG e | | | | 3 | SEG b | | | | 4 | DP | | | | 5 | DA0 | Input | Digit Address Input, Bit 1 LSB. | | 6 | DA1 | Input | Digit Address Input, Bit 2. | # TABLE 3. ICM7228C PIN ASSIGNMENTS AND DESCRIPTIONS (Continued) | PIN NO. | NAME | FUNCTION | DESCRIPTION | | |---------|--------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------|--| | 7 | ID7,<br>(INPUT <del>DP</del> ) | Input | Display Decimal Point Data Input, Negative True. | | | 8 | WRITE | Input | Data Input Will Be Written to Display RAM on Rising Edge of WRITE. | | | 9 | HEXA/CODE<br>B/SHUTDOWN | Input | Three Level Input. Display Function Control: High, Hexadecimal Decoding; Float, Controls, Low, Oscillator, and Display Disabled. | | | 10 | DA2 | Input | Digit Address Input, Bit 3, MSB. | | | 11 | ID1 | Input | Display Data Inputs. | | | 12 | ID0 | | | | | 13 | ID2 | 1 | | | | 14 | ID3 | 1 | | | | 15 | DIGIT 1 | Output | LED Display Digits 1, 2, 5 and 8 Drive Lines. | | | 16 | DIGIT 2 | 1 | | | | 17 | DIGIT 5 | 1 | | | | 18 | DIGIT 8 | | | | | 19 | $V_{DD}$ | Supply | Device Positive Power Supply Rail. | | | 20 | DIGIT 4 | Output | LED Display Digits 4, 7, 6 and 3 Drive Lines. | | | 21 | DIGIT 7 | ] | | | | 22 | DIGIT 6 | | | | | 23 | DIGIT 3 | | | | | 24 | SEG f | Output | LED Display Segments f, d, g and a Drive Lines. | | | 25 | SEG d | | | | | 26 | SEG g | | | | | 27 | SEG a | | | | | 28 | V <sub>SS</sub> | Supply | Device Ground or Negative Power Supply Rail. | | #### TABLE 4. ICM7228D PIN ASSIGNMENTS AND DESCRIPTIONS | PIN NO. | NAME | FUNCTION | DESCRIPTION | |---------|-------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------| | 1 | DIGIT 4 | Output | LED Display Digits 4, 6, 3 and 1 Drive Lines. | | 2 | DIGIT 6 | 1 | | | 3 | DIGIT 3 | 1 | | | 4 | DIGIT 1 | 1 | | | 5 | DA0 | Input | Digit Address Input, Bit 1 LSB. | | 6 | DA1 | Input | Digit Address Input, Bit 2. | | 7 | ID7, (INPUT DP) | Input | Display Decimal Point Data Input, Negative True. | | 8 | WRITE | Input | Data Input Will Be Written to Display RAM on Rising Edge of WRITE. | | 9 | HEXA/CODE<br>B/SHUTDOWN | Input | Three Level Input. Display Function Control: High, Hexadecimal Decoding; Float, Code B Decoding; Low, Oscillator and Display Disabled. | | 10 | DA2 | Input | Digit Address Input, Bit 3, MSB. | | 11 | ID1 | Input | Display Data Inputs. | | 12 | ID0 | 1 | | | 13 | ID2 | 1 | | | 14 | ID3 | 1 | | TABLE 4. ICM7228D PIN ASSIGNMENTS AND DESCRIPTIONS (Continued) | PIN NO. | NAME | FUNCTION | DESCRIPTION | |---------|-----------------|----------|-----------------------------------------------------------------| | 15 | DP | Output | LED Display Decimal Point and Segments a, b, and d Drive Lines. | | 16 | SEG a | | | | 17 | SEG b | | | | 18 | SEG d | | | | 19 | $V_{DD}$ | Supply | Device Positive Power Supply Rail. | | 20 | SEG c | Output | LED Display Segments c, e, f and g Drive Lines. | | 21 | SEG e | | | | 22 | SEG f | | | | 23 | SEG g | | | | 24 | DIGIT 8 | Output | LED Display Digits 8, 2, 5 and 7 Drive Lines. | | 25 | DIGIT 2 | | | | 26 | DIGIT 5 | | | | 27 | DIGIT 7 | | | | 28 | V <sub>SS</sub> | Supply | Device Ground or Negative Power Supply Rail. | #### **Detailed Description** # System Interfacing and Data Entry Modes, ICM7228A and ICM7228B The ICM7228A/B devices are compatible with the architectures of most microprocessor systems. Their fast switching characteristics makes it possible to access them as a memory mapped I/O device with no wait state necessary in most microcontroller systems. All the ICM7228A/B inputs, including MODE, feature a 250ns minimum setup and 0ns hold time with a 200ns minimum WRITE pulse. Input logic levels are TTL and CMOS compatible. Figure 9 shows a generic method of driving the ICM7228A/B from a microprocessor bus. To the microprocessor, each device appears to be 2 separate I/O locations; the Control Register and the Display RAM. Selection between the two is accomplished by the MODE input driven by address line A0. Input data is placed on the ID0 - ID7 lines. The WRITE input acts as both a device select and write cycle timing pulse. See Figure 1 and Switching Specifications Table for write cycle timing parameters. The ICM7228A/B have three data entry modes: Control Register update without RAM update, sequential 8-digit update and single digit update. In all three modes a control word is first written by pulsing the WRITE input while the MODE input is high, thereby latching data into the Control Register. The logic level of individual bits in the Control Register select Shutdown, Decode/No Decode, Hex/Code B, RAM bank A/B and Display RAM digit address as shown in Tables 1 and 2. The ICM7228A/B Display RAM is divided into 2 banks, called bank A and B. When using the Hexadecimal or code B display modes, these RAM banks can be selected separately. This allows two separate sets of display data to be stored and displayed alternately. Notice that the RAM bank selection is not possible in No-Decode mode, this is because the display data in the No-Decode mode has 8 bits, but in Decoded schemes (Hex/Code B) is only 4 bits (ID0 - ID3 data). It should also be mentioned that the decimal point is independent of selected bank, a turned on decimal point will remain on for either bank. Selection of the RAM banks is controlled by ID3 input. The ID3 logic level (during Control Register update) selects which bank of the internal RAM to be written to and/or displayed. #### **Control Register Update without RAM Update** The Control Register can be updated without changing the display data by a single pulse on the WRITE input, with MODE high and DATA COMING low. If the display is being decoded (Hex/Code B), then the value of ID3 determines which RAM bank will be selected and displayed for all eight digits. ### **Sequential 8-Digit Update** The logic state of DATA COMING (ID7) is also latched during a Control Register update. If the latched value of DATA COMING (ID7) is high, the display becomes blanked and a sequential 8-digit update is initiated. Display data can now be written into RAM with 8 successive WRITE pulses, starting with digit 1 and ending with digit 8 (See Figure 2). After all 8 RAM locations have been written to, the display turns on again and the new data is displayed. Additional write pulses are ignored until a new Control Register update is performed. All 8 digits are displayed in the format (Hex/Code B or No Decode) specified by the control word that preceded the 8 digit update. If a decoding scheme (Hex/Code B) is to be used, the value of ID3 during the control word update determines which RAM bank will be written to. ## **Single Digit Update** In this mode each digit data in the display RAM can be updated individually without changing the other display data. First, with MODE input high, a control word is written to the Control Register carrying the following information; DATA COMING (ID7) low, the desired display format data on ID4 - ID6, the RAM bank selected by ID3 (if decoding is selected) and the address of the digit to be updated on data lines ID0 - ID2 (See Table 5). A second write to the ICM7228A/B, this time with MODE input low, transfers the data at the ID0 - ID7 inputs into the selected digit's RAM location. In single digit update mode, each individual digit's data can be specified independently for being displayed in Decoded or No-Decode mode. For those digits which decod- ing scheme (Hex/Code B) is selected, only one can be effective at a time. Whenever a control word is written, the specified decoding scheme will be applied to all those digits which selected to be displayed in Decoded mode. FIGURE 9. ICM7228A/B MICROPROCESSOR SYSTEM INTERFACING TABLE 5. DIGITS ADDRESS, ICM7228A/B | INF | PUT DATA LIN | | | |-----|--------------|-----|----------------| | 1D2 | ID2 | ID0 | SELECTED DIGIT | | 0 | 0 | 0 | DIGIT 1 | | 0 | 0 | 1 | DIGIT 2 | | 0 | 1 | 0 | DIGIT 3 | | 0 | 1 | 1 | DIGIT 4 | | 1 | 0 | 0 | DIGIT 5 | | 1 | 0 | 1 | DIGIT 6 | | 1 | 1 | 0 | DIGIT 7 | | 1 | 1 | 1 | DIGIT 8 | #### System Interfacing, ICM7228C and ICM7228D The ICM7228C/D devices are directly compatible with the architecture of most microprocessor systems. Their fast switching characteristics make it possible to access them as a memory mapped I/O device with no wait state necessary in most microcontroller systems. All the ICM7228C/D inputs, excluding HEXA/CODE B/SHUTDOWN, feature a 250ns minimum setup and 0ns hold time with a 200ns minimum WRITE pulse. Input logic levels are TTL and CMOS compatible. Figure 10 shows a generic method of driving the ICM7228C/D from a microprocessor bus. To the microprocessor, the 8 bytes of the Display RAM appear to be 8 separate I/O locations. Loading the ICM7228C/D is quite similar to a standard memory write cycle. The address of the digit to be updated is placed on lines DA0 - DA2, the data to be written is placed on lines ID0 - ID3 and ID7, then a low pulse on WRITE input will transfer the data in. See Figure 3 and Switching Characteristics Table for write cycle timing parameters. The ICM7228C/D devices do not have any control register, and also they do not provide the No Decode display format. Hexadecimal or Code B character selection and shutdown mode are directly controlled through the three level input at Pin 9, which is accordingly called HEXA/CODE B/SHUTDOWN. See Tables 3 and 4 for input and output definitions of the ICM7228C/D devices. #### **Display Formats** The ICM7228A and ICM7228B have three possible display formats; Hexadecimal, Code B and No Decode. Table 6 shows the character sets for the decode modes and their corresponding input code. The display formats of the ICM7228A/B are selected by writing data to bits ID4, ID5 and ID6 of the Control Register (See Table 1 and 2 for input Definitions). Hexadecimal and Code B data is entered via ID0-ID3 and ID7 controls the decimal point. **TABLE 6. DISPLAY CHARACTER SETS** | INPUT DATA CODE | | | DISPLAY CHARACTERS | | | | |-----------------|-----|-----|--------------------|-------------|--------|--| | ID3 | ID2 | ID1 | ID0 | HEXADECIMAL | CODE B | | | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 1 | 1 | | | 0 | 0 | 1 | 0 | 2 | 2 | | | 0 | 0 | 1 | 1 | 3 | 3 | | | 0 | 1 | 0 | 0 | 4 | 4 | | | 0 | 1 | 0 | 1 | 5 | 5 | | | 0 | 1 | 1 | 0 | 6 | 6 | | | 0 | 1 | 1 | 1 | 7 | 7 | | | 1 | 0 | 0 | 0 | 8 | 8 | | | 1 | 0 | 0 | 1 | 9 | 9 | | TABLE 6. DISPLAY CHARACTER SETS (Continued) | INPUT DATA CODE | | | DISPLAY CHARACTERS | | | | |-----------------|-----|-----|--------------------|-------------|---------|--| | ID3 | ID2 | ID1 | ID0 | HEXADECIMAL | CODE B | | | 1 | 0 | 1 | 0 | Α | - | | | 1 | 0 | 1 | 1 | b | E | | | 1 | 1 | 0 | 0 | С | Н | | | 1 | 1 | 0 | 1 | d | L | | | 1 | 1 | 1 | 0 | E | Р | | | 1 | 1 | 1 | 1 | F | (Blank) | | FIGURE 10. ICM7228C/D MICROPROCESSOR SYSTEM INTERFACING FIGURE 11. DIGITS SEGMENT ASSIGNMENTS The No Decode mode of the ICM7228A and ICM7228B allows the direct segment-by-segment control of all 64 segments driven by the device. In the No Decode mode, the input data directly control the outputs as shown in Table 7. **TABLE 7. NO DECODE SEGMENT LOCATIONS** | DATA<br>INPUT | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | |-----------------------|------------------|-----|-----|-----|-----|-----|-----|-----| | Controlled<br>Segment | Decimal<br>Point | а | b | С | е | g | f | d | An input high level turns on the respective segment, except for the decimal point, which is turned on by an input low level on ID7. The No Decode mode can be used in different applications such as bar graph or status panel driving where each segment controls an individual LED. The ICM7228C and ICM7228D have only the Hexadecimal and Code B character sets. The HEXA/CODE B/SHUTDOWN input, pin 9, requires a three level input. Pin 9 selects the Hexadecimal format when pulled high, the Code B format when floating or driven to mid-supply, and the shutdown mode when pulled low (See Tables 3 and 4). Table 6 also applies to the ICM7228C/D devices. #### **Shutdown and Display Banking** When shutdown, the ICM7228 enters a low power standby mode typically consuming only $1\mu A$ of supply current for the ICM7228A/B and $2.5\mu A$ for the ICM7228C/D. In this mode the ICM7228 turns off the multiplex scan oscillator as well as the digit and segment drivers. However, input data can still be entered when in the shutdown mode. Data is retained in memory even with the supply voltage as low as 2V. The ICM7228A/B is shutdown by writing a control word with Shutdown (ID4) low. The ICM7228C/D is put into shutdown mode by driving pin 9, HEXA/CODE B/SHUTDOWN, low. The ICM7228 operating current with the display blanked is within $100\mu A$ - $200\mu A$ for all versions. All versions of the ICM7228 can be blanked by writing Hex FF to all digits and selecting Code B format. The ICM7228A and ICM7228B can also be blanked by selecting No Decode mode and writing Hex 80 to all digits (See Tables 6 and 7). # Common Anode Display Drivers, ICM7228A and ICM7228C The common anode digit and segment driver output schematics are shown in Figure 12. The common anode digit driver output impedance is approximately $4\Omega.$ This provides a nearly constant voltage to the display digits. Each digit has a minimum of 200mA drive capability. The N-Channel segment driver's output impedance of $50\Omega$ limits the segment current to approximately 25mA peak current per segment. Both the segment and digit outputs can directly drive the display, current limiting resistors are not required. Individual segment current is not significantly affected by whether other segments are on or off. This is because the segment driver output impedance is much higher than that of the digit driver. This feature is important in bar graph applications where each bar graph element should have the same brightness, independent of the number of elements being turned on. # Common Cathode Display Drivers, ICM7228B and ICM7228D The common cathode digit and segment driver output schematics are shown in Figure 13. The N-channel digit drivers have an output impedance of approximately $15\Omega$ . Each digit has a minimum of 50mA drive capability. The segment drivers have an output impedance of approximately $100\Omega$ with typically 10mA peak current drive for each segment. The common cathode display driver output currents are only $^{1}/_{4}$ of the common anode display driver currents. Therefore, the ICM7228A and ICM7228C common anode display drivers are recommended for those applications where high display brightness is desired. The ICM7228B and ICM7228D common cathode display drivers are suitable for driving bubble-lensed monolithic 7 segment displays. They can also drive individual LED displays up to 0.3 inches in height when high brightness is not required. #### **Display Multiplexing** Each digit of the ICM7228 is on for approximately 320 $\mu$ s, with a multiplexing frequency of approximately 390Hz. The ICM7228 display drivers provide interdigit blanking. This ensures that the segment information of the previous digit is gone and the information of the next digit is stable before the next digit is driven on. This is necessary to eliminate display ghosting (a faint display of data from previous digit superimposed on the next digit). The interdigit blanking time is 10 $\mu$ s typical with a guaranteed 2 $\mu$ s minimum. The ICM7228 turns off both the digit drivers and the segment drivers during the interdigit blanking period. The digit multiplexing sequence is: D2, D5, D1, D7, D8, D6, D4 and D3. A typical digit's drive pulses are shown on Figure 4. Due to the display multiplexing, the driving duty cycle for each digit is 12% (100 x $^{1}/_{8}$ ) This means the average current for each segment is $^{1}/_{8}$ of its peak current. This must be considered while designing and selecting the displays. #### **Driving Larger Displays** If very high display brightness is desired, the ICM7228 display driver outputs can be externally buffered. Figures 14 thru 16 show how to drive either common anode or common cathode displays using the ICM7228 and external driver circuit for higher current displays. Another method of increasing display currents is to connect two digit outputs together and load the same data into both digits. This drives the display with the same peak current, but the average current doubles because each digit of the display is on for twice as long, i.e., $\frac{1}{4}$ duty cycle versus $\frac{1}{8}$ . NOTE: When SHUTDOWN goes low INTERDIGIT BLANKING also stays low. FIGURE 12A. DIGIT DRIVER FIGURE 12B. SEGMENT DRIVER FIGURE 12. COMMON ANODE DISPLAY DRIVERS FIGURE 13A. DIGIT DRIVER NOTE: When SHUTDOWN goes low INTERDIGIT BLANKING also stays low. # FIGURE 13B. SEGMENT DRIVER #### FIGURE 13. COMMON CATHODE DISPLAY DRIVERS FIGURE 14. DRIVING HIGH CURRENT DISPLAY, COMMON ANODE ICM7228A/C TO COMMON ANODE DISPLAY FIGURE 15. DRIVING HIGH CURRENT DISPLAY, COMMON CATHODE ICM7228B/D TO COMMON CATHODE DISPLAY FIGURE 16. DRIVING HIGH CURRENT DISPLAY, COMMON CATHODE ICM7228B/D TO COMMON CATHODE DISPLAY #### Three Level Input, ICM7228C and ICM7228D As mentioned before, pin 9 is a three level input and controls three functions: Hexadecimal display decoding, Code B display decoding and shutdown mode. In many applications, pin 9 will be left open or permanently wired to one state. When pin 9 can not be permanently left in one state, the circuits illustrated in Figure 17 can be used to drive this three level input. FIGURE 17. ICM7228C/D PIN 9 DRIVE CIRCUITS #### **Power Supply Bypassing** Connect a minimum of $47\mu F$ in parallel with $0.1\mu F$ capacitors between $V_{DD}$ and $V_{SS}$ of ICM7228. These capacitors should be placed in close proximity to the device to reduce the power supply ripple caused by the multiplexed LED display drive current pulses. FIGURE 18. FUNCTIONAL TEST CIRCUIT #1 FIGURE 19. FUNCTIONAL TEST CIRCUIT #2 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time withou notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com