#### ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER #### GENERAL DESCRIPTION The ICS85214 is a low skew, high performance 1-to-5 Differential-to-LVHSTL Fanout Buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The CLK, nCLK pair can accept most standard differ- ential input levels. The single ended SCLK input accepts LVCMOS or LVTTL input levels. Guaranteed output and part-to-part skew characteristics make the ICS85214 ideal for those clock distribution applications demanding well defined performance and repeatability. #### **F**EATURES - 5 differential LVHSTL outputs - Selectable differential CLK, nCLK or LVCMOS clock inputs - CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL - SCLK can accept the following input levels: LVCMOS or LVTTL - Output frequency up to 650MHz - Translates any single ended input signal to 3.3V LVHSTL levels with resistor bias on nCLK input - Output skew: TBD - · Part-to-part skew: TBD - Propagation delay: CLK, nCLK 1.4ns (typical) SCLK 1.6ns (typical) - 3.3V core, 1.8V output operating supply - 0°C to 70°C ambient operating temperature - Industrial temperature information available upon request #### **BLOCK DIAGRAM** #### PIN ASSIGNMENT # ICS85214 20-Lead TSSOP 6.5mm x 4.4mm x 0.92mm Package Body G Package Top View The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. ## ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | | | |--------|------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1, 2 | Q0, nQ0 | Output | | Differential output pair. LVHSTL interface levels. | | | | 3, 4 | Q1, nQ1 | Output | | Differential output pair. LVHSTL interface levels. | | | | 5, 6 | Q2, nQ2 | Output | | Differential output pair. LVHSTL interface levels. | | | | 7, 8 | Q3, nQ3 | Output | | Differential output pair. LVHSTL interface levels. | | | | 9, 10 | Q4, nQ4 | Output | | Differential output pair. LVHSTL interface levels. | | | | 11 | GND | Power | | Power supply ground. Connect to ground. | | | | 12 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects SCLK input. When LOW, selects CLK, nCLK input. LVTTL / LVCMOS interface levels. | | | | 13, 17 | nc | Unused | | No connect. | | | | 14 | nCLK | Input | Pullup | Inverting differential clock input. | | | | 15 | CLK | Input | Pulldown | Non-inverting differential clock input. | | | | 16 | SCLK | Input | Pulldown | Clock input. LVTTL / LVCMOS interface levels | | | | 18 | $V_{_{\mathrm{DD}}}$ | Power | | Positive supply pin. Connect to 3.3V. | | | | 19 | nCLK_EN | Input | Pullup | Synchronizing clock enable. When LOW, clock outputs follow clock input. When HIGH, Q outputs are forced low, nQ outputs are forced high. LVTTL / LVCMOS interface levels. | | | | 20 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pin. Connect to 1.8V. | | | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 4 | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | #### ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER #### TABLE 3A. CONTROL INPUT FUNCTION TABLE | Inputs | Outputs | | | | |---------|---------------|----------------|--|--| | nCLK_EN | Q0 thru Q4 | nQ0 thru nQ4 | | | | 0 | Enabled | Enabled | | | | 1 | Disabled; LOW | Disabled; HIGH | | | After nCLK\_EN switches, the clock outputs are disabled or enabled following a rising and falling input clock edge as shown in Figure 1. In the active mode, the state of the outputs are a function of the CLK, nCLK inputs as described in Table 3B. FIGURE 1 - nCLK\_EN TIMING DIAGRAM TABLE 3B. CLOCK INPUT FUNCTION TABLE | In | puts | Outputs | | Immust to Outmust Mode | Delevity | |----------------|----------------|------------|--------------|------------------------------|---------------| | CLK, SCLK | nCLK | Q0 thru Q4 | nQ0 thru nQ4 | Input to Output Mode | Polarity | | 0 | 1 | LOW | HIGH | Differential to Differential | Non Inverting | | 1 | 0 | HIGH | LOW | Differential to Differential | Non Inverting | | 0 | Biased; NOTE 1 | LOW | HIGH | Single Ended to Differential | Non Inverting | | 1 | Biased; NOTE 1 | HIGH | LOW | Single Ended to Differential | Non Inverting | | Biased; NOTE 1 | 0 | HIGH | LOW | Single Ended to Differential | Inverting | | Biased; NOTE 1 | 1 | LOW | HIGH | Single Ended to Differential | Inverting | NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels". #### ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DDx</sub> 4.6V $\begin{array}{ll} \text{Inputs, V}_{\text{I}} & -0.5\text{V to V}_{\text{DD}} + 0.5\text{V} \\ \text{Outputs, V}_{\text{O}} & -0.5\text{V to V}_{\text{DDO}} + 0.5\text{V} \\ \text{Package Thermal Impedance, } \theta_{\text{JA}} & 73.2^{\circ}\text{C/W (0 lfpm)} \\ \text{Storage Temperature, T}_{\text{STG}} & -65^{\circ}\text{C to } 150^{\circ}\text{C} \\ \end{array}$ Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Input Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Power Supply Voltage | | 1.6 | 1.8 | 2.0 | V | | I <sub>DD</sub> | Power Supply Current | | | TBD | | mA | | I <sub>DDO</sub> | Output Supply Current | | | TBD | | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Parameter | | Minimum | Typical | Maximum | Units | |-----------------|---------------------|------------------|--------------------------------------------------|---------|---------|-----------------------|-------| | V | Input High Voltage | nCLK_EN, CLK_SEL | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH</sub> | Imput riigh voltage | SCLK | | 2 | | $V_{DD} + 0.3$ | V | | V | 1 (1 )/16 | nCLK_EN, CLK_SEL | | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Voltage | SCLK | | -0.3 | | 1.3 | V | | | Input High Current | nCLK_EN | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μA | | I <sub>IH</sub> | Input High Current | SCLK, CLK_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | | Input Low Current | nCLK_EN | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | I <sub>IL</sub> | Input Low Current | SCLK, CLK_SEL | $V_{DD} = 3.465 \text{V}, \ V_{IN} = 0 \text{V}$ | -5 | | | μA | Table 4C. Differential DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------|-----------------------------------------|------|--------------------------------|---------|---------|------------------------|-------| | | Input High Current | nCLK | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | I <sub>IH</sub> | Input High Current | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | | Input Low Current | nCLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | I I <sub>IL</sub> | | CLK | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μA | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 | | | 0.5 | | V <sub>DD</sub> - 0.85 | ٧ | NOTE 1: For single ended applications the maximum input voltage for CLK, nCLK is $V_{pp}$ + 0.3V. NOTE 2: Common mode voltage is defined as $\rm V_{\rm in}$ #### ICS85214 ## Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER Table 4D. LVHSTL DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|------------------------------------------|---------|--------------------------------------------------------------|-------| | V <sub>OH</sub> | Output High Voltage;<br>NOTE 1 | | 1 | | 1.4 | V | | V <sub>OL</sub> | Output Low Voltage;<br>NOTE 1 | | 0 | | 0.4 | > | | V <sub>ox</sub> | Output Crossover Voltage | | $40\% \times (V_{OH} - V_{OL}) + V_{OL}$ | | 60% x (V <sub>OH</sub> - V <sub>OL</sub> ) + V <sub>OL</sub> | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.1 | ٧ | NOTE 1: Outputs terminated with $50\Omega$ to ground. Table 5. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|------------------------------|-----------|--------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 650 | MHz | | | Propagation Delay; | CLK, nCLK | <i>f</i> ≤ 650MHz | | 1.4 | | ns | | ι <sub>PD</sub> | | SCLK | <i>f</i> ≤ 650MHz | | 1.6 | | ns | | tsk(o) | Output Skew; NOTE 2, 4 | | | | TBD | | ps | | tsk(pp) | Part-to-Part Skew; NOTE 3, 4 | | | | TBD | | ps | | t <sub>R</sub> | Output Rise Time | | 20% to 80% @ 50MHz | 300 | | 700 | ps | | t <sub>F</sub> | Output Fall Time | | 20% to 80% @ 50MHz | 300 | | 700 | ps | | odc | Output Duty Cycle | | | 45 | | 55 | % | All parameters measured at 150MHz unless noted otherwise. The cycle to cycle jitter on the input will equal the jitter on the output. The part does not add jitter. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. ## ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER ## PARAMETER MEASUREMENT INFORMATION ## ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER ## APPLICATION INFORMATION WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{cc}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the $V_REF$ in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{cc} = 3.3$ V, $V_REF$ should be 1.25V and R2/R1 = 0.609. #### ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER #### Power Considerations This section provides information on power dissipation and junction temperature for the ICS85214. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS85214 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 50mA = 173.3mW - Power (outputs)<sub>MAX</sub> = 32.8mW/Loaded Output pair If all outputs are loaded, the total power is 5 \* 32.8mW = 164mW Total Power MAX (3.465V, with all outputs switching) = 173.3mW + 164mW = 337.3mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125°C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd_{total} + T_{A}$ Tj = Junction Temperature $\theta_{IA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.337\text{W} * 66.6^{\circ}\text{C/W} = 92.4^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{JA}$ For 20-pin TSSOP, Forced Convection ## 0200500Single-Layer PCB, JEDEC Standard Test Boards114.5°C/W98.0°C/W88.0°C/WMulti-Layer PCB, JEDEC Standard Test Boards73.2°C/W66.6°C/W63.5°C/W **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. θ , by Velocity (Linear Feet per Minute) ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVHSTL output driver circuit and termination are shown in Figure 3. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load. Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$\begin{split} & Pd\_H = (V_{OH\_MAX}/R_L) * (V_{DDO\_MAX} - V_{OH\_MAX}) \\ & Pd\_L = (V_{OL\_MAX}/R_L) * (V_{DDO\_MAX} - V_{OL\_MAX}) \end{split}$$ $$\begin{array}{ll} Pd\_H = & (1.0V/50\Omega) * (2V - 1.0V) = \textbf{20mW} \\ Pd\_L = & (0.4V/50\Omega) * (2V - 0.4V) = \textbf{12.8mW} \end{array}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32.8mW ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER ## RELIABILITY INFORMATION Table 7. $\theta_{_{JA}} \text{vs. A} \text{ir Flow Table}$ ## $\boldsymbol{\theta}_{\text{JA}}$ by Velocity (Linear Feet per Minute) 0200500Single-Layer PCB, JEDEC Standard Test Boards114.5°C/W98.0°C/W88.0°C/WMulti-Layer PCB, JEDEC Standard Test Boards73.2°C/W66.6°C/W63.5°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS85214 is: 674 ## ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER #### PACKAGE OUTLINE - G SUFFIX TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | | |---------|-------------|---------|--|--| | STWIBOL | Minimum | Maximum | | | | N | 2 | 20 | | | | Α | | 1.20 | | | | A1 | 0.05 | 0.15 | | | | A2 | 0.80 | 1.05 | | | | b | 0.19 | 0.30 | | | | С | 0.09 | 0.20 | | | | D | 6.40 | 6.60 | | | | E | 6.40 [ | BASIC | | | | E1 | 4.30 | 4.50 | | | | е | 0.65 I | BASIC | | | | L | 0.45 | 0.75 | | | | α | 0° | 8° | | | | aaa | | 0.10 | | | Reference Document: JEDEC Publication 95, MO-153 ## ICS85214 Low Skew, 1-to-5 DIFFERENTIAL-TO-LVHSTL FANOUT BUFFER #### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|------------|--------------------------------|-------------|-------------| | ICS85214AG | ICS85214AG | 20 lead TSSOP | 72 per tube | 0°C to 70°C | | ICS85214AG | ICS85214AG | 20 Lead TSSOP on Tape and Reel | 2500 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.