# 1:5 DIFFERENTIAL-TO-LVHSTL ZERO DELAY CLOCK GENERATOR # GENERAL DESCRIPTION The ICS8725-01 is a highly versatile 1:5 Differential-to-LVHSTL clock generator and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8725-01 has a fully integrated PLL and can be configured as zero delay buffer, multiplier or divider, and has an output frequency range of 31.25MHz to 700MHz. The reference divider, feedback divider and output divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL\_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers. # **F**EATURES - 5 differential LVHSTL outputs - · Selectable differential CLKx, nCLKx input pairs - CLKx, nCLKx pairs can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL - Output frequency range: 31.25MHz 700MHz - Input frequency range: 31.25MHz 700MHz - VCO range: 250MHz 700MHz - External feedback for "zero delay" clock regeneration with configurable frequencies - Programmable dividers allow for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8 - Static phase offset: ±100psCycle-to-cycle jitter: 25ps - · Output skew: 25ps - 3.3V core, 1.8V output operating supply - 0°C to 70°C ambient operating temperature - Industrial temperature information available upon request # **BLOCK DIAGRAM** # PLL\_SEL CLK0 nCLK0 nCLK1 nCLK1 nCLK1 PLL SEL0 SEL1 SEL2 SEL3 MR # PIN ASSIGNMENT **32-Lead LQFP**7mm x 7mm x 1.4mm package body **Y Package**Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ty | уре | Description | |-------------------|------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SEL0 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 2 | SEL1 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 3 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 4 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 5 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 6 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 7 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1, nCLK1. When LOW, selects CLK0, nCLK0. LVCMOS interface levels. | | 8 | MR | Input | Pulldown | Master reset. Resets the output divider. LVCMOS interface levels. | | 9, 32 | V <sub>DD</sub> | Power | | Positive supply pins. Connect to 3.3V. | | 10 | nFB_IN | Input | Pullup | Feedback input to phase detector for regenerating clocks with "zero delay". | | 11 | FB_IN | Input | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay". | | 12 | SEL2 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 13, 28 | GND | Power | | Power supply ground. Connect to ground. | | 14, 15 | nQ0, Q0 | Output | | Differential output pair. LVHSTL interface levels. | | 16, 17,<br>24, 25 | V <sub>DDO</sub> | Power | | Output supply pins. Connect to 1.8V. | | 18, 19 | nQ1, Q1 | Output | | Differential output pair. LVHSTL interface levels. | | 20, 21 | nQ2, Q2 | Output | | Differential output pair. LVHSTL interface levels. | | 22, 23 | nQ3, Q3 | Output | | Differential output pair. LVHSTL interface levels. | | 26, 27 | nQ4, Q4 | Output | | Differential output pair. LVHSTL interface levels. | | 29 | SEL3 | Input | Pulldown | Determines output divider values in Table 3. LVCMOS interface levels. | | 30 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. Connect to 3.3V. | | 31 | PLL_SEL | Input | Pullup | Selects between the PLL and reference clock as the input to the dividers. When LOW, selects reference clock. When HIGH, selects PLL. LVCMOS interface levels. | NOTE: Pullup and Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 4 | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | TABLE 3A. CONTROL INPUT FUNCTION TABLE | | | | Inputs | | Outputs PLL_SEL = 1 PLL Enable Mode | |------|------|------|--------|----------------------------------|-------------------------------------| | SEL3 | SEL2 | SEL1 | SEL0 | Reference Frequency Range (MHz)* | Q0 - Q4, nQ0 - nQ4 | | 0 | 0 | 0 | 0 | 250 - 700 | ÷ 1 | | 0 | 0 | 0 | 1 | 125 - 350 | ÷ 1 | | 0 | 0 | 1 | 0 | 62.5 - 175 | ÷ 1 | | 0 | 0 | 1 | 1 | 31.25 - 87.5 | ÷ 1 | | 0 | 1 | 0 | 0 | 250 - 700 | ÷ 2 | | 0 | 1 | 0 | 1 | 125 - 350 | ÷ 2 | | 0 | 1 | 1 | 0 | 62.5 - 175 | ÷ 2 | | 0 | 1 | 1 | 1 | 250 - 700 | ÷ 4 | | 1 | 0 | 0 | 0 | 125 - 350 | ÷ 4 | | 1 | 0 | 0 | 1 | 250 - 700 | ÷ 8 | | 1 | 0 | 1 | 0 | 125 - 350 | x 2 | | 1 | 0 | 1 | 1 | 62.5 - 175 | x 2 | | 1 | 1 | 0 | 0 | 31.25 - 87.5 | x 2 | | 1 | 1 | 0 | 1 | 62.5 - 175 | x 4 | | 1 | 1 | 1 | 0 | 31.25 - 87.5 | x 4 | | 1 | 1 | 1 | 1 | 31.25 - 87.5 | x 8 | \*NOTE: VCO frequency range for all configurations above is 250 to 700MHz. TABLE 3B. PLL BYPASS FUNCTION TABLE | | Inp | Outputs PLL_SEL = 0 PLL Bypass Mode | | | |------|------|-------------------------------------|------|--------------------| | SEL3 | SEL2 | SEL1 | SEL0 | Q0 - Q4, nQ0 - nQ4 | | 0 | 0 | 0 | 0 | ÷ 4 | | 0 | 0 | 0 | 1 | ÷ 4 | | 0 | 0 | 1 | 0 | ÷ 4 | | 0 | 0 | 1 | 1 | ÷ 8 | | 0 | 1 | 0 | 0 | ÷ 8 | | 0 | 1 | 0 | 1 | ÷ 8 | | 0 | 1 | 1 | 0 | ÷ 16 | | 0 | 1 | 1 | 1 | ÷ 16 | | 1 | 0 | 0 | 0 | ÷ 32 | | 1 | 0 | 0 | 1 | ÷ 64 | | 1 | 0 | 1 | 0 | ÷ 2 | | 1 | 0 | 1 | 1 | ÷ 2 | | 1 | 1 | 0 | 0 | ÷ 4 | | 1 | 1 | 0 | 1 | ÷ 1 | | 1 | 1 | 1 | 0 | ÷ 2 | | 1 | 1 | 1 | 1 | ÷ 1 | # 1:5 DIFFERENTIAL-TO-LVHSTL ZERO DELAY CLOCK GENERATOR ### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DDx</sub> 4.6V $\begin{array}{ll} \text{Inputs, V}_{\text{I}} & -0.5 \text{V to V}_{\text{DD}} + 0.5 \text{ V} \\ \text{Outputs, V}_{\text{O}} & -0.5 \text{V to V}_{\text{DDO}} + 0.5 \text{V} \\ \text{Package Thermal Impedance, } \theta_{\text{JA}} & 47.9 ^{\circ}\text{C/W (0 lfpm)} \\ \text{Storage Temperature, T}_{\text{STG}} & -65 ^{\circ}\text{C to } 150 ^{\circ}\text{C} \end{array}$ Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 1.6 | 1.8 | 2.0 | V | | I <sub>DD</sub> | Power Supply Current | | | | 120 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 15 | mA | | I <sub>DDO</sub> | Output Supply Current | No Load | | 0 | | mA | **TABLE 4B. LVCMOS/LVTTL DC CHARACTERISTICS,** $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $TA = 0^{\circ}C$ TO $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----------------------------------------|------------------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | | Innut High Current | CLK_SEL, MR, SEL0,<br>SEL1, SEL2, SEL3 | $^{*}V_{_{DDX}} = V_{_{IN}} = 3.465V$<br>$V_{_{DDO}} = 2V$ | | | 150 | μΑ | | I 'IH | Input High Current | PLL_SEL | $^{*}V_{_{DDX}} = V_{_{IN}} = 3.465V$<br>$V_{_{DDO}} = 2V$ | | | 5 | μΑ | | | Innut Low Current | CLK_SEL, MR, SEL0,<br>SEL1, SEL2, SEL3 | $^{*}V_{DDx} = 3.465V,$<br>$V_{DDO} = 2V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Input Low Current | PLL_SEL | $^*V_{_{DDX}} = 3.465V, V_{_{DDO}} = 2V, V_{_{IN}} = 0V$ | -150 | | | μΑ | <sup>\*</sup>NOTE: $V_{DDx}$ denotes $V_{DD}$ and $V_{DDA}$ . $\textbf{TABLE 4C. Differential DC Characteristics,} \ \ V_{DD} = V_{DDA} = 3.3V \pm 5\%, \ V_{DDO} = 1.8V \pm 0.2V, \ TA = 0^{\circ}C \ \text{to } 70^{\circ}C \ \text{TABLE 4C.}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------|--------------------------|-----------------------------------|---------|---------|------------------------|-------| | | Input | CLK0, CLK1, FB_IN | $^*V_{DDx} = V_{IN} = 3.465V$ | | | 150 | μΑ | | ' <sub>IH</sub> | High Current | nCLK0, nCLK1, nFB_IN | $^*V_{DDx} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | Input | CLK0, CLK1, FB_IN | $^*V_{DDx} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Low Current | nCLK0, nCLK1, nFB_IN | $^*V_{DDx} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak In | put Voltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode | Input Voltage; NOTE 1, 2 | | 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLKx, nCLKx is V<sub>DD</sub> + 0.3V. NOTE 2: Common mode voltage is defined as $\rm V_{IH}.$ <sup>\*</sup>NOTE: $V_{DDx}$ denotes $V_{DD}$ and $V_{DDA}$ . # ICS8725-01 # 1:5 DIFFERENTIAL-TO-LVHSTL ZERO DELAY CLOCK GENERATOR Table 4D. LVHSTL DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|----------------------------------------------|---------|--------------------------------------------------------------|-------| | V <sub>OH</sub> | Output High Voltage;<br>NOTE 1 | | 1 | | 1.4 | V | | V <sub>OL</sub> | Output Low Voltage;<br>NOTE 1 | | 0 | | 0.4 | V | | V <sub>ox</sub> | Output Crossover Voltage | | $40\% \text{ x } (V_{OH} - V_{OL}) + V_{OL}$ | | 60% x (V <sub>OH</sub> - V <sub>OL</sub> ) + V <sub>OL</sub> | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.1 | ٧ | NOTE 1: Outputs terminated with $50\Omega$ to ground. Table 5. Input Frequency Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------|-----------------|--------------|-----------------|---------|---------|---------|-------| | f | Input Fraguency | CLK0, nCLK0, | PLL_SEL = 1 | 31.25 | | 700 | MHz | | IN | Input Frequency | CLK1, nCLK1 | PLL_SEL = 0 | | | 700 | MHz | Table 6. AC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|-----------------------------|---------------|----------|---------------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 700 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | PLL_SEL = 0V $f \le 700MHz$ | 3.4 | 3.9 | 4.4 | ns | | t(Ø) | Static Phase Offset; NOTE 2, 5 | PLL_SEL = 3.3V | -100 | | 100 | ps | | tsk(o) | Output Skew; NOTE 3, 5 | | | | 25 | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 5, 6 | | | | 25 | ps | | <i>t</i> jit(Ø) | Phase Jitter; NOTE 4, 5, 6 | | | | ±50 | ps | | t_ | PLL Lock Time | | | | 1 | ms | | t <sub>R</sub> | Output Rise Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | t <sub>F</sub> | Output Fall Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | t <sub>PW</sub> | Output Pulse Width | | tcycle/2 - 85 | tcycle/2 | tcycle/2 + 85 | ps | All parameters measured at $f_{MAX}$ unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as the time difference between the input reference clock and the averaged feedback input signal across alll conditions, when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at output differential cross points. NOTE 4: Phase litter is dependent on the input source used. NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. NOTE 6: Characterized at VCO frequency of 622MHz. # PARAMETER MEASUREMENT INFORMATION # 1:5 DIFFERENTIAL-TO-LVHSTL ZERO DELAY CLOCK GENERATOR # ICS8725-01 # 1:5 DIFFERENTIAL-TO-LVHSTL ZERO DELAY CLOCK GENERATOR # APPLICATION INFORMATION WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 9 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the $V_{REF}$ in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{DD} = 3.3V$ , $V_{REF}$ should be 1.25V and R2/R1 = 0.609. ### LAYOUT GUIDELINE The schematic of the ICS8725-01 layout example is shown in *Figure 10*. The ICS8725-01 recommended PCB board layout for this example is shown in *Figure 11*. This layout example is used as a general guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stacking of the P.C. board. FIGURE 10 - ICS8725-01 LVHSTL ZERO DELAY BUFFER SCHEMATIC EXAMPLE # ICS8725-01 # 1:5 DIFFERENTIAL-TO-LVHSTL ZERO DELAY CLOCK GENERATOR The following component footprints are used in this layout example: All the resistors and capacitors are size 0603. ### POWER AND GROUNDING Place the decoupling capacitors C1, C6, C2, C4, and C5, as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R7, C11, and C16 should be placed as close to the $V_{\tiny DDA}$ pin as possible. ### **CLOCK TRACES AND TERMINATION** Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. - The differential $50\Omega$ output traces should have same length. - Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. - Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. - To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a spearation of at least three trace widths between the differential clock trace and the other signal trace. - Make sure no other signal traces are routed between the clock trace pair. - The matching termination resistors should be located as close to the receiver input pins as possible. FIGURE 11 - PCB BOARD LAYOUT FOR ICS8725-01 # **POWER CONSIDERATIONS** This section provides information on power dissipation and junction temperature for the ICS8725-01. Equations and example calculations are also provided. ### 1. Power Dissipation. The total power dissipation for the ICS8725-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* (I<sub>DD MAX</sub> + I<sub>DDA MAX</sub>) = 3.465V \* (120mA + 15mA) = 468mW - Power (outputs)<sub>MAX</sub> = 32.8mW/Loaded Output pair If all outputs are loaded, the total power is 5 \* 32.8mW = 164mW **Total Power** $_{MAX}$ (3.465V, with all outputs switching) = 468mW + 164mW = **632mW** ### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{\text{TM}}$ devices is 125°C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd_{total} + T_{A}$ Tj = Junction Temperature $\theta_{1A}$ = junction-to-ambient thermal resistance Pd\_total = Total device power dissipation (example calculation is in section 1 above) $T_{\Delta}$ = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.632\text{W} * 42.1^{\circ}\text{C/W} = 96.6^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{\text{JA}}$ for 32-pin LQFP, Forced Convection | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. $\theta_{LA}$ by Velocity (Linear Feet per Minute) # 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVHSTL output driver circuit and termination are shown in Figure 12. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load. Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$\begin{split} & Pd\_H = (V_{OH\_MIN}/R_L) * (V_{DD\_MAX} - V_{OH\_MIN}) \\ & Pd\_L = (V_{OL\_MAX}/R_L) * (V_{DD\_MAX} - V_{OL\_MAX}) \end{split}$$ $$\begin{split} \text{Pd\_H} &= (1\text{V}/50\Omega) * (2\text{V - 1V}) = \textbf{20mW} \\ \text{Pd\_L} &= (0.4\text{V}/50\Omega) * (2\text{V - 0.4V}) = \textbf{12.8mW} \end{split}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32.8mW # RELIABILITY INFORMATION # Table 8. $\theta_{\text{JA}} \text{vs. A} \text{IR Flow Table}$ # $\theta_{\text{JA}}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. # TRANSISTOR COUNT The transistor count for ICS8725-01 is: 2969 TABLE 9. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |-----------------------------------------------|------------|---------|---------|--|--|--| | SYMBOL | ВВА | | | | | | | | МІМІМИМ | NOMINAL | MAXIMUM | | | | | N | 32 | | | | | | | Α | | | 1.60 | | | | | <b>A</b> 1 | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.30 | 0.37 | 0.45 | | | | | С | 0.09 | | 0.20 | | | | | D | 9.00 BASIC | | | | | | | D1 | 7.00 BASIC | | | | | | | D2 | 5.60 Ref. | | | | | | | E | 9.00 BASIC | | | | | | | E1 | 7.00 BASIC | | | | | | | E2 | 5.60 Ref. | | | | | | | е | 0.80 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | θ | 0° | | 7° | | | | | ccc | | | 0.10 | | | | Reference Document: JEDEC Publication 95, MS-026 # TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|--------------|-------------------------------|--------------|-------------| | ICS8725AY-01 | ICS8725AY-01 | 32 Lead LQFP | 250 per tray | 0°C to 70°C | | ICS8725AY-01T | ICS8725AY-01 | 32 Lead LQFP on Tape and Reel | 1000 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. | REVISION HISTORY SHEET | | | | | | |------------------------|-------|------|----------------------------------------------------------|----------|--| | Rev | Table | Page | Description of Change | Date | | | _ | | 1 | Updated Block Diagram. | 11/2/01 | | | A | 6 | 5 | Changed PLL Reference Zero Delay to Static Phase Offset. | 11/2/01 | | | _ | 3A | 3 | Added note at bottom of the table. | 11/20/01 | | | A | 6 | 5 | Added Note 6. | 11/20/01 | | | | | | | | |