#### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 1/21 #### **FEATURES** - Real-time interpolator with a programmable resolution of up to 256 steps/period - Calibration features permit adaptation of distorted sine/cosine signals - ♦ Output with A/B/Z incremental signals of up to 400kHz, as a parallel 8-bit absolute vector or via a serial interface - Error messaging with excessive input frequency - ♦ Programmable index position - ◆ Fast 24-bit multiturn counting (position capture with target position interrupt) - ♦ 8-bit µP interface - Interrupt controller - Adjustable clock oscillator - Front-end amplifiers configurable externally - Chip setup can be loaded from a serial EEPROM - ♦ TTL-compatible inputs, TTL-/CMOS-compatible outputs - Inputs and outputs protected against destruction by ESD #### **APPLICATIONS** - Absolute and incremental angle interpolation from orthogonal sinusoidal input signals - Interpolating interface for MR sensors and optical analog encoders #### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 2/21 #### **DESCRIPTION** iC-NG is a monolithic A/D converter which determines the angle value of two sinusoidal input signals phaseshifted at 90° with a given resolution and hysteresis. In this process a cycle is divided into 8 segments; each of these segments can be given a resolution of up to 32 angular steps. Resolutions of 1 to 256 divisions per cycle are possible. The converter can be adjusted for each individual segment to suit various types of input signal, meaning that even distorted sine signals or triangular signals, for example, can be converted. In addition, the direction of rotation can be inverted and the zero position can be set in steps of 45°. Output values and parameters are stored in registers connected to the internal 8-bit data bus. A parallel microcontroller interface gives read and write access to these registers. If an EEPROM is connected to the serial interface, the chip setup can be automatically read in following a reset. The output value consists of an 8-bit word for interpolation within a cycle and a 24-bit position counter which logs the number of turns. In addition to normal accessibility, the output value can also be transferred serially. The position counter can be reset via the zero pulse or stopped and started using the bi-directional MFP pin. When programmed as an output, pin MFP shows the change in output value or indicates when a certain position has been reached (interrupt output). After a reset, the interpolation result is correct after just a few clock cycles, even with static input signals. If incremental mode is selected, the changes in angle are output as square-wave signals phase-shifted at 90° at pins D0(AX) and D1(BX) with a selected resolution and at pins D3(A4) and D4(B4) with a resolution of four. The suitably prepared zero signal is at D2(ZX) and D5(Z4). Pin D6(ROT) shows the direction of rotation. Tracks AX and BX are EX-OR-gated at pin D7(AXB). The front-end amplifier connections are all lead out, enabling current or voltage inputs to be made. Complementary input signals can also be connected. The front-end amplifiers are compensated internally; the value of compensation can be programmed. The internal clock frequency can be adjusted using an external resistor or can be fed in via pin RCLK. The clock pulses which occur between two changes in output are counted in order to calculate the number of revolutions. Low voltage and excessive input frequency errors are signaled at output NER (open drain). These error codes are stored in the relevant register. ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 3/21 #### PACKAGE SO28, SSOP28 to JEDEC Standard #### **PIN CONFIGURATION SO28** (top view) #### **PIN FUNCTIONS** | No. | Name | Function | |-----|-------|-------------------------------------------| | 1 | NER | Error Message Output, low active | | 2 | MFP | Multi-Functional I/O Pin | | 3 | NRD | Read Signal, low active 1) / SSI Clock | | 4 | NWR | Write Signal, low active 1) / SSI Output | | 5 | D0 | Data Bus / Incremental Output A (AX) | | 6 | D1 | Data Bus / Incremental Output B (BX) | | 7 | D2 | Data Bus / Index Output Z (ZX) | | 8 | D3 | Data Bus / Sine-to-Square Output A (A4) | | 9 | D4 | Data Bus / Cosine-to-Square Output B (B4) | | 10 | D5 | Data Bus / Index-to-Square Output Z (Z4) | | 11 | D6 | Data Bus / CW-CCW Signal (ROT) | | 12 | D7 | Data Bus / AX EXOR BX (AXB) | | 13 | RCLK | Clock Input / Clock Oscillator Setting | | 14 | VDD | +5V Supply Voltage | | 15 | VREF | Reference Center Voltage | | 16 | PZERO | Zero Amplifier Positive Input | | 17 | NZERO | Zero Amplifier Negative Input | | 18 | ZERO | Zero Amplifier Output | | 19 | PCOS | Cosine Amplifier Positive Input | | 20 | NCOS | Cosine Amplifier Negative Input | | 21 | COS | Cosine Amplifier Output | | 22 | PSIN | Sine Amplifier Positive Input | | 23 | NSIN | Sine Amplifier Negative Input | | 24 | SIN | Sine Amplifier Output | | 25 | GND | Ground | | 26 | NRES | Reset, low active | | 27 | SDA | Mode Select / Data (Serial Interface) | | 28 | SCL | Mode Select / Clock (Serial Interface) | Notes: 1) wiring to VDD recommended when not in use. #### **PIN CONFIGURATION SSOP28 5.3mm** (top view) ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 4/21 #### **ABSOLUTE MAXIMUM RATINGS** Values beyond which damage may occur; device operation is not guaranteed. | Item | Symbol | Parameter | Conditions | Fig. | | | Unit | |------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------|------|---------|------| | | | | | | Min. | Max. | | | G001 | VDD | Supply Voltage | | | -0.3 | 6.0 | V | | G002 | V() | Voltage at<br>SIN, NSIN, PSIN, COS, NCOS, PCOS,<br>ZERO, NZERO, PZERO, VREF, MFP,<br>RCLK, NER, D07, NRD, NWR,<br>NRES, SCL, SDA | | | -0.3 | VDD+0.3 | V | | G003 | Imx(VDD) | Current in VDD | | | -50 | 50 | mA | | G004 | Imx(GND) | Current in GND | | | -50 | 50 | mA | | G005 | lc() | Current in Clamping Diodes SIN,<br>NSIN, PSIN, COS, NCOS, PCOS, ZE-<br>RO, NZERO, PZERO, VREF, MFP,<br>RCLK, NER, D07, NRD, NWR,<br>NRES, SCL, SDA | MFP, D07, NWR with input function | | -5 | 5 | mA | | G006 | I() | Current in SIN, COS, ZERO, VREF,<br>MFP, NER, D07, NWR, SCL | MFP, D07, NWR with output function | | -10 | 10 | mA | | G007 | llu() | Pulse Current in all Pins<br>(Latch-Up Strength) | pulse duration ≤ 10µs | | -100 | 100 | mA | | E001 | Vd() | ESD Susceptibility at all Pins | MIL-STD-883, Method 3015, HBM; 100pf discharged through 1.5k $Ω$ | | | 2 | kV | | TG1 | Tj | Junction Temperature | | | -40 | 150 | °C | | TG2 | Ts | Storage Temperature | | | -40 | 150 | °C | #### **THERMAL DATA** Operating conditions: VDD= $5V \pm 10\%$ | Item | Symbol | Parameter | Conditions | Fig. | | | | Unit | |------|--------|-----------------------------------------|------------|------|------|------|------|------| | | | | | | Min. | Тур. | Max. | | | T1 | Та | Operating Ambient Temperature Range | | | -20 | | 70 | °C | | | | (extended temperature range on request) | | | | | | | ## 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 5/21 #### **ELECTRICAL CHARACTERISTICS** Operating conditions: VDD= 5V ±10%, Tj= -40..125°C, unless otherwise noted. | ltem | Symbol | Parameter | Conditions | Tj | Fig. | | I | I | Unit | |-------|------------|------------------------------------------------------|-------------------------------------------------------|----|------|------|------|-------------|------| | | | | | °C | | Min. | Тур. | Max. | | | Total | Device | T | | | | | | | | | 001 | VDD | Permissible Supply Voltage | | | | 4.5 | | 5.5 | V | | 002 | I(VDD) | Supply Current | outputs not active | | | 5 | | 25 | mA | | 003 | Vt()hi | Input Threshold Voltage hi at D0D7, MFP,NRD,NWR,NRES | | | | | | 2 | V | | 004 | Vt()lo | Input Threshold Voltage Io at D0D7, MFP,NRD,NWR,NRES | | | | 0.8 | | | V | | 005 | Vt()hys | Input Hysteresis at D0D7, MFP,NRD,NWR,NRES | Vt()hys= Vt()hi -Vt()lo | | | 300 | | | mV | | 006 | lin() | Input Current at D0D7, MFP,NRD,NWR,NRES | | | | -1 | | +1 | μA | | 007 | Vs()lo | Saturation Voltage lo at D0D7, MFP | I()= 4mA | | | | | 0.4 | V | | 800 | Vs()hi | Saturation Voltage hi at D0D7, MFP | Vs()hi= VDD -V();<br>I()= -4mA | | | | | 0.4 | V | | E001 | Vc()hi | Clamp Voltage hi at all Pins | Vc()hi= V() -VDD;<br>I()= 5mA, other pins open | | | 0.3 | | 1.5 | V | | E002 | Vc()lo | Clamp Voltage lo at all Pins | I()= 5mA, other pins open | | | -1.5 | | -0.3 | V | | Input | Amplifiers | SIN, COS, INDEX/ZERO | | | | | | | | | 101 | Vin() | Recommended Input Voltage Range | | | | 1 | | 3.5 | Vpp | | 102 | Vos() | Input Offset Voltage | Vin()= 1VVDD -1V | | | -10 | | +10 | mV | | 103 | lin() | Input Current | | | | -50 | | +50 | nA | | 104 | Vcm() | Common Mode Voltage Range | lout()= 0±5mA | | | 0.1 | | VDD-<br>1.0 | V | | 105 | Vs()hi | Saturation Voltage hi | Vs()hi= VDD -V(), lout()= -5mA | | | | | 0.5 | V | | 106 | Vs()lo | Saturation Voltage lo | lout()= 5mA | | | | | 0.5 | V | | 107 | SR0 | Slew-Rate | CL= 0, C <sub>c</sub> = 0 (C <sub>c</sub> programmed) | | | | 4 | | V/µs | | 108 | SR1 | Slew-Rate | CL= 300pF, $C_C$ = 4pF | | | | 2 | | V/µs | | 109 | SR2 | Slew-Rate | $CL= 800pF, C_{C}= 6.4pF$ | | | | 1.2 | | V/µs | | 110 | SR3 | Slew-Rate | CL= 1.5nF, C <sub>c</sub> = 12pF | | | | 0.8 | | V/µs | | 111 | GBW0 | Gain Bandwidth Product | $CL= 0, C_c= 0 (C_c \text{ programmed})$ | | | | 4.1 | | MHz | | 112 | GBW1 | Gain Bandwidth Product | CL= 300pF, C <sub>C</sub> = 4pF | | | | 1 | | MHz | | 113 | GBW2 | Gain Bandwidth Product | CL= 800pF, C <sub>C</sub> = 6.4pF | | | | 0.75 | | MHz | | 114 | GBW3 | Gain Bandwidth Product | CL= 1.5nF, C <sub>c</sub> = 12pF | | | | 0.4 | | MHz | | Refer | ence VREI | F | | | | | | | | | 115 | V(VREF) | Reference Voltage | I(VREF)= 01mA | | | 2.2 | 2.4 | 2.6 | V | | Error | Monitor N | ER | | | | | | | | | 201 | Vs()lo | Saturation Voltage lo at NER | I(NER)= 5mA | | | | 0.2 | 0.7 | V | | 202 | lsc()lo | Short-Circuit Current lo in NER | V(NER)= 0.4VDD+0.3V | | | 5 | | 21 | mA | | 203 | 10() | Leakage Current in NER | V(NER)= 0VDD+0.3V,<br>NER= hi oder VDD< 0.3V | | | | | 10 | μA | | 204 | VDDon | Turn-on Threshold VDD | | | | | 4.7 | | V | | 205 | VDDoff | Undervoltage Threshold VDD | decreasing voltage VDD | | | | 4.5 | | V | | 206 | VDDhys | Hysteresis | VDDhys= VDDon -VDDoff | | | | 200 | | mV | | 207 | VDDerr | Supply Voltage VDD for Monitor<br>Operation | | | | 2.2 | | 5.5 | ٧ | ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 6/21 #### **ELECTRICAL CHARACTERISTICS** Operating conditions: VDD= 5V ±10%, Tj= -40..125°C, unless otherwise noted. | ltem | Symbol | Parameter | Conditions | Tj | Fig. | | | | Unit | |-------|------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|----------------------|------------|----------------------|-------------------| | | | | | °C | | Min. | Тур. | Max. | | | Oscil | lator RCLK | C | | | | | | | | | 301 | fmax | Permissible Oscillator Frequency | | | | | | 5 | MHz | | 302 | fosc | Oscillator Frequency | Rosc= $56k\Omega$<br>Rosc= $9.1k\Omega$ | | | 550<br>2.7 | 630<br>3.1 | 725<br>3.5 | kHz<br>MHz | | 303 | R(RCLK) | Permissible Resistor | | | | 5 | | 500 | kΩ | | 304 | Vt()hi | Threshold Voltage hi | | | | | | 3 | V | | 305 | Vt()lo | Threshold Voltage lo | tw()lo< 10µs | | | 0.8 | | | V | | 306 | Vt()hys | Hysteresis | Vt()hys= Vt()hi -Vt()lo | | | 300 | | | mV | | 307 | tmx()lo | Permissible Pulse Width lo when applying external clock signals | | | | | 14 | 10 | μs | | Seria | EEPROM | Interface SCL, SDA | | | | | | | | | 401 | Vt()hi | Threshold Voltage hi | | | | | | 2 | V | | 402 | Vt()lo | Threshold Voltage Io | | | | 0.8 | | | V | | 403 | Vt()hys | Input Hysteresis | Vt()hys= Vt()hi -Vt()lo | | | 300 | | | mV | | 404 | Vs()lo | Saturation Voltage lo | I()= 4mA | | | | 0.26 | 0.4 | V | | 405 | Vs()hi | Saturation Voltage hi | Vs()hi= VDD -V();<br>I()= -4mA | | | | | 0.4 | V | | 406 | Rpu() | Pull-up Resistor | | | | 5 | 10 | 15 | kΩ | | Conv | erter Accu | racy | | | | | | | | | 501 | AAabs | Absolute Angular Accuracy | referred to 360° input signal; VDD= 5V, V(SIN,COS)= 3Vpp, RES 256, ADAP=0, Tj= -2070°C; Rosc= $56k\Omega$ Rosc= $9.1k\Omega$ Rosc= $9.1k\Omega$ , Tj= -40125°C | | | -0.7<br>-1.4<br>-2.8 | | +0.7<br>+1.4<br>+2.8 | DEG<br>DEG<br>DEG | | 502 | AArel | Relative Angular Accuracy | see 501, referred to period of AX output signal; Rosc= $56k\Omega$ Rosc= $9.1k\Omega$ | | | -10<br>-20 | | +10<br>+20 | %<br>% | ### **ELECTRICAL CHARACTERISTICS DIAGRAMS** Fig. 1: oscillator frequency characteristics. ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 7/21 #### **OPERATING REQUIREMENTS: Logic** Operating conditions: VCC= $5V \pm 10\%$ , Ta= -20..70°C, CL()= 150pF, input levels lo= 0..0.45V, hi= 2.4V..VCC, see Fig. 2 for reference levels and waveforms | ltem | Symbol | Parameter | Conditions | Fig. | | i | Unit | |-------|--------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|---------------|-----------------|------| | | | | | | Min. | Max. | | | Read | l cycle | | | | | | | | I1 | tRD | Read Data Access Time:<br>data valid after NRD hi-lo | 1 <sup>st</sup> access with latching NG and<br>COUNT data | 3 | | 1.5x<br>td(CLK) | | | | | | ongoing access | | | 120 | ns | | 12 | tDF | Read Data Hold Time:<br>ports high impedance after NRD lo-hi | | 3 | | 65 | ns | | 13 | tRL | Required Read Signal Duration at NRD | SSI signal | 3 | 200 | 2.5x<br>td(CLK) | ns | | Write | cycle | | <u> </u> | | | ta(OLIT) | | | 14 | tDW | Write Data Setup Time:<br>data valid before NWR lo-hi | | 3 | 100 | | ns | | 15 | tWD | Write Data Hold Time:<br>data valid after NWR lo-hi | | 3 | 10 | | ns | | 16 | tWL | Required Write Signal Duration at NWR | | 3 | 200 | | ns | | Write | e / read tim | ning | | | | | | | 17 | tcyc | Recovery Time between Cycles: NRD lo-hi to NRD hi-lo, NRD lo-hi to NWR hi-lo, NWR lo-hi to NWR hi-lo, NWR lo-hi to NRD hi-lo | | 3 | 2×<br>td(CLK) | | ns | Fig. 2: reference levels Fig. 3: read / write timing #### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 8/21 #### **DESCRIPTION OF FUNCTIONS** #### Converter principle iC-NG is an analog-digital tracking-type converter (compensation process). The output value is stored in an up/down counter. This is converted to analog voltage by a D/A converter and compared to the input signal by a comparator. The comparator output controls the direction input of the counter. The count direction is maintained until the output voltage of the D/A converter, which is proportional to the output value, corresponds to the value of the input voltage. Fig. 4: core of the TAN D/A converter In contrast to conventional A/D converters, the output value in the sine/digital converter is proportional not to the input voltage but to its phase. In the following, the input value is referred to as "PHI" and the output value as "phi". Fig. 5: converter principle The phase is available at the input in the form A x SIN(PHI) and A x COS(PHI). From the output value, the tangent function is formed in the feedback loop and multiplied by COS(PHI). The result is compared to SIN(PHI). The rule for regulation is as follows: $$A*SIN(\Phi) = A*COS(\Phi) \times TAN(\Phi)$$ Since the tangent function has pole points and cannot be formed over a whole cycle, a cycle is divided into eight segments. For certain segments the input signals are reversed and the cotangent function is formed in the feedback loop. The segment changeover function is indicated in the following table: | | Segments | Com | parator Inputs | |---|---------------|-------------|-------------------------| | 1 | phi= 0°45° | AxSIN(PHI) | A×COS(PHI) × TAN(phi) | | 2 | phi= 45°90° | A×COS(PHI) | A×SIN(PHI) × COT(phi) | | 3 | phi= 90°135° | -A×COS(PHI) | A×SIN(PHI) × COT(phi) | | 4 | phi= 135°180° | A×SIN(PHI) | -A×COS(PHI) × TAN(phi) | | 5 | phi= 180°225° | -A×SIN(PHI) | -A×COS(PHI) × TAN(phi) | | 6 | phi= 225°270° | -A×COS(PHI) | -A×SIN(PHI) × COT(phi) | | 7 | phi= 270°315° | A×COS(PHI) | -A×SIN(PHI) × COT(phi) | | 8 | phi= 315°360° | -A×SIN(PHI) | A×COS(PHI) × TAN(phi) | Fig. 6: segmentation The sine/digital converter automatically runs via the shortest route into the correct segment and thus, with a static input signal, reaches its operating point after a maximum of n/2 clock cycles (n corresponds to the resolution). A converter of the type described above will never reach a quiescent state. With a constant input signal, the counter would continuously increment or decrement one LSB, which is prevented here by hysteresis. A range is set up by the programmable hysteresis on both sides of the counter value and the input signal is checked over two clock cycles as to whether it is still within this range. The output frequency is therefore only half the clock frequency. #### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 9/21 #### **Interfaces** The chip must be configured for the application in use after being switched on and after every reset. The settings and output values are stored in registers in iC-NG. There are various ways of accessing these registers. If a serial EEPROM (e.g. SDA 2516, ST24CO2) is con-nected to pins SDA and SCL, all parameters will be read in automatically from there. The access mode is also determined by the EEPROM (ACCMOD(1:0)). In the absence of an EEPROM, the access mode is set directly by pins SDA and SCL, which are equipped with internal pull-up resistors. Three modes are supported: | | | 1( | |-----|-----|-------------------------| | SDA | SCL | Access Mode (no EEPROM) | | 0 | 0 | Parallel absolute mode | | 1 | 0 | Serial mode | | 1 | 1 | Incremental mode | Fig. 7: access modes #### 1. Parallel-absolute mode This mode is suitable for using iC-NG as peripheral chip in an 8-bit bus system. The registers can be accessed via the data ports D0 to D7, controlled by read / write access inputs NWR and NRD. The two pins should not simultaneously receive low level. Addressing is controlled via an internal address register and a status machine. The internal status (A or B) determines whether write access affects the address register or a data register addressed by it. The chip is in status A after a reset and each read, and in status B after each write (Figure 8). Fig. 8: status control. #### Write access The data to be written is applied to pins D0 to D7 and a low pulse to NWR. The data is accepted with the rising edge at NWR. A write cycle consists of at least two accesses. The register address is given by the first access and the date by the second. The internal address register is automatically increased by one after each write. The registers of successive addresses can thus be easily written without having to reload the address register. A write cycle to address 10 and a subsequent read out are indicated in Figure 9. Fig. 9: write access to address 10 and subsequent read out. #### Read access For a read cycle, the register address is also given first (write access), the data content then being read out with NRD at low. The length of the output value is set to 1..4 bytes with the OUTSEL(1:0) registers. OUTSEL also influences the content of the internal address counter after a read. It is not increased if the length of the output value is set to one byte. Other settings reset the address counter to zero after the highest byte of the output value has been read, otherwise it is increased by one. The outputs remain constant during the read process, even if the relevant register changes (except incremental signals and interrupt and error status). The NG, COUNT and TACHO registers are again stored with the falling edge at NRD if OUTSEL has been programmed to zero or the address counter is at zero. It is thus possible to read a 4-byte output value in four accesses. The interval between two consecutive pulses to NRD or NWR must be at least 3 clock cycles. The cyclic read out of a 2-byte output value (OUTSEL(1:0)= 1) is shown in Figure 10. Fig. 10: cyclic read out of the output value (16-bit). #### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 10/21 #### 2. Synchronous-serial mode with 33-bit format In this mode, communication is via a synchronous twowire connection. The registers cannot be accessed; only the output value and the error bit are transmitted. The two-wire connection exists of a clock input (NRD) and a data output with driver at NWR. Data transmission is controlled externally by the clock line. The output value is latched with the first falling edge at NRD. With every subsequent rising edge the output value is serially output to NWR in binary code, beginning with the MSB set by OUTSEL. The error bit is transmitted after the output value. In this mode, pin SDA can be used as serial data input. The data read in here at the beginning of the data transmission is output after the error bit. A cyclic read out can be achieved by linking NWR to SDA. A one is output after the error bit as a stop bit. To store the output value for a new data transmission, an interval of at least 64 clock pulses must be maintained at the clock input. Fig. 11: synchronous-serial data transmission. #### 3. Incremental mode Here, every change of angle with respect to the set resolution is signaled as a change in output on track DO(AX) or D1(BX). The square-wave signals produced have a phase shift of plus or minus 90°, depending on the direction of rotation. In addition, the input signals are compared to reference voltage VREF and output to pins D3(A4) and D4(B4). This corresponds to a resolution of four. The zero signals, suitably prepared, are available at pins D2(ZX) and D5(Z4). A direction signal is also output to D6(ROT) and signals AX and BX are EX-ORgated at D7(AXB). Incremental mode can be emulated in parallel-absolute mode by reading address 4. #### Resolution RES(4:0) and RES(6,5) One period of the input signal is internally divided into eight segments. The following segments [45°..90°, 90°..135°, 135°..180° etc. to 360°] are mapped on the first segment [0°..45°]. The resulting output resolution thus amounts to 8 times that of the TAN D/A converter. The converter resolution per segment can be set to all whole-number values between 17 and 32. Subresolutions result only if every nth subdivision is used. A further decrease is possible by effecting a right shift by n-bit of the output value. The following table shows all possible settings and resulting resolutions. With equal values, settings with more favorable characteristics are shown in bold type. ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 11/21 | | | TAN D/A Converter Resolution (per segment) | | | | | | | | | | | | | | | | |----------------------------|------------|--------------------------------------------|-----------------|------------------|-----------------|------------------------|-----------------|------------------|-----------------|-----------------------------|-----------------|-------------------|-----------------|-----------------------|-----------------|-----------------|-----------------| | Reso | lution | 32 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | | | 1 "00" | <b>256</b> [1F] | <b>248</b> [1E] | <b>240</b> [1D] | <b>232</b> [1C] | <b>224</b> [1B] | <b>216</b> [1A] | <b>208</b> [19] | <b>200</b> [18] | <b>192</b> [17] | <b>184</b> [16] | <b>176</b> [15] | <b>168</b> [14] | <b>160</b> [13] | <b>152</b> [12] | <b>144</b> [11] | <b>136</b> [10] | | pesn s | 2 "00" | <b>128</b> [0F] | | <b>120</b> [0E] | | <b>112</b> [0D] | | <b>104</b> [0C] | | <b>96</b> [0B] | | <b>88</b><br>[0A] | | <b>80</b> [09] | | <b>72</b> [08] | | | all n-th subdivisions used | 4 "00" | <b>64</b> [07] | | | | <b>56</b> [06] | | | | <b>48</b> [05] | | | | <b>40</b> [04] | | | | | n-th su | 8 "00" | <b>32</b> [03] | | | | | | | | <b>24</b> [02] | | | | | | | | | <u>8</u> | 16<br>"00" | <b>16</b> [01] | | | | | | | | | | | | | | | | | | 32<br>"00" | <b>8</b><br>[00] | | | | | | | | | | | | | | | | | ı-bit | 1 "01" | 128<br>64<br>32<br>16<br>8 | 124 | 120<br><b>60</b> | 116 | 112<br>56<br><b>28</b> | 108 | 104<br><b>52</b> | 100 | 96<br>48<br>24<br><b>12</b> | 92 | 88<br><b>44</b> | 84 | 80<br>40<br><b>20</b> | 76 | 72<br><b>36</b> | 68 | | right shift by n-bit | 2 "10" | 64<br>32<br>16<br>8<br>4 | 62 | 60<br><b>30</b> | 58 | 56<br>28<br><b>14</b> | 54 | 52<br><b>26</b> | 50 | 48<br>24<br>12<br><b>6</b> | 46 | 44<br><b>22</b> | 42 | 40<br>20<br><b>10</b> | 38 | 36<br><b>18</b> | 34 | | | 3 "11" | 32<br>16<br>8<br>4<br>2<br><b>1</b> | 31 | 30<br><b>15</b> | 29 | 28<br>14<br><b>7</b> | 27 | 26<br><b>13</b> | 25 | 24<br>12<br>6<br><b>3</b> | 23 | 22<br><b>11</b> | 21 | 20<br>10<br><b>5</b> | 19 | 18<br><b>9</b> | 17 | Fig. 12: programming the resolution: hexadecimal [1F] for RES(4:0), binary "00" for RES(6:5). #### **Hysteresis** If the maximum possible converter resolution is not used, hysteresis can be obtained from free resolution steps. In so doing, the resolution chosen determines the number of possible hysteresis settings. The following are possible in compliance with the upper half of the table of resolution printed above: | F | | Hysteresis given in % (resistive) | | | | | | | | | | | | | | | | | |---|----|-----------------------------------|-----|----|----|----|----|----|----|----|----|-----|----|----|-----|----|----|-----| | 5 | | 0 | 625 | | | 25 | | | | 50 | | 62. | | 75 | 81. | | | 100 | | | | | | 5 | 5 | | 25 | 5 | 75 | | 25 | 5 | 75 | | 25 | 5 | 75 | | | | 1 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | 30 | | | 2 | 20 | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | 30 | | | 4 | 20 | - | - | - | - | - | - | - | 28 | - | - | - | - | - | - | - | 30 | | | 8 | 20 | - | - | - | 24 | - | - | - | 28 | - | - | - | 2C | - | - | - | 30 | | | 16 | 20 | - | 22 | - | 24 | - | 26 | - | 28 | - | 2A | - | 2C | - | 2E | - | 30 | | | 32 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 2A | 2B | 2C | 2D | 2E | 2F | 30 | Fig. 13: resistive hysteresis. When setting high converter resolutions which use all resolution steps, to produce hysteresis the resolution of the converter is increased in an intermediate step by switching on a capacitive voltage divider. Hysteresis can be set in intervals of 5% from 0..95% in conjunction with the output values given in the upper half of the above table of resolution (output values are without a right shift). | | | | | | | Ну | /ste | resi | s giv | ven | in % | % (c | ара | citiv | re) | | | | | | |---|----|----|----|----|----|----|------|------|-------|-----|------|------|-----|-------|-----|----|----|----|----|----| | Н | 0 | 5 | 10 | 15 | 20 | 25 | 30 | 35 | 40 | 45 | 50 | 55 | 60 | 65 | 70 | 75 | 80 | 85 | 90 | 95 | | S | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 1C | 1D | 1E | 1F | Fig. 14: capacitive hysteresis. <sup>&#</sup>x27;-' indicates unauthorized programming. #### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 12/21 #### Programming the zero position Fig. 15: programming the zero position. A zero crossing can be set to multiples of 45° via register ZCONF(2:0) (Figure 15). If the value is an even number (ZCONF0= 0), then each of the zero pulses (ZX and Z4) are 1/2 period in width; otherwise their width is only 1/4 period. Z4 remains ungated when ZCONF3= 1. ROT inverts the direction of rotation referred to the zero point set by ZCONF. # Converter adaptation to non-sinusoidal input signals Adaptation is carried out in two steps and is performed separately for each of the eight segments. In the **first step**, the offset and gain of the programmable gain amplifier (PGA) are set. The offset is corrected so that at the beginning of the first segment the signal at the PGA output is zero (sin0°= 0). The signal at the end of the first segment is then adapted to the cosine signal (sin45°= cos45°) with the gain setting. This adjustment should be tested by changing the direction of rotation and also by increasing the resolution. In the **second step**, the transfer function in the TAN D/A converter is set to the value $e_1/e_2$ (e= input signal). In the basic setting ( $e_1 = \sin$ , $e_2 = \cos$ ), the PGA has a gain of one and an offset of zero. The tangent function is formed in the feedback loop. This two-step adaptation procedure is performed accordingly in all segments. To activate converter adaptation, bit ADAP must be set and the entire storage area of the adaptation parameters written in one write cycle. **Restrictions**: read access to the signal adaptation registers is not permitted. The internal address register must not point to the adaptation register during converter operation (addresses 16..127 are not permitted during operation). The following diagram shows how the transfer function must be adapted in the feedback loop in the first segment should triangular signals be available at the input. Fig. 16: transfer function in feedback loop (1st segment). The transfer function is more sharply curved for triangular input signals. #### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 13/21 #### **Period counter** The 24-bit position counter can be read via the COUNT registers (addresses 1..3). Write access is not possible, yet the counter can be reset by CLC. Under normal circumstances (SIC= 0), the counter is increased or decreased by an overflow of the 8-bit interpolation register NG (address 0), according to the direction of run. Together with register NG, the output value is 4 bytes. The counter stimulus is monitored by the separate fourfold edge evaluation feature and guarantees that the count functions perform properly even when input frequencies are excessively high, provided the phase does not step by more than 90°. If this is the case, error flag STEPINP is set. CBZ must be set should the counter be reset by the zero pulse. Counting is enabled by pin MFP (SLCNTEN= 1) or alternatively by register COUNTEN (SLCNTEN= 0). For measurement applications, the position counter input can also be switched to the interpolated output pulse (SIC= 1). #### Interrupt and error messages The occurrence of an interrupt or error is indicated in the interrupt and error status register at address 6. Using registers LATINT and LATERR (address 11), the user can decide whether the information is to be displayed only as long as the interrupt or error persists or whether this information should be stored. Pins MFP for interrupts (active high) and NER for errors (active low) are available for message outputs; authorization for signaling must be granted. Pin MFP must have output function (SLCNTEN= 0) to enable displaying. #### **RPM/Speed acquisition** The TACHO speed data register can be used to access a very simple RPM/speed log. The number of clock pulses between two consecutive output values is recorded here as a ones complement. The register is updated with each change in output value. No digital filtering is performed. #### System clock An internal oscillator is available as a clock generator. The frequency is determined by an external resistor. In addition, register FREQ can be used to increase the clock rate tenfold. This is prudent with a high input frequency if merely the number of revolutions is to be determined. Alternatively, the system clock can be fed in externally. The frequency should be between 0Hz and fmax and should not exceed the maximum low pulse duration (see characteristics), as otherwise the internal clock oscillator switches in. ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 14/21 #### **PROGRAMMING** | Registe | r Configuration | | |---------|-------------------------------------------------|-------------------------------------------------| | Adr | read | write | | 0-3 | Data Output Register | Target Position | | 4 | Incremental Signals | - | | 5 | Speed Data | - | | 6 | Interrupt / Error Messages | - | | 7 | Rotation Direction, Resolution Setting | Rotation Direction, Resolution Setting | | 8 | Data Shift, PGA Bypass, Converter Hysteresis | Data Shift, PGA Bypass, Converter Hysteresis | | 9 | Operation Mode, Counter Depth, Z Index Position | Operation Mode, Counter Depth, Z Index Position | | 10 | Counter Settings | Counter Settings | | 11 | Interrupt / Error Message Enable | Interrupt / Error Message Enable | | 12 | Input Amplifier Compensation | Input Amplifier Compensation | | 13 | Clock Frequency Select | Clock Frequency Select | | 16-23 | - | Gain / Fullscale Calibration | | 24-31 | - | Offset Adjustment | | 32-127 | - | TAN Function Adaptation | | Registe | ter Configuration | | | | | | | | | |---------|------------------------------|----------|------------------------------------------------------------------------|----------|---------------|---------|---------|--------|----------------------| | | Name | Name | | | | | | | Reset entry | | Adr | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7:0 | | 0 | | | | NG(7:0) | resp. TPOS(7 | 7:0) | | | 00 | | 3-1 | | | | COUNT(23 | :0) resp. TPO | S(31:8) | | | 00 00 00 | | 4 | AXB | ROT | Z4 | B4 | A4 | ZX | BX | AX | - | | 5 | | | | Т | ACHO(7:0) | | | | - | | 6 | | | | ERRV | STEPINP | MAXFREQ | POSCOMP | NGUPDT | _ | | 7 | ROT | | | | RES(6:0 | ) | | | 1F | | 8 | NGLJ | ADAP | | | Н | YS(5:0) | | | 30 (B0) <sup>1</sup> | | 9 | ACC | MOD(1:0) | OUTS | SEL(1:0) | | ZCON | IF(3:0) | | 00 (01) <sup>2</sup> | | 10 | | | | CLC | CBZ | COUNTEN | SLCNTEN | SIC | 00 | | 11 | | LATERR | LATINT | EN4 | EN3 | EN2 | EN1 | EN0 | 05 | | 12 | | CZEI | RO(3:0) | | | CSIN | I(3:0) | | FF | | 13 | | | FREQ reserved <sup>3</sup> reserved <sup>3</sup> reserved <sup>3</sup> | | | | | | 08 | | 16-23 | Gain / Fullscale Calibration | | | | | | | FF | | | 24-31 | Offset Adjustment | | | | | | | FF | | | 32-127 | | | | TAN Fu | nction Adapta | tion | | | FF | <sup>&</sup>lt;sup>1</sup> Synchronous-serial mode <sup>2</sup> Incremental mode <sup>&</sup>lt;sup>3</sup> Register programming to 1 is not permitted ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 15/21 | Data Outp | Data Output Register Interpolation (read only) Adr: 0 | | | | | | | | |-------------|--------------------------------------------------------|--------------|----------------|---------|---------|---------|---------|---------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | NG7 | NG6 | NG5 | NG4 | NG3 | NG2 | NG1 | NG0 | | | Perio | d Count 1.By | te (write only | y) | | | | Adr: 1 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | COUNT7 | COUNT6 | COUNT5 | COUNT4 | COUNT3 | COUNT2 | COUNT1 | COUNT0 | | | Perio | d Count 2.By | te (write only | y) | | | | Adr: 2 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | COUNT15 | COUNT14 | COUNT13 | COUNT12 | COUNT11 | COUNT10 | COUNT9 | COUNT8 | | | Perio | d Count 3. B | yte (write on | ly) | | | | Adr: 3 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | COUNT23 | COUNT22 | COUNT21 | COUNT20 | COUNT19 | COUNT18 | COUNT17 | COUNT16 | | | | | | | | | | | | ADR 0, NG(7 | 7:0) | | | | | | | | | ADR 3:1, CC | UNT(23:0) | | | | | | | | | Target Po | Farget Position 1. Byte (write only) Adr: 0 | | | | | | | | |-----------|-----------------------------------------------|----------------|--------|--------|--------|--------|--------|--------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | TPOS7 | TPOS6 | TPOS5 | TPOS4 | TPOS3 | TPOS2 | TPOS1 | TPOS0 | | | 2. By | te (write only | ') | | | | | Adr: 1 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | TPOS15 | TPOS14 | TPOS13 | TPOS12 | TPOS11 | TPOS10 | TPOS9 | TPOS8 | | | 3. By | te (write only | ') | | | | | Adr: 2 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | TPOS23 | TPOS22 | TPOS21 | TPOS20 | TPOS19 | TPOS18 | TPOS17 | TPOS16 | | | 4. By | te (write only | ·) | | | | | Adr: 3 | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | TPOS31 | TPOS30 | TPOS29 | TPOS28 | TPOS27 | TPOS26 | TPOS25 | TPOS24 | | ADR 3:0, TPOS(31:0) | | |---------------------|--| |---------------------|--| | Increment | Incremental Signals (read) Adr: 4 | | | | | | | | | |-----------|------------------------------------|-----|----|----|----|----|----|----|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Name | AXB | ROT | Z4 | B4 | A4 | ZX | BX | AX | | | Bit 0, AX | | Incremental track A (with the set resolution) | |------------|---|--------------------------------------------------------------------------| | Bit 1, BX | | Incremental track B (with the set resolution) | | Bit 2, ZX | | Zero signal (gated with AX, BX in accordance with ZCONF(2:0) definition) | | Bit 3, A4 | | Incremental track A (with a resolution of 4) | | Bit 4, B4 | | Incremental track B (with a resolution of 4) | | Bit 5, Z4 | | Zero signal (gated with A4, B4 in accordance with ZCONF(3:0) definition) | | Bit 6 | 0 | Counterclockwise. Output value decreases. Sine is 90° ahead of cosine | | ROT | 1 | Clockwise. Output value increases. Sine is 90° behind cosine | | Bit 7, AXB | | Incremental tracks AX and BX EX-OR-gated | ## 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 16/21 | Speed Data (read only) Adr: 5 | | | | | | | | | |--------------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | TACHO7 | TACHO6 | TACHO5 | TACHO4 | TACHO3 | TACHO2 | TACHO1 | TACHO0 | | Adr 5 TACHO(7:0) | | |-------------------|--| | AUI 5. TACHO(7.0) | | | Interrupt / | Error Messa | ages (active | e high, read | d only) | | | | Adr: 6 | |-------------|-------------|--------------|--------------|---------|---------|---------|---------|--------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | ERRV | STEPINP | MAXFREQ | POSCOMP | NGUPDT | | This register is always | set even if the necessary interrupts or errors are not enabled to be displayed. | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data Output Cha | nge (Interrupt) | | Bit 0, NGUPDT | Output value has changed (message is set over a clock cycle) | | Target Position C | Check (Interrupt) | | Bit 1, POSCOMP | Output value matches target position (depth of comparison in accordance with OUTSEL(1:0) definition) | | Frequency Error | 1 (Error) | | Bit 2, MAXFREQ | Input frequency is to high for the set resolution. COUNT(23:0) valid, AX/BX invalid (monitoring prudent in incremental mode) | | Frequency Error | 2 (Error) | | Bit 3, STEPINP | The input signal phase has turned 90°-270° during a clock cycle, i.e. A4 and B4 have changed simultaneously. COUNT(23:0) invalid (monitoring prudent in parallel-absolute mode) | | Undervoltage (Er | ror) | | Bit 4, ERRV | Supply voltage too low | | Resolution Setting, Rotation Direction Adr: | | | | | | | Adr: 7 | | |---------------------------------------------|-----|------|------|------|------|------|--------|------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | ROT | RES6 | RES5 | RES4 | RES3 | RES2 | RES1 | RES0 | | Resolutio | n Setting | | |---------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit 40<br>RES(4:0) | '00'h<br><br>'1F'h | TAN D/A converter resolution per segment = 1 TAN D/A converter resolution per segment = 32 | | Bit 6,5<br>RES(6:5) | 0 0<br>0 1<br>1 0<br>1 1 | Resolution equals 8 times the TAN D/A converter resolution Output value shifted 1 bit to the right (resolution halved) Output value shifted 2 bits to the right Output value shifted 3 bits to the right | | Rotation I | Direction | | | Bit 7<br>ROT | 0 | Output value increases if cosine before sine (mathematically positive) Output value decreases if cosine before sine | ## 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 17/21 | Hysteresis | Hysteresis, Data Shift, PGA Bypass Adr: 8 | | | | | | | | | | |------------|-------------------------------------------|------|------|------|------|------|------|------|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Name | NGLJ | ADAP | HYS5 | HYS4 | HYS3 | HYS2 | HYS1 | HYS0 | | | | Hysteresis | <b>)</b> | | |---------------------|--------------------|-----------------------------------------------------------------------------------------------------------| | Bit 5:0<br>HYS(5:0) | '00'h<br><br>'3F'h | Hysteresis according to the tables on page 11 | | Data Shift | | | | Bit 6 | 0 | Programmable gain amplifier (PGA) deactivated | | ADAP | 1 | Programmable gain amplifier (PGA) activated | | PGA Bypa | SS | | | Bit 7 | 0 | Output value is justified right | | NGLJ | 1 | Output value is shifted left (only practical in synchronous-serial mode for resolutions smaller than 136) | | Z Index Po | Z Index Position, Counter Depth, Operation Mode Adr: 9 | | | | | | | | | | | |------------|--------------------------------------------------------|---------|---------|---------|--------|--------|--------|--------|--|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | Name | ACCMOD1 | ACCMOD0 | OUTSEL1 | OUTSEL0 | ZCONF3 | ZCONF2 | ZCONF1 | ZCONF0 | | | | | Z Index Pos | ition | | | | |------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | Bit 2:0<br>ZCONF(2:0) | 0 0 0<br>0 0 1<br>0 1 0 | Zero crossing at 0° Zero crossing at 45° Zero crossing at 90° | (Sin = 0, COS = 1)<br>(Sin = COS > 0)<br>(Sin = 1, COS = 0) | (ZX, Z4 both ½ cycle wide)<br>(ZX,Z4 both ¼ cycle wide)<br>(ZX,Z4 both ½ cycle wide) | | | 0 1 1<br>1 0 0<br>1 0 1 | Zero crossing at 135° Zero crossing at 180° Zero crossing at 225° | (Sin = -COS > 0)<br>(Sin = 0, COS = -1)<br>(Sin = COS < 0) | (ZX,Z4 both ¼ cycle wide)<br>(ZX,Z4 both ½ cycle wide)<br>(ZX,Z4 both ¼ cycle wide) | | | 110 | Zero crossing at 270°<br>Zero crossing at 315° | (Sin = -1, COS = 0)<br>(Sin = -COS < 0) | (ZX,Z4 both ½ cycle wide)<br>(ZX,Z4 both ¼ cycle wide) | | | | If the ZERO inputs do not duce ZERO = 1 (via V(PZI | • | nal from the sensor, different wiring is necessary to pro- | | Bit 3<br>ZCONF3 | 0 | Z4 gated with A4 and B4 (<br>Z4 not gated | width of $Z4 = \frac{1}{4}$ ), $Z4$ ga | ted with A4 or B4 (width of Z4 = $\frac{1}{2}$ ) | | Counter De | pth | | | | | Bit 5:4<br>OUTSEL(1:0) | 0 0<br>0 1<br>1 0<br>1 1 | Output value consists of N Output value consists of C Output value consists of C Output value consists of C This setting affects target | COUNT(7:0) & NG(7:0)<br>COUNT(15:0) & NG(7:0)<br>COUNT(23:0) & NG(7:0) | | | Operation N | lode | | | | | Bit 7:6<br>ACCMOD(1:0) | 0 0<br>1 0<br>1 1 | Parallel mode<br>Synchronuous-serial mode<br>Incremental mode | Э | | | | 0 1 | | • | uration is loaded from the serial EEPROM and cannot be ble, the access mode can be set via pins SDA and SCL. | ## 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 18/21 | Position C | ounter Setti | ngs | | | | | | Adr: 10 | |------------|--------------|-----|---|-----|-----|---------|---------|---------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | CLC | CBZ | COUNTEN | SLCNTEN | SIC | | Input Sele | ct | | |------------|------|---------------------------------------------------------------------------| | Bit 0 | 0 | The position counter is increased/decreased with each zero crossing | | SIC | 1 | The position counter is increased/decreased with each interpolation step | | Enable Se | lect | | | Bit 1 | 0 | Count operation is enabled via the COUNTEN register; MFP is an output pin | | SLCNTEN | 1 | Count operation is enabled via pin MFP; MFP is an input pin | | Enable | | | | Bit 2 | 0 | Position counter is stopped (with SLCNTEN = 0) | | COUNTEN | 1 | Position counter enabled (with SLCNTEN = 0) | | Reset Ena | ble | | | Bit 3 | 0 | Position counter is not reset with a zero pulse | | CBZ | 1 | Position counter is reset with every zero pulse | | Reset | | | | Bit 4 | 0 | Position counter is not reset | | CLC | 1 | Position counter is reset | | Interrupt / E | rror Messa | age Enable | (active hig | gh) | | | | Adr: 11 | |---------------|------------|------------|-------------|-----|-----|-----|-----|---------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | LATERR | LATINT | EN4 | EN3 | EN2 | EN1 | EN0 | | Interrupts are s | nown acti | ve high at pin MFP if this is programmed as an output. Errors are shown active low at pin NER. | |------------------|-----------|------------------------------------------------------------------------------------------------| | Bit 0, EN0 | 0 | Disabled | | | 1 | NGUPDT enabled. Status following a reset (message to pin MFP) | | Bit 1, EN1 | 0 | Disabled | | | 1 | POSCOMP enabled (message to pin MFP) | | Bit 2, EN2 | 0 | Disabled | | | 1 | MAXFREQ enabled. Status following a reset (Message to pin NER) | | Bit 3, EN3 | 0 | Disabled | | | 1 | STEPINP enabled (message to pin NER) | | Bit 4, EN4 | 0 | Disabled | | | 1 | ERRV enabled (message to pin NER) | | Bit 5, LATINT | 0 | Interrupts are only shown while the cause for the interrupt persists | | , | 1 | Interrupt status is saved (programming 1-0-1 resets the registers of address 6) | | Bit 6, LATERR | 0 | Errors are only shown while the cause for the error persists | | , | 1 | Error status is saved (programming 1-0-1 resets the registers of address 6) | ## 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 19/21 | Input Amp | lifier Compo | ensation | | | | | | Adr: 12 | |-----------|--------------|----------|--------|--------|-------|-------|-------|---------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | CZERO3 | CZERO2 | CZERO1 | CZERO0 | CSIN3 | CSIN2 | CSIN1 | CSIN0 | | SIN, COS I | SIN, COS Inputs | | | | | | | |-----------------------|------------------|--------------------------------|--|--|--|--|--| | Bit 3:0<br>CSIN(3:0) | '0'h<br><br>'F'h | 0.0pF<br>0.8pF / LSB<br>12.0pF | | | | | | | ZERO Inpu | ıt | | | | | | | | Bit 7:4<br>CZERO(3:0) | '0'h<br><br>'F'h | 0.0pF<br>0.8pF / LSB<br>12.0pF | | | | | | | Clock Freq | uency Sele | ct | | | | | | Adr: 13 | |------------|------------|----|---|---|------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | | | | | FREQ | reserved | reserved | reserved | | Bit 3<br>FREQ | 0 | Clock frequency has increased ca. tenfold (only valid when no external clocking pulse is fed in) Clock frequency not multiplied | |---------------------|---|---------------------------------------------------------------------------------------------------------------------------------| | Bit 2:0<br>reserved | 0 | Registers must always be programmed to 0 | | PGA Gain (write only) Adr: 16-23 (18. Segment) | | | | | | | | | |-------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | G7[i] | G6[i] | G5[i] | G4[i] | G3[i] | G2[i] | G1[i] | G0[i] | | Bit 7:0<br>G(7:0)[i] | '00'h<br>'01'h | 255/128 ≈ 1.992<br>≈ 1.984 | 1/128 pro LSB ≙0.0078 | |----------------------|--------------------|------------------------------|------------------------| | | <br>'7F'h<br>'FF'h | 128/128 = 1<br>255/255 = 1 | | | | <br>'81'h<br>'80'h | ≈ 0.50592<br>128/255 ≈ 0.502 | 1/255 pro LSB ≙0.00392 | | PGA Offset (write only) Adr: 24-31 (18. Segment) | | | | | | | | | |---------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Name | O7[i] | O6[i] | O5[i] | O4[i] | O3[i] | O2[i] | O1[i] | O0[i] | | Bit 7:0 | '00'h | -127/384×A ≈ -0.33×A | |-----------|-------|-----------------------------------------------| | O(7:0)[i] | | -1/384×A pro LSB | | | '7F'h | $-0/384 \times A = 0$ | | | 'FF'h | 0/384×A = 0 | | | | 1/384×A pro LSB | | | '80'h | 127/384xA ≈ 0.33xA A = input signal amplitude | ### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 20/21 | TAN Fun | ction | Adapta | ation | bas | se 1-4 (write | only) | Adr | : 32-39 (18 | . Segment) | |------------------|---------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------|---------------|---------------|---------------|---------------| | Bit<br>Name | 7<br>FA4I | H[i] | 6<br>FA4L[i] | 5<br>FA3H[i] | 4<br>FA3L[i] | 3<br>FA2H[i] | 2<br>FA2L[i] | 1<br>FA1H[i] | 0<br>FA1L[i] | | | | | | base | e 5-8 (write only | ) | | Adr: 40-47 (1 | I8. Segment) | | Bit<br>Name | 7<br>FA8H[i] | | 6<br>FA8L[i] | 5<br>FA7H[i] | 4<br>FA7L[i] | 3<br>FA6H[i] | 2<br>FA6L[i] | 1<br>FA5H[i] | 0<br>FA5L[i] | | | | | 1 | base | <b>9-12</b> (write on | ly) | | Adr: 48-55 (1 | I8. Segment) | | Bit<br>Name | 7<br>FA1: | 2H[i] | 6<br>FA12L[i] | 5<br>FA11H[i] | 4<br>FA11L[i] | 3<br>FA10H[i] | 2<br>FA10L[i] | 1<br>FA9H[i] | 0<br>FA9L[i] | | | | | | base | <b>e 13-16</b> (write o | nly) | | Adr: 56-63 (1 | I8. Segment) | | Bit<br>Name | 7<br>FA10 | 6H[i] | 6<br>FA16L[i] | 5<br>FA15H[i] | 4<br>FA15L[i] | 3<br>FA14H[i] | 2<br>FA14L[i] | 1<br>FA13H[i] | 0<br>FA13L[i] | | | | | T | base | <b>e 17-20</b> (write o | nly) | | Adr: 64-71 (1 | I8. Segment) | | Bit<br>Name | 7<br>FA20 | DH[i] | 6<br>FA20L[i] | 5<br>FA19H[i] | 4<br>FA19L[i] | 3<br>FA18H[i] | 2<br>FA18L[i] | 1<br>FA17H[i] | 0<br>FA17L[i] | | | | | | base | e 21-24 (write o | nly) | | Adr: 72-79 (1 | I8. Segment) | | Bit<br>Name | 7<br>FA2 | 4H[i] | 6<br>FA24L[i] | 5<br>FA23H[i] | 4<br>FA23L[i] | 3<br>FA22H[i] | 2<br>FA22L[i] | 1<br>FA21H[i] | 0<br>FA21L[i] | | | | | | base | e 25-28 (write o | nly) | | Adr: 80-87 (1 | I8. Segment) | | Bit<br>Name | 7<br>FA28H[i] | | 6<br>FA28L[i] | 5<br>FA27H[i] | 4<br>FA27L[i] | 3<br>FA26H[i] | 2<br>FA26L[i] | 1<br>FA25H[i] | 0<br>FA25L[i] | | | | | T | base | e 29-31 (write o | nly) | | Adr: 88-95 (1 | I8. Segment) | | Bit<br>Name | 7<br>K1[i] | | 6<br>K0[i] | 5<br>FA31H[i] | 4<br>FA31L[i] | 3<br>FA30H[i] | 2<br>FA30L[i] | 1<br>FA29H[i] | 0<br>FA29L[i] | | FajH[i], FAjL[i] | | 0 0<br>1 0<br>0 1<br>1 1 | No adaptation of function at base J Adaptation of function at base J with an intensity of 1 Adaptation of function at base J with an intensity of 2 Adaptation of function at base J with an intensity of 3, always in segment i | | | | | | | | K1[i], K0[i] | | 11 | Reserved; reg | ister must stay | set at 1 | | | | | | TAN Function Adaptation | | | b | ase 1-8 (writ | e only) | Ad | Adr: 96-103 (18. Segment) | | | |-------------------------|------------------------|------------|-------------------|------------------------------|----------|----------|----------------------------|-----------------|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Name | FA8D[i] | FA7D[i] | FA6D[i] | FA5D[i] | FA4D[i] | FA3D[i] | FA2D[i] | FA1D[i] | | | | | | ba | ase 9-16 (write | only) | | Adr: 104-111 (18. Segment) | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Name | FA16D[i] | FA15D[i] | FA14D[i] | FA13D[i] | FA12D[i] | FA11D[i] | FA10D[i] | FA9D[i] | | | | | | ba | ase 17-24 (write | only) | | Adr: 112-119 | (18. Segment) | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Name | FA24D[i] | FA23D[i] | FA22D[i] | FA21D[i] | FA20D[i] | FA19D[i] | FA18D[i] | FA17D[i] | | | | | | ba | ase 25-31 (write | only) | | Adr: 120-127 | 7 (18. Segment) | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Name | | FA31D[i] | FA30D[i] | FA29D[i] | FA28D[i] | FA27D[i] | FA26D[i] | FA25D[i] | | | | | | | | | | | | | | FajD[i] | FaiD[i] 0 Upward adapt | | ptation of functi | tation of function at base J | | | | | | | | 1 | Downward a | adaptation of fur | nction at base J | | | | | | #### 8-BIT Sin/D CONVERTER-PROCESSOR Rev C1, Page 21/21 #### **APPLICATIONS NFORMATION** Application notes for iC-NG and details on the demo board are available separately. #### ORDERING INFORMATION | Type | Package | Order Designation | |---------------------|----------------------|----------------------------| | iC-NG<br>iC-NG | SO28<br>SSOP28 5.3mm | iC-NG SO28<br>iC-NG SSOP28 | | Evaluation µC board | | NG DEMO | #### The evaluation board includes: - board 100 mm x 160 mm - interface cable for the serial interface - 3.5" floppy disk containing the control program - iC-NG data sheet - description Information on prices, delivery dates, possible deliveries of other packages etc. are available from: iC-Haus GmbH Am Kuemmerling 18 D-55294 Bodenheim GERMANY Tel. +49-6135-9292-0 Fax +49-6135-9292-192 www.ichaus.com These specifications are for a newly-developed product. iC-Haus therefore reserves the right to modify data without further notice. Please contact us for current data. The data specified here is intended solely for the purposes of product description and is not to be deemed a warranted quality in the legal sense. Any claims for compensation made against us - regardless of the legal grounds - are ineligible unless we are guilty of intent or gross negligence. We do not undertake to guarantee that the circuits or processes specified here are free of copyrights of third parties. Copying, whether in part or in whole, is thus only permitted with the approval of the publisher and with precise reference to the source.