### iC-VR ## BIDIRECTIONAL μP INTERFACE TO 24V #### **FEATURES** - ◆ 2 × 4 bidirectional input/output stages at 24V - Input/output mode programmable for each 4 bits - Guaranteed low-side driving capability of 100mAdc and 500mApeak for pulse load - Short-circuit-proof driver with high electric strength up to 48V - Low saturation voltage of 0.4V/10mA, 1.5V/500mA - Programmable pull-down current sources - Built-in free-wheeling diodes with externally accessible common cathode - Flashing function for the outputs - Programmable digital input filters with externally adjusted filtering times - ♦ Bus capability via high-speed microprocessor interface - Programmable interrupt output - Shutdown at overtemperature and low voltage #### **APPLICATIONS** Dual quad low-side driver as bidirectional μP interface with digital filtering in 24V industrial applications Rev A0, Page 2/13 #### **DESCRIPTION** iC-VR is an 8-fold low-side driver with integrated control logic which is divided internally into two mutually independent blocks (nibbles). In the input mode, ports IO0 to IO7 can be used to record logical levels. In this process, a programmable pull-down current ( $200\mu A$ or 2mA) sets a defined level and functions as the biasing current for switching contacts. The stages programmed as outputs can drive any desired loads (e.g. lamps, long cables, relays) at a continuous current of 100mA or 500mA in pulse operation. The free-wheeling currents created upon each stage turn-off are discharged through the integrated free-wheeling diodes to a voltage applied externally to the COM pin; a circuit with a Zener diode is also possible. In the event of a short circuit, a protective circuit breaker ensures that the output stage affected does not just simply switch off but is instead clocked as a function of the load. As a result, the current assumes a low average value. The output stage is ready for operation immediately just as soon as the cause of the short circuit has been eliminated. The shutdown at overtemperature protects the IC against thermal destruction by causing the output stages to turn off and the pull-down currents to be reduced from 2mA to $200\mu A$ . This shutdown is also triggered in case of undervoltage at VCC. Due to the microprocessor interface the iC-VR can be operated directly on a bus system. The interface consists of the data bits D0 to D7 and the associated control signals A0, A1, CSN, WRN and RDN. The signal CLK clocks the implemented digital input filter and BLFQ clocks the programmed flashing function. In the event of a signal change of the I/O pins programmed as inputs, an interrupt signal can be generated at output INTN. Activating the input RESN resets the initial condition. Chip programming is conducted via four addresses at A0 and A1. During this programming, presettings for flashing frequencies, filtering times, interrupt control, pull-down currents and input/output mode, etc. are stored in two registers (CONTROL WORD1+2). All inputs and outputs are protected with diodes against destruction due to ESD. ### iC-VR ### BIDIRECTIONAL μP INTERFACE TO 24V Rev A0, Page 3/13 #### PACKAGES PLCC44 to JEDEC Standard #### **PIN CONFIGURATION PLCC44** (top view) #### **PIN FUNCTIONS PLCC44** | No. | Name | Function | Description | No. | Name | Function | Description | |-----|-------|----------|--------------------------|-------|-------|----------|------------------------| | 1 | D3 | В | Bus Data Bit 3 | 23 | COM | | Diodes, common cathode | | 2 | A0 | ī | Address | 24 | 100 | В | I/O Stage 0 | | 3 | A1 | i | Address | 25 | GND01 | _ | Ground Stage 0+1 | | 4 | CSN | i | Chip Select | 26 | IO1 | В | I/O Stage 1 | | 5 | n.c. | • | omp coloct | 27 | 102 | В | I/O Stage 2 | | 6 | WRN | 1 | Write Enable | 28 | GND23 | Б | Ground Stage 2+3 | | 7 | RDN | i | Read Enable | 29 | IO3 | В | I/O Stage 3 | | 8 | RESN | i | Reset | 30 | VCCA | Ь | Analog Supply Voltage | | 9 | BLFQ | i | Clock, flashing function | 31 | n.c. | | Analog Supply Voltage | | 10 | CLK | i | Clock, filter function | 32 | n.c. | | | | 11 | INTN | 0 | Interrupt Report | 33 | n.c. | | | | 12 | GNDD | O | Digital Ground | 34 | VCCD | | Digital Supply Voltage | | | | | Digital Glound | 35 | | В | Bus Data Bit 4 | | 13 | n.c. | | | | D4 | | | | 14 | n.c. | | | 36 | D5 | В | Bus Data Bit 5 | | 15 | n.c. | | Analan Onesal | 37 | D6 | В | Bus Data Bit 6 | | 16 | GNDA | _ | Analog Ground | 38 | D7 | В | Bus Data Bit 7 | | 17 | 104 | В | I/O Stage 4 | 39(*) | CTEST | _ | | | 18 | GND45 | _ | Ground Stage 4+5 | 40 | D0 | В | Bus Data Bit 0 | | 19 | 105 | В | I/O Stage 5 | 41(*) | ENERR | | | | 20 | 106 | В | I/O Stage 6 | 42 | D1 | В | Bus Data Bit 1 | | 21 | GND67 | | Ground Stage 6+7 | 43 | D2 | В | Bus Data Bit 2 | | 22 | 107 | В | I/O Stage 7 | 44(x) | CERR | | | | | | | | | | | | <sup>\*:</sup> pin needs external wiring to Ground Function: I= Input, O= Output, B= bidiretional x: pin should left open ### iC-VR ### BIDIRECTIONAL μP INTERFACE TO 24V Rev A0, Page 4/13 #### PACKAGES PDIP28 to JEDEC Standard #### PIN CONFIGURATION PDIP28 (top view) #### **PIN FUNCTIONS PDIP28** | No. | Name | Function | Description | No. | Name | Function | Description | |-----|------|----------|--------------------------|-----|------|----------|------------------------| | 1 | A0 | 1 | Address | 15 | COM | | Diodes, common cathode | | 2 | A1 | 1 | Address | 16 | IO0 | В | I/O Stage 0 | | 3 | CSN | 1 | Chip Select | 17 | IO1 | В | I/O Stage 1 | | 4 | WRN | I | Write Enable | 18 | IO2 | В | I/O Stage 2 | | 5 | RDN | 1 | Read Enable | 19 | IO3 | В | I/O Stage 3 | | 6 | RESN | 1 | Reset | 20 | VCC | | Supply Voltage | | 7 | BLFQ | 1 | Clock, flashing function | 21 | D4 | В | Bus Data Bit 4 | | 8 | CLK | 1 | Clock, filter function | 22 | D5 | В | Bus Data Bit 5 | | 9 | INTN | 0 | Interrupt Report | 23 | D6 | В | Bus Data Bit 6 | | 10 | GND | | Ground | 24 | D7 | В | Bus Data Bit 7 | | 11 | 104 | В | I/O Stage 4 | 25 | D0 | В | Bus Data Bit 0 | | 12 | IO5 | В | I/O Stage 5 | 26 | D1 | В | Bus Data Bit 1 | | 13 | 106 | В | I/O Stage 6 | 27 | D2 | В | Bus Data Bit 2 | | 14 | 107 | В | I/O Stage 7 | 28 | D3 | В | Bus Data Bit 3 | For PDIP28 version the following pins of PLCC44 package are internally connected: GND = GND01, GND23, GND45, GND67, GNDA, GNDD, GNDS; VCC = VCCA, VCCD; CTEST; ENERR; CERR. Function: I= Input, O= Output, B= bidiretional Rev A0, Page 5/13 #### **PROGRAMMING** | Sele | ection | of functions | 3 | | | | | | | | | |----------------------------|--------|-------------------|-------------------|-------------------|------------------------|-------------------|-------------------|-------------------|------------------------|--|--| | | | Data Word | D7D0 | | | | | | | | | | | | higher nib | ble | | | lower nibble | | | | | | | | | Selected I/ | O Stage fur | nction: | | | | | | | | | Address Input Output Input | | | | | | | Output | | | | | | <b>A1</b> | Α0 | Write | Read | Write | Read | Write | Read | Write | Read | | | | 0 | 0 | Test Pattern | IR Inputs | Outputs | Outputs | Test Pattern | IR Inputs | Outputs | Outputs | | | | 0 | 1 | IR Enable | IR Enable | Pulse Enable | Pulse Enable | IR Enable | IR Enable | Pulse Enable | Pulse Enable | | | | 1 | 0 | Control<br>Word 2 | Inputs | Control Word<br>2 | Feedback<br>I/O Stages | Control<br>Word 2 | Inputs | Control<br>Word 2 | Feedback<br>I/O Stages | | | | 1 | 1 | Control<br>Word | | #### Reading the inputs or the output feedback (IO7..0 to D7..0) I/O stage with input function: A high level at IOx generates a high signal at Dx (selection of functions: read inputs) during the course of the digital hysteresis. I/O stage with output function: A high level at IOx generates a low signal at Dx (selection of functions: read feedback of the outputs). The inversion while reading back the outputs (I/O stage with output function) occurs so that the same signal is applied to Dx as was programmed for switching the output stage on or off, for example: switching on the final stage with Dx = high results in low level at IOx. After the digital hysteresis ends, Q becomes low, the microprocessor interface inverts this message and a high signal can be read back via Dx. The microprocessor can check the output state in this manner. #### **Test** The test circuit consists of registers which can be set via the microprocessor interface (test pattern). Its content is applied via constantly active OR gates to the counting direction inputs UP/DOWN (D7..0 to UP/DOWN7..0). In response to a reset (low signal at RESN) the registers are set to low; as a result, there is no effect on the UP/DOWN inputs. In the test mode (control word 2, bit 2 and 6 at high) the comparators of the I/O stages are switched off and only the test registers continue to operate the UP/DOWN inputs. Any desired input signals can be entered to test all digital functions; the microprocessor can also conduct a system test in this manner. #### Interrupt enable The interrupt generation can be activated separately for every I/O stage with input function. The interrupt enable is programmed via the data word DO..7 (function selection IR enable: 1 = stage relevant, 0 = stage not relevant). If a signal change is recognized for an I/O stage with input function - after the digital hysteresis due to change at Qx - and if this stage is enabled for interrupt generation, this is indicated with INTN = low. The interrupt message as well as the interrupt register which shows the stages with signal changes are reset via control word 2 (writing bit 0 = 1 is sufficient; bit 0 = 0 is set by the chip automatically). Rev A0, Page 6/13 Signal changes which would be relevant for an interrupt generation could occur in the read-out phase following an interrupt message. These signal changes are lost when the interrupt register is deleted. As an alternative, the read-out of the interrupt register is possible (functional selection: read IR inputs). The registers can then be reset separately by blocking the IR enable for each reporting stage singly and then releasing it (functional selection: IR enable). #### Filter periods The input comparator of each I/O stage switches the counting direction of a 3-bit counter. The counter output Q does not change until the final status is reached (to high for high level at IOx, to low for low level at IOx if constantly applied during the filter period). The counter is clocked externally (pin CLK); the divisor for the clock frequency can be programmed separately for both nibbles. A low signal at reset input RESN resets the counters to the value 3. Due to the digital hysteresis, the change of an input signal is therefore not recognized until the selected filter period has elapsed. #### Pulse enable and pulse times The flashing or pulsing function can be switched on separately for each I/O stage with output function. The programming of the divisors for the flashing frequency input BLFQ (control word 1, bits 0.1 and 4.5) is conducted for each nibble. The clock signal at BLFQ is transferred with the slope of CLK (synchronized). For this reason the clock frequency for CLK must be higher than the clock frequency for BLFQ, e.g. 2MHz for CLK and 50Hz for BLFQ. | Control W | Control Word 1 | | | | | | | | | | |-------------|----------------|----------|----------|----------|--------------|----------|----------|----------|--|--| | | higher nibble | | | | lower nibble | | | | | | | Bit<br>Name | 7<br>FH0 | 6<br>FH1 | 5<br>PH0 | 4<br>PH1 | 3<br>FL0 | 2<br>FL1 | 1<br>PL0 | 0<br>PL1 | | | | Control | Word 1 | (lower nibble) | | | | | | |------------------|------------------|-------------------------------------------------------------|------------|-------------------------|------------------|-----------------------------------|--| | Filtering | j Time | | | Flashing Pulse Duration | | | | | Bit 3<br>FLO | Bit 2<br>FL1 | | | Bit 1<br>PLO | Bit 0<br>PL1 | | | | 0<br>1<br>0<br>1 | 0<br>0<br>1<br>1 | 14,5 * CLK<br>896,5 * CLK<br>3.584,5 * CLK<br>7.168,5 * CLK | ±256 * CLK | 0<br>1<br>0<br>1 | 0<br>0<br>1<br>1 | BLFQ * 2<br>BLFQ * 4<br>BLFQ * 16 | | | Control | Word 1 | (higher nibble) | | | | | |------------------|------------------|-------------------------------------------------------------|-------------------------|------------------|-----------------------------------|--| | Filtering | Time | | Flashing Pulse Duration | | | | | Bit 7<br>FHO | Bit 6<br>FH1 | | Bit 5<br>PHO | Bit 4<br>PH1 | | | | 0<br>1<br>0<br>1 | 0<br>0<br>1<br>1 | 14,5 * CLK<br>896,5 * CLK<br>3.584,5 * CLK<br>7.168,5 * CLK | 0<br>1<br>0<br>1 | 0<br>0<br>1<br>1 | BLFQ * 2<br>BLFQ * 4<br>BLFQ * 16 | | Rev A0, Page 7/13 | Control Word 2 | | | | | | | | | | |----------------|------------|-----------|----------|---------------|--------------|-----------|----------|----------|--| | | higher nib | ble | | | lower nibble | | | | | | Bit<br>Name | 7<br>NIOH | 6<br>TSTH | 5<br>IBH | 4<br>not used | 3<br>NIOL | 2<br>TSTL | 1<br>IBL | 0<br>EOI | | | Control V | Vord 2 (lo | ower nibble) | | | | | | |---------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Interrupt | | | | | | | | | Bit 0<br>(EOI) | | | | | | | | | Current S | Current Sources at I/O Pins | | | | | | | | Bit 1 0 Pull-Down Current 200μA (IBL) 1 Pull-Down Current 2mA | | | | | | | | | Test | | | | | | | | | Bit 2<br>(TSTL) | 0 | Feedback of I/O stages active (OR gated with test pattern) Test pattern activated, feedback of I/O stages switched off | | | | | | | Input/Out | Input/Output Mode | | | | | | | | Bit 3<br>(NIOL) | 0 | Input Mode<br>Output Mode | | | | | | | Control V | Vord 2 (h | igher nibble) | | | | |-----------------|------------|------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit 4 | - | not used | | | | | Current S | ource at I | /O Pins | | | | | Bit 5<br>(IBH) | | | | | | | Test | | | | | | | Bit 6<br>(TSTH) | 0 | Feedback of I/O stages active (OR gated with test pattern) Test pattern activated, feedback of I/O stages switched off | | | | | Input/Outp | out Mode | | | | | | Bit 7<br>(NIOH) | 0 | Input Mode<br>Output Mode | | | | Rev A0, Page 8/13 #### **ABSOLUTE MAXIMUM RATINGS** Values beyond which damage may occur; device operation is not guaranteed. | Item | Symbol | Parameter | Conditions | | Fig. | | | Unit | |------|---------------|--------------------------------------------------------------------------------------|--------------------------------------|--------------------|------|-------|------|------| | | | | | | | Min. | Max. | | | G001 | VCC | Supply Voltage | | | | -0.3 | 6 | V | | G201 | V(COM) | Voltage at COM | | | | -0.3 | 49 | V | | G202 | Vact(IO) | Voltage at IOx | IOx= lo (* see belo | ow) | | -0.3 | 49 | V | | G203 | Idc(COM) | Current in COM | | | | -500 | 0 | mA | | G204 | lpk(COM) | Peakcurrent in COM | τ= 2ms, T≥ 2s | | 2 | -1000 | - | mA | | G205 | Isc(COM) | Free-Wheeling Current in COM | | | | -1.3 | | Α | | G206 | Idc(COM) | Current in IOx | | | | -1 | | mA | | G207 | lpk(IOx) | Peakcurrent in IOx | IOx= Io, τ= 2ms, T | `≥ 2s | 2 | -1 | 600 | mA | | G208 | lpsc<br>(lox) | Peakcurrent in IOx | IOx= Io, Overload | current protection | | -1.3 | | А | | G301 | V(IOx) | Voltage at IO03, IO47 | IBL= 0, IBH= 0<br>(current source 20 | 0μΑ) | | -0.3 | 49 | V | | G302 | V(IOx) | Voltage at IO03, IO47 | IBL= 1, IBH= 1 | | | -0.3 | 26 | V | | | | | (current source 2mA) | τ= 2ms, T≥ 2s | | -0.3 | 49 | V | | G401 | lmx<br>(VCCD) | Current in VCCD, GNDD | | | | -50 | 50 | mA | | G402 | lc() | Current in Clamping Diodes at<br>CSN, WRN, RDN, A0, A1, D07,<br>RESN, CLK, BLFQ | D07 set to inputs | | | -20 | 20 | mA | | G402 | I() | Current in D07,INTN | D07 set to output | ts | | | 25 | mA | | G404 | llu() | Peakcurrent in CSN, WRN, RDN, A0, A1, D07, RESN, CLK, BLFQ, INTN (Latch-Up Strength) | pulse duration ≤ 10 | 0μs | | -100 | 100 | mA | | EG1 | Vd() | ESD Susceptibility, all Inputs and Outputs | MIL-STD-883, Met<br>100pF discharged | • | | | 2 | kV | | TG1 | Tj | Junction Temperature | | | | -40 | 150 | °C | | TG2 | Ts | Storage Temperature | | | | -40 | 150 | °C | <sup>(\*)</sup> $IOx= lo : pin set to output, active low, <math>x \in 0..7$ #### THERMAL DATA Operating Conditions: VCC= $5V \pm 10\%$ | Item | Symbol | Parameter | Conditions | Fig. | | | | Unit | |------|--------|---------------------------------------|-------------------------------|------|------|------|------|------| | | | | | | Min. | Тур. | Max. | | | T1 | Та | Operating Ambient Temperature Range | | | 0 | | 70 | °C | | T2 | Rthja | Thermal Resistance<br>Chip to Ambient | PLCC44 surface mounted on PCB | | | 55 | | K/W | | Т3 | Rthja | Thermal Resistance<br>Chip to Ambient | PDIP28 soldered on PCB | | | 45 | | K/W | Rev A0, Page 9/13 #### **ELECTRICAL CHARACTERISTICS** **Operating Conditions:** VCC= $5V \pm 10\%$ ; Tj= 0..125°C, unless otherwise noted. | ltem | Symbol | Parameter | Conditions | Tj | Fig. | | | | Unit | |-------|--------------|------------------------------------------------------|--------------------------------------------------------------------------|----------------------|------|------------------|------|----------------------|----------------| | | | | | °C | | Min. | Тур. | Max. | | | Total | Device | | | | | | | | | | 001 | VCCA<br>VCCD | Permissible Supply Voltage<br>Range | PLCC44 case | | | 4.5 | | 5.5 | V | | 002 | I(VCCA) | Supply Current in VCCA, power section | IO07= Io, unloaded | 0<br>27<br>70<br>125 | | 5<br>5<br>5<br>5 | | 65<br>60<br>55<br>55 | mA<br>mA<br>mA | | 003 | I(VCCD) | Supply Current in VCCD, digital section | all logic inputs lo= 0V or hi= VCC | | | 0 | | 10 | mA | | 004 | I(VCCD) | Supply Current in VCCD, digital section | all logic inputs lo= 0.8V | | | | 80 | | mA | | 005 | I(VCCD) | Supply Current in VCCD, digital section | all logic inputs lo= 2.0V | | | | 100 | | mA | | 006 | VCC | Permissible Supply Voltage<br>Range | PDIP28 case | | | 4.5 | | 5.5 | V | | 007 | I(VCC) | Supply Current in VCC | PDIP28 case,IO07= lo,<br>unloaded, all logic inputs lo= 0V<br>or hi= VCC | | | 5 | | 75 | mA | | Bias, | Thermal S | Shutdown and Low Voltage Dete | ction | | | | | | | | 101 | VCCon | Turn-on Threshold VCC | | | | 3.6 | 4.0 | 4.4 | V | | 102 | VCCoff | Undervoltage Threshold at VCC | decreasing Supply VCC | | | 3.5 | 3.9 | 4.3 | V | | 103 | VCChys | Hysteresis | VCChys= VCCon-VCCoff | | | 40 | 100 | 250 | mV | | 104 | Toff | Thermal Shutdown Threshold | | | | 120 | 135 | 150 | °C | | 105 | Thys | Thermal Shutdown Hysteresis | Thys= Toff - Ton | | | 4 | 8 | 12 | °C | | I/O S | tages: Lov | v-side Driver | | | | | | | | | 201 | IIk(COM) | Leakage Current in COM | V(COM)= 25V, V(IOx)= 0V | | | | | 100 | μΑ | | 202 | Vf(COM) | Forward Voltage of the Free-<br>Wheeling Diodes | Vf()= V(IOx)-V(COM);<br>I(IOx→COM)= 100mA,<br>IOx= hi or set to Inputs | | | 0.5 | | 1.5 | V | | 203 | Vs(IO) | Saturation Voltage lo at IOx | I(IOx)= 10mA, IO07= lo | | 1 | | | 0.4 | V | | 204 | Vs(IO) | Saturation Voltage lo at IOx | I(IOx)= 100mA, IO07= Io | | 1 | | | 0.6 | V | | 205 | Vs(IO) | Saturation Voltage lo at IOx for pulse load | I(IOx)= 500mA,<br>IO07= Io, τ= 2ms, T≥ 2s | | 1 | | | 1.5 | V | | 206 | loff(IO) | Threshold Current in IOx for Overcurrent Cut-off | IOx= Io,<br>V(IOx)= 025V | | | 0.5 | | 1.3 | А | | 207 | Ion(IO) | Free-Wheeling Current I(IOx→COM) for Cut-off release | IOx= Io,<br>V(IOx)= 025V | | | 0.1 | | 20 | mA | | 208 | f(IO) | Cut-off Oscillation Frequency | depends on Load | | | 0.1 | | 20 | MHz | | 209 | lav(IO) | Mean Current in IOx during Cut-off | IOx= Io,<br>V(IOx)= 025V | | | 50 | | 700 | mA | Rev A0, Page 10/13 #### **ELECTRICAL CHARACTERISTICS** **Operating Conditions:** VCC= $5V \pm 10\%$ ; Tj= 0..125°C, unless otherwise noted. | Item | Symbol | Parameter | Conditions | Tj | Fig. | | | | Unit | |--------|--------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------|----|------|------|------|------|------| | | | | | °C | | Min. | Тур. | Max. | | | I/O St | tages: Cor | nparator | | | | | | | | | 301 | Idwn(IO) | Pull-down Current in IOx | V(IOx)= 348V, IBL= 0,<br>IBH= 0, IO07= hi or set to Inputs | | | 120 | 200 | 280 | μА | | 302 | Idwn(IO) | Pull-down Current in IOx | V(IOx)= 325V, IBL= 1,<br>IBH= 1, IO07= hi or set to Inputs | | | 1.4 | 2.0 | 2.6 | mA | | 303 | V0(IO) | Open-Circuit Voltage at IOx | IOx open,<br>IO07= hi or set to Inputs | | | | | 1.0 | V | | 304 | Vt()hi | Threshold Voltage hi at IOx | | | | | | 4.6 | V | | 305 | Vt()lo | Threshold Voltage lo at IOx | | | | 3.0 | | | V | | μP-In | terface, I/C | D-Logic, Frequency Divider, Inter | rupt | | | | | | | | 401 | Ilk(Dx) | Leakage Current in Dx | D07 set to Inputs | | | -5 | | 5 | μΑ | | 402 | IIk(Dx) | Leakage Current in Schmitt<br>Trigger Inputs CSN, WRN, RDN,<br>A0, A1, RESN, CLK, BLFQ | | | | -1 | | 1 | μА | | 403 | Vt()hi | Threshold Voltage hi at Schmitt<br>Trigger Inputs CSN, WRN, RDN,<br>A0, A1, RESN, CLK, BLFQ, D07 | D07 set to Inputs | | | | | 2.3 | V | | 404 | Vt()lo | Threshold Voltage lo at Schmitt<br>Trigger Inputs CSN, WRN, RDN,<br>A0, A1, RESN, CLK, BLFQ, D07 | D07 set to Inputs | | | 0.7 | | | V | | 405 | Vt()hys | Hysteresis at Schmitt Trigger<br>Inputs CSN, WRN, RDN, A0, A1,<br>RESN, CLK, BLFQ, D07 | Vt()hys= Vt()hi-Vt()lo;<br>D07 set to Inputs | | | 0.3 | | | V | | 406 | Vs()hi | Saturation Voltage hi at INTN | Vs()hi= VCCD-V(INTN);<br>INTN=hi, I(INTN)= -100μA | | | | | 0.20 | V | | 407 | Vs()hi | Saturation Voltage hi at INTN | Vs()hi= VCCD-V(INTN);<br>INTN=hi, I(INTN)= -2mA | | | | | 0.80 | V | | 408 | Vs()lo | Saturation Voltage lo at INTN | INTN= Io, I(INTN)= 100μA | | | | | 0.20 | V | | 409 | Vs()lo | Saturation Voltage lo at INTN | INTN= Io, I(INTN)= 2mA | | | | | 0.49 | V | | 410 | Vs(Dx)hi | Saturation Voltage hi at Dx | Vs(Dx)hi= VCCD-V(Dx);<br>Dx= hi, I(Dx)= -100μA | | | | | 0.20 | V | | 411 | Vs(Dx)hi | Saturation Voltage hi at Dx | Vs(Dx)hi= VCCD-V(Dx);<br>Dx= hi, I(Dx)= -4mA | | | | | 0.80 | V | | 412 | Vs(Dx)lo | Saturation Voltage lo at Dx | Dx= Io, I(Dx)= 100μA | | | | | 0.20 | V | | 413 | Vs(Dx)lo | Saturation Voltage lo at Dx | Dx= Io, I(Dx)= 4mA | | | | | 0.49 | V | | 414 | Vc()hi | Clamp Voltage hi at<br>CSN, WRN, RDN, A0, A1, RESN,<br>CLK,BLFQ, D07, INTN, CERR | Vc()hi= V()-VCC,<br>I()= 20mA | | | 0.4 | | 2.5 | V | | 415 | Vc()lo | Clamp Voltage Io at<br>CSN, WRN, RDN, A0, A1, RESN,<br>CLK, BLFQ, D07, INTN, CERR | I()= -20mA | | | -1.8 | | -0.4 | V | Rev A0, Page 11/13 #### **ELECTRICAL CHARACTERISTICS** **Operating Conditions:** VCC= 5V ±10%; Tj= 0..125°C, unless otherwise noted. | Item | Symbol | Parameter | Conditions | Tj | Fig. | | Тур. | Max. | Unit | |-------|--------------------|-------------------------------------------------------|----------------------------|----|------|------|------|------|------| | | | | | °C | | Min. | | | | | Switc | hing Char | acteristics | | | | | | | | | 501 | tc(CLK) | Permissible Cycle Duration CLK | | | | 400 | | | ns | | 502 | tw(CLK) | Permissible Pulse Width Io at CLK | | | | 200 | | | ns | | 503 | tc(BLFQ) | Permissible Cycle Duration BLFQ | | | | 100 | | | ms | | 504 | tw(BLFQ) | Permissible Pulse Width Io at BLFQ | | | | 50 | | | ms | | 505 | tphI() | Propagation Delay until IOx= lo | Write Cycle, WRN: hi→lo | | | | | 2 | μs | | 506 | tplh() | Propagation Delay until IOx= off | Write Cycle, WRN: hi→lo | | | | | 3 | μs | | 507 | tp()Ion | Current Source Enable Time at IOx | Write Cycle,<br>WRN: hi→lo | | | | | 5 | μs | | 508 | tp()loff | Current Source Disable Time at IOx | Write Cycle,<br>WRN: hi→lo | | | | | 5 | μs | | 509 | tp(IOx→<br>up/dwn) | Propagation Delay Input<br>IOx to Up/Dwn Filter Input | | | | | | 5 | μs | #### **ELECTRICAL CHARACTERISTICS: WAVEFORMS** Fig. 1: DC load Fig. 2: Pulse load, Pulse duration 2ms Rev A0, Page 12/13 #### OPERATING REQUIREMENTS: µP INTERFACE Operating Conditions: VCC= $5V \pm 10\%$ , Ta= $0..70^{\circ}$ C, CL()= 150pF, input levels lo= 0..0.45V, hi= 2.4V..VCC, see Fig. 3 for reference levels and waveforms | Item | Symbol | Parameter | Conditions | Fig. | | | Unit | |------|----------|-----------------------------------------------------------|------------|------|------|------|------| | | | | | | Min. | Max. | | | Data | Word Rea | d Timing | | | | | | | l1 | tar | Setup Time:<br>CSN, A0, A1 set before RDN hi→lo | | 4 | 30 | | ns | | 12 | tRA | Hold Time:<br>CSN, A0, A1 stable after RDN lo→hi | | 4 | 10 | | ns | | 13 | tRD | Read Data Access Time:<br>Data valid after RDN hi→lo | | 4 | | 120 | ns | | 14 | tDF | Read Data Hold Time: Ports high impedance after RDN lo→hi | | 4 | | 65 | ns | | 15 | tRW | Recovery Time between Read/Write Cycles | | 4 | 165 | | ns | | Data | Word Wri | te Timing | | | | | | | 16 | tAW | Setup Time:<br>CSN, A0, A1 set before WRN hi→lo | | 4 | 30 | | ns | | 17 | tow | Write Data Setup Time:<br>Data valid before WRN lo→hi | | 4 | 100 | | ns | | 18 | tWA | Hold Time:<br>CSN, A0, A1 stable after WRN lo→hi | | 4 | 10 | | ns | | 19 | tWD | Write Data Hold Time:<br>Data valid after WRN lo→hi | | 4 | 10 | | ns | Fig 3: Reference Levels Fig. 4: Data word read/write timing Rev A0, Page 13/13 #### **ORDERING INFORMATION** | Туре | Package | Order designation | |-------|---------|-------------------| | iC-VR | PLCC44 | iC-VR-PLCC44 | | iC-VR | PDIP28 | iC-VR-PDIP28 | For information about prices, terms of delivery, options for other case types, etc., please contact: iC-Haus GmbH Am Kuemmerling 18 D-55294 Bodenheim GERMANY Tel +49-6135-9292-0 Fax +49-6135-9292-192 http://www.ichaus.com This specification is for a newly developed product. iC-Haus therefore reserves the right to modify data without further notice. Please contact us to ascertain the current data. The data specified is intended solely for the purpose of product description and is not to be deemed guaranteed in a legal sense. Any claims for damage against us - regardless of the legal basis - are excluded unless we are guilty of premeditation or gross negligence.