Data Sheet July 1999 File Number 2283.2 # 3.5A, 200V, 1.500 Ohm, P-Channel Power MOSFET This P-Channel enhancement mode silicon gate power field effect transistor is an advanced power MOSFET designed, tested and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. All of these power MOSFETs are designed for applications such as switching regulators, switching convertors, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits. Formerly developmental type TA17502. ## **Ordering Information** | PART NUMBER | PACKAGE | BRAND | | |-------------|----------|---------|--| | IRF9620 | TO-220AB | IRF9620 | | NOTE: When ordering, use the entire part number. ## **Features** - 3.5A, 200V - r<sub>DS(ON)</sub> = 1.500Ω - Single Pulse Avalanche Energy Rated - · SOA is Power Dissipation Limited - · Nanosecond Switching Speeds - · Linear Transfer Characteristics - · High Input Impedance ## Symbol ## **Packaging** ## JEDEC TO-220AB #### IRF9620 ## **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | IRF9620 | UNITS | |----------------------------------------------------------|------------|-------| | Drain to Source Breakdown Voltage (Note 1) | -200 | V | | Drain to Gate Voltage (R <sub>GS</sub> = 20kΩ) (Note 1) | -200 | V | | Continuous Drain Current I <sub>D</sub> | -3.5 | Α | | $T_C = 100^{\circ}C$ | -2 | Α | | Pulsed Drain Current (Note 3) | -14 | Α | | Gate to Source VoltageV <sub>GS</sub> | ±20 | V | | Maximum Power Dissipation (Figure 1) | 40 | W | | Linear Derating Factor (Figure 1) | 0.32 | W/oC | | Single Pulse Avalanche Energy Rating (Note 4) | 290 | mJ | | Operating and Storage Temperature | -55 to 150 | °C | | Maximum Temperature for Soldering | | | | Leads at 0.063in (1.6mm) from Case for 10sT <sub>L</sub> | 300 | °C | | Package Body for 10s, See Techbrief 334 | 260 | °C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $T_J = 25^{\circ}C$ to $T_J = 125^{\circ}C$ . ## **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CON | DITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|-------|-------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | I <sub>D</sub> = -250μA, V <sub>GS</sub> = 0V, (Figure 10) | | -200 | - | - | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = -250 \mu A$ | | -2 | - | -4 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = Rated BV <sub>DSS</sub> , V <sub>GS</sub> | = 0V | - | - | -25 | μΑ | | | | V <sub>DS</sub> = 0.8 x Rated BV <sub>DSS</sub> , | $V_{GS} = 0V, T_{C} = 125^{\circ}C$ | - | - | -250 | μΑ | | On-State Drain Current (Note 2) | I <sub>D(ON)</sub> | $V_{DS} > I_{D(ON)} \times r_{DS(ON)MA}$ | <sub>X</sub> , V <sub>GS</sub> = -10V | -3.5 | - | - | Α | | Gate to Source Leakage Current | I <sub>GSS</sub> | V <sub>GS</sub> = ±20V | | - | - | ±100 | nA | | Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | $I_D = -1.5A$ , $V_{GS} = -10V$ , (Fi | gures 8, 9) | - | 1.000 | 1.500 | Ω | | Forward Transconductance (Note 2) | 9fs | V <sub>DS</sub> > I <sub>D(ON)</sub> x r <sub>DS(ON)MA</sub><br>(Figure 12) | x, I <sub>D</sub> = -1.5A, | 1 | 1.8 | - | S | | Turn-On Delay Time | t <sub>d</sub> (ON) | $V_{DD}$ = 0.5 x Rated BV <sub>DSS</sub> , $I_D \approx -3.5A$ , $R_G = 50\Omega$ , | | - | 30 | 50 | ns | | Rise Time | t <sub>r</sub> | $R_L = 26\Omega$ , for $BV_{DSS} = 200$<br>$R_L = 20\Omega$ for $BV_{DSS} = 150$ | | - | 50 | 100 | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | (Figures 17, 18) MOSFET | | - | 80 | 120 | ns | | Fall Time | t <sub>f</sub> | Essentially Independent of Operating Temperature | | - | 50 | 75 | ns | | Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub> | $\begin{split} &V_{GS} = \text{-}10\text{V, I}_D = \text{-}3.5\text{A, V}_{DS} = 0.8 \text{ x Rated BV}_{DSS,} \\ &I_{G(REF)} = 1.5\text{mA, (Figures 14, 19, 20)} \\ &Gate \ \text{Charge is Essentially Independent of} \\ &Operating \ \text{Temperature} \end{split}$ | | - | 16 | 22 | nC | | Gate to Source Charge | Q <sub>gs</sub> | | | - | 9 | - | nC | | Gate to Drain "Miller" Charge | Q <sub>gd</sub> | | | - | 7 | - | nC | | Input Capacitance | C <sub>ISS</sub> | $V_{DS} = -25V$ , $V_{GS} = 0V$ , $f = 1MHz$ , (Figure 11) | | - | 350 | | pF | | Output Capacitance | C <sub>OSS</sub> | | | - | 100 | | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 30 | | pF | | Internal Drain Inductance | L <sub>D</sub> | Measured From the<br>Contact Screw on Tab To<br>Center of Die | Modified MOSFET<br>Symbol Showing the<br>Internal Devices | - | 3.5 | - | nH | | | Measured From the Drain Lead, 6mm (0.25in) from Package to Center of Die | - | 4.5 | - | nH | | | | Internal Source Inductance | L <sub>S</sub> | Measured From the<br>Source Lead, 6mm<br>(0.25in) from Header to<br>Source Bonding Pad | G & Ls | - | 7.5 | - | nH | | Thermal Resistance Junction to Case | $R_{ heta JC}$ | | | - | - | 3.12 | °C/W | | Thermal Resistance Junction to Ambient | $R_{\theta JA}$ | Typical Socket Mount | | - | - | 80 | °C/W | ## **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | | TYP | MAX | UNITS | |----------------------------------------|------------------|---------------------------------------------------------------------|---|-----|------|-------| | Continuous Source to Drain Current | I <sub>SD</sub> | Modified MOSFET Sym- | - | - | -3.5 | Α | | Pulse Source to Drain Current (Note 3) | I <sub>SDM</sub> | bol Showing the Integral Reverse P-N Junction Diode | ) | - | -14 | А | | Source to Drain Diode Voltage (Note 2) | $V_{SD}$ | $T_C = 25^{\circ}C$ , $I_{SD} = -3.5A$ , $V_{GS} = 0V$ (Figure 13) | | - | -1.5 | V | | Reverse Recovery Time | t <sub>rr</sub> | $T_J = 150^{\circ}C$ , $I_{SD} = -3.5A$ , $dI_{SD}/dt = 100A/\mu s$ | | 300 | - | ns | | Reverse Recovery Charge | Q <sub>RR</sub> | $T_J = 150^{\circ}C$ , $I_{SD} = -3.5A$ , $dI_{SD}/dt = 100A/\mu s$ | | 1.9 | - | μC | #### NOTES: - 2. Pulse test: pulse width $\leq 300 \mu s,$ duty cycle $\leq 2\%.$ - 3. Repetitive rating: pulse width limited by maximum junction temperature. See Transient Thermal Impedance curve (Figure 3). - 4. $V_{DD}$ = 50V, starting $T_J$ = 25°C, L = 35.5mH, $R_G$ = 25 $\Omega$ , peak $I_{AS}$ = 3.5A (Figures 15, 16). # Typical Performance Curves Unless Otherwise Specified -5 (4) -4 -4 -2 -2 -1 0 25 50 75 100 125 150 T<sub>C</sub>, CASE TEMPERATURE (°C) FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE TEMPERATURE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE ## Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 6. SATURATION CHARACTERISTICS NOTE: Heating effect of $2\mu s$ pulse is minimal. FIGURE 8. DRAIN TO SOURCE ON RESISTANCE VS GATE VOLTAGE AND DRAIN CURRENT FIGURE 5. OUTPUT CHARACTERISTICS FIGURE 7. TRANSFER CHARACTERISTICS FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE ID, DRAIN CURRENT (A) ## Typical Performance Curves Unless Otherwise Specified (Continued) FIGURE 10. NORMALIZED DRAINTO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 12. TRANSCONDUCTANCE vs DRAIN CURRENT FIGURE 13. SOURCE TO DRAIN DIODE VOLTAGE FIGURE 14. GATE TO SOURCE VOLTAGE vs GATE CHARGE ©2001 Fairchild Semiconductor Corporation IRF9620 Rev. A ## Test Circuits and Waveforms FIGURE 15. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 16. UNCLAMPED ENERGY WAVEFORMS FIGURE 17. SWITCHING TIME TEST CIRCUIT FIGURE 18. RESISTIVE SWITCHING WAVEFORMS FIGURE 19. GATE CHARGE TEST CIRCUIT FIGURE 20. GATE CHARGE WAVEFORMS #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | $ACEx^{TM}$ | FAST® | PACMAN™ | SuperSOT™-3 | |-----------------------------------|---------------------|---------------------|-------------------| | Bottomless™ | FASTr™ | $POP^{TM}$ | SuperSOT™-6 | | CoolFET™ | GlobalOptoisolator™ | PowerTrench ® | SuperSOT™-8 | | $CROSSVOLT^{TM}$ | GTO™ . | QFET™ | SyncFET™ | | DenseTrench™ | HiSeC™ | QS™ | TinyLogic™ | | DOME™ | ISOPLANAR™ | QT Optoelectronics™ | UHC <sup>TM</sup> | | EcoSPARK™ | LittleFET™ | Quiet Series™ | UltraFET™ | | E <sup>2</sup> CMOS <sup>TM</sup> | MicroFET™ | SILENT SWITCHER ® | $VCX^{TM}$ | | EnSigna™ | MICROWIRE™ | SMART START™ | | | | | | | FACT Quiet Series<sup>TM</sup> OPTOPLANAR<sup>TM</sup> Star\* Power<sup>TM</sup> Star\* Power<sup>TM</sup> Stealth<sup>TM</sup> #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ## **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |