### **Description** The ICS376 QTClock™ generates up to 8 high quality, high frequency clock outputs. It is designed to replace a VCXO, crystals, and crystal oscillators in most electronic systems. The ICS376 contains a One-Time Programmable (OTP) ROM, factory programmed with PLL divider values to output a broad range of frequencies (up to 200 MHz). Quick Turn factory programming allows customer sample requests to be shipped in 1-3 days. Programming features include a selectable frequency table and two banks of up to 4 low-skew outputs. Using ICS' patented VCXO and Phase-Locked-Loop (PLL) architecture, the device runs from a low-cost pullable crystal. It can replace a VCXO and multiple crystals and oscillators, saving board space and cost. #### **Features** - Packaged in 20 pin SSOP (QSOP) - Quick turn frequency programming allows samples as quickly as one day - Two banks, up to 4 outputs each, can be low-skew - Can include 8 selectable output frequencies - Up to 4 reference outputs - Replaces a VCXO plus multiple crystals and oscillators - Output frequencies up to 200 MHz at 3.3 V - Input crystal frequency of 13 27 MHz - Duty cycle of 45/55 - Operating voltage of 3.3 V - Advanced, low power CMOS process #### **Block Diagram** ### **Pin Assignments** #### **Pin Descriptions** | Number | Name | Туре | Description | | | | |--------|------|------|---------------------------------------------------------------------------|--|--|--| | 1 | X1 | ΧI | Crystal connection. Connect to fundamental mode pullable crystal. | | | | | 2 | S0 | ı | Select pin 0 for frequency table/chip control. Internal pull-up resistor. | | | | | 3 | S1 | ı | Select pin 1 for frequency table/chip control. Internal pull-up resistor. | | | | | 4 | VIN | 1 | VCXO Voltage input. 0 to 3.3V analog control voltage for VCXO. | | | | | 5 | VDD | Р | Connect to +3.3V. | | | | | 6 | GND | Р | Connect to ground. | | | | | 7 | CLK1 | 0 | Clock output 1. Independent output or part of low skew bank A. | | | | | 8 | CLK2 | 0 | Clock output 2. Independent output or part of low skew bank A. | | | | | 9 | CLK3 | 0 | Clock output 3. Independent output or part of low skew bank A. | | | | | 10 | CLK4 | 0 | Clock output 4. Independent output or part of low skew bank A. | | | | | 11 | CLK8 | 0 | Clock output 8. Independent output or part of low skew bank B. | | | | | 12 | CLK7 | 0 | Clock output 7. Independent output or part of low skew bank B. | | | | | 13 | CLK6 | 0 | Clock output 6. Independent output or part of low skew bank B. | | | | | 14 | CLK5 | 0 | Clock output 5. Independent output or part of low skew bank B. | | | | | 15 | GND | Р | Connect to ground. | | | | | 16 | VDD | Р | Connect to +3.3V. | | | | | 17 | S2 | ı | Select pin 2 for frequency table/chip control. Internal pull-up resistor. | | | | | 18 | PDTS | ı | All-chip Power Down when low. Note 1. | | | | | 19 | VDD | Р | Connect to +3.3V. | | | | | 20 | X2 | хо | Crystal connection. Connect to fundamental mode pullable crystal. | | | | Key: XI, XO = crystal connections, I = input, O = output, P = power supply connection Note 1: All outputs are internally high impedance with a weak internal pull-down resistor. When PDTS is active, it is possible to overdrive the output pins for board-level testing. #### **Device Configuration** The ICS376 QTClock provides the facility for up to 8 clock outputs. The outputs are derived from either the reference input or from one of the 4 PLLs. All chip functions are controlled from an OTP ROM which has 3 input control lines (S2, S1, S0), giving a total of 8 address locations. Each address location gives control of the following: - 1) Each output can be turned off individually. - 2) The internal dividers for each PLL are controlled to generate any required frequency. - 3) Each PLL can be turned off (powered down) individually. - 4) The output divide and control logic can be configured to bring the appropriate clock to the correct pin. - 5) Up to four low skew copies of the same clock can be enabled. This chip architecture provides the user with unrivaled flexibility. For example, one of the input pins could be used to control the power of the chip by shutting down PLLs and outputs when not used. A second could be used to change the output clock frequencies. The specification is complete when the ICS376 QTClock Order Form accompanies this data sheet. The order form lists the input and CLK actual frequencies, as well as any other available options. This unique configuration is given a two character alphanumeric programming code (ICS376-xx), which must be specified when referring to samples. ### **Frequency Select Table** The ICS376 can be configured so that one PLL provides up to 8 frequency selections. For example, CPU frequencies of 66.7 MHz, 100.0 MHz, 133.3 MHz, and 166.7 MHz could be included. This information should be indicated on the Order Form when the ICS376 is initially defined. #### External Components / Crystal Selection The ICS376 requires two 0.01µF decoupling capacitors to be connected between VDD and GND pairs. It is recommended that these be placed between VDD and GND pairs on pins 5 and 6, and another between pins 16 and 15. These must be connected close to the ICS376 to minimize lead inductance. No external power supply filtering is required for this device. A 33 series terminating resistor can be used next to each CLK pin. The input crystal must be connected as close to the chip as possible. The input crystal should be a parallel mode, pullable, AT cut with 14 pF load capacitance. See previous page for crystal specifications. Consult ICS for recommended suppliers. IMPORTANT - read application note MAN05 before laying out the PCB. #### **Crystal Specifications** Correlation (load) capacitance 14 pF Initial accuracy ± 20 ppm maximum Drift over temperature and aging ± 50 ppm maximum CO/C1 ratio 250 maximum ESR 35 maximum ### **Electrical Specifications** | Parameter | Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|-----------------------------|-------------|-------------|------------|-------| | ABSOLUTE MAXIMUM RATINGS (str | esses beyond these can | permanently | y damage tl | ne device) | | | Supply Voltage, VDD | Referenced to GND | | | 7 | V | | Inputs | Referenced to GND | -0.5 | | VDD+0.5 | V | | Clock Output | Referenced to GND | -0.5 | | VDD+0.5 | V | | Ambient Operating Temperature | Commercial version | 0 | | 70 | °C | | Soldering Temperature | Max of 10 seconds | | | 260 | °C | | Storage temperature | | -65 | | 150 | ℃ | | DC CHARACTERISTICS (VDD = 3.3V | unless otherwise noted) | | | _ | | | Operating Voltage, VDD | | 3.13 | | 3.46 | V | | Input High Voltage, VIH | PDTS, S0, S1, S2 | 2 | | | V | | Input Low Voltage, VIL | PDTS, S0, S1, S2 | | | 0.8 | V | | Output High Voltage, VOH | IOH=-4mA | VDD-0.4 | | | V | | Output High Voltage, VOH | IOH=-12mA | 2.4 | | | V | | Output Low Voltage, VOL | IOL=12mA | | | 0.4 | V | | IDD Operating Supply Current | | | TBD | | mA | | Short Circuit Current | CLK output | | ±50 | | mA | | On-Chip Pull-up Resistor, inputs | | | TBD | | k | | On-Chip Pull-down Resistor, outputs | | | TBD | | | | Input Capacitance, inputs | | | 4 | | pF | | AC CHARACTERISTICS (VDD = 3.3V | unless otherwise noted) | | | | | | Input Frequency, crystal input | | 13 | | 27 | MHz | | Output Frequency | | 2 | | 200 | MHz | | Output Clock Rise Time | 0.8 to 2.0V | | 1 | | ns | | Output Clock Fall Time | 2.0 to 0.8V | | 1 | | ns | | Output Clock Duty Cycle (Note 1) | at VDD/2 | 45 | 49 to 51 | 55 | % | | Absolute Clock Period Jitter | Deviation from mean | | ±TBD | | ps | | One Sigma Clock Period Jitter | | | TBD | | ps | | Pin to Pin Skew | Low skew outputs | -250 | | 250 | ps | | Power-up time | PDTS goes high until CLKout | | 8 | 20 | ms | Note 1: These are typical values. The actual minimum and maximum duty cycle limits are shown on the ICS376 QTClock Order Form for each programmed version. Package Outline and Package Dimensions (For current dimensional specifications, see JEDEC Publication No. 95.) #### 20 pin SSOP Symbol Α Α1 c D e E E1 Inches Max 0.069 0.010 0.012 0.010 0.344 0.244 0.157 0.050 Min 0.053 0.004 0.008 0.007 0.337 0.228 0.150 0.016 .025 BSC Millimeters Max 1.75 0.25 0.30 0.25 8.75 6.20 4.00 1.27 Min 1.35 0.10 0.20 0.18 8.55 5.80 3.80 0.40 0.635 BSC #### **Ordering Information** | Part/Order Number | Marking | Package | Shipping | Temperature | |-------------------|------------|-------------|---------------|-------------| | ICS376R-xx | ICS376R-xx | 20 pin SSOP | Tubes | 0 to 70 °C | | ICS376R-xxT | ICS376R-xx | 20 pin SSOP | Tape and Reel | 0 to 70 °C | xx represents a 2 character alphanumeric programming code assigned by the factory, which indicates the output frequencies on all CLKs and other features. All samples are shipped with an ICS376 order form describing the characteristics of the device. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Inc. (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. QTClock is a trademark of ICS