# Advance Information # PowerPC 750<sup>TM</sup> SCM RISC Microprocessor Datasheet The PowerPC 750<sup>TM</sup> microprocessor is an implementation of the PowerPC<sup>TM</sup> family of reduced instruction set computer (RISC) microprocessors. In this document, the term "750" is used as an abbreviation for the phrase "PowerPC 750<sup>TM</sup> microprocessor." This document contains pertinent physical characteristics of the 750 Single Chip Modules (SCM). This document contains the following topics. | Торіс | Page | |------------------------------------------------|------| | Topic Overview | 2 | | Features | | | General Parameters | 6 | | Electrical and Thermal Characteristics | 7 | | PowerPC 750 Microprocessor Pin Assignments | 23 | | PowerPC 750 Microprocessor Pinout Listings | 24 | | PowerPC 750 Microprocessor Package Description | 27 | | System Design Information | 29 | | Ordering Information | 41 | | | | The PowerPC name, the PowerPC logotype, and PowerPC 750 are trademarks of International Business Machines Corporation. This document contains information on a new product under development by IBM. IBM reserves the right to change or discontinue this product without notice. © IBM Corporation, 1998 Portions hereof © International Business Machines Corporation, 1991-1998. All rights reserved. # **Overview** The 750 is targeted for high performance, low power systems and supports the following power management features; doze, nap, sleep, and dynamic power management. The 750 consists of a processor core and an internal L2 Tag combined with a dedicated L2 cache interface and a 60x bus. Figure 8 shows a block diagram of the 750. Figure 8. 750 Block Diagram. Page 2 v 3.1 Datasheet 6/10/98 # **Features** This section summarizes features of the 750's implementation of the PowerPC architecture. Major features of the 750 are as follows. - · Branch processing unit - Four instructions fetched per clock. - One branch processed per cycle (plus resolving 2 speculations). - Up to 1 speculative stream in execution, 1 additional speculative stream in fetch. - 512-entry branch history table (BHT) for dynamic prediction. - 64-entry, 4-way set associative branch target instruction cache (BTIC) for eliminating branch delay slots. - · Dispatch unit - Full hardware detection of dependencies (resolved in the execution units). - Dispatch two instructions to six independent units (system, branch, load/store, fixed-point unit 1, fixed-point unit 2, or floating-point). - Serialization control (predispatch, postdispatch, execution, serialization). - Decode - Register file access. - Forwarding control. - Partial instruction decode. - Load/store unit - One cycle load or store cache access (byte, half-word, word, double-word). - Effective address generation. - Hits under misses (one outstanding miss). - Single-cycle misaligned access within double word boundary. - Alignment, zero padding, sign extend for integer register file. - Floating-point internal format conversion (alignment, normalization). - Sequencing for load/store multiples and string operations. - Store gathering. - Cache and TLB instructions. - Big- and little-endian byte addressing supported. - Misaligned little-endian support in hardware. #### Fixed-point units - Fixed-point unit 1 (FXU1); multiply, divide, shift, rotate, arithmetic, logical. - Fixed-point unit 2 (FXU2); shift, rotate, arithmetic, logical. - Single-cycle arithmetic, shift, rotate, logical. - Multiply and divide support (multi-cycle). - Early out multiply. # Floating-point unit - Support for IEEE-754 standard single- and double-precision floating-point arithmetic. - 3 cycle latency, 1 cycle throughput, single-precision multiply-add. - 3 cycle latency, 1 cycle throughput, double-precision add. - 4 cycle latency, 2 cycle throughput, double-precision multiply-add. - Hardware support for divide. - Hardware support for denormalized numbers. - Time deterministic non-IEEE mode. #### System unit - Executes CR logical instructions and miscellaneous system instructions. - Special register transfer instructions. # Cache structure - 32K, 32-byte line, 8-way set associative instruction cache. - 32K, 32-byte line, 8-way set associative data cache. - Single-cycle cache access. - Pseudo-LRU replacement. - Copy-back or write-through data cache (on a page per page basis). - Supports all PowerPC memory coherency modes. - Non-blocking instruction and data cache (one outstanding miss under hits). - No snooping of instruction cache. # · Memory management unit - 128 entry, 2-way set associative instruction TLB. - 128 entry, 2-way set associative data TLB. - Hardware reload for TLB's. Page 4 v 3.1 Datasheet 6/10/98 - 4 instruction BAT's and 4 data BATs. - Virtual memory support for up to 4 exabytes (2<sup>52</sup>) virtual memory. - Real memory support for up to 4 gigabytes (2<sup>32</sup>) of physical memory. - Level 2 (L2) cache interface - Internal L2 cache controller and 4K-entry tags; external data SRAMs. - 256K, 512K, and 1 Mbyte 2-way set associative L2 cache support. - Copy-back or write-through data cache (on a page basis, or for all L2). - 64-byte(256K/512K) and 128-byte (I-Mbyte) sectored line size. - Supports flow-through (reg-buf) synchronous burst SRAMs, pipelined (reg-reg) synchronous burst SRAMs, and pipelined (reg-reg) late-write synchronous burst SRAMs - Design supports Core-to-L2 frequency divisors of ÷1, ÷1.5, ÷2, ÷2.5, and ÷3. However, this specification supports the L2 frequency range specified in Section, "L2 Clock AC Specifications" on page 15. For higher L2 frequencies not supported in this document, please contact your IBM marketing representative. #### · Bus interface - Compatible with 60x processor interface. - 32-bit address bus. - 64-bit data bus. - Bus-to-core frequency multipliers of 3x, 3.5x, 4x, 4.5x, 5x, 5.5x, 6x, 6.5x, 7x,7.5x, and 8x supported. - · Integrated power management - Low-power 2.7/3.3-volt design. - Three static power saving modes: doze, nap, and sleep. - Automatic dynamic power reduction when internal functional units are idle. - Integrated Thermal Management Assist Unit - On-chip thermal sensor and control logic. - Thermal Management Interrupt for software regulation of junction temperature. - Testability - LSSD scan design. - JTAG interface. - Reliability and serviceability; Parity checking on 60x and L2 cache buses # **General Parameters** The following list provides a summary of the general parameters of the 750. Technology 0.25 $\mu$ m CMOS, five-layer metal Die Size 7.56 mm x 8.79 mm (67 mm<sup>2</sup>) Transistor count 6.35 million Logic design Fully-static Packages 750: Surface mount 360-lead ceramic ball grid array (CBGA) with L2 interface. Core power supply 2.7 $\pm$ 50mV<sub>DC</sub> I/O power supply 3.3 V $\pm$ 5% V<sub>DC</sub> Page 6 v 3.1 Datasheet 6/10/98 # **Electrical and Thermal Characteristics** This section provides both AC and DC electrical specifications and thermal characteristics for the 750. # **DC Electrical Characteristics** The tables in this section describe the 750's DC electrical characteristics. Table 1 provides the absolute maximum ratings. Table 1. Absolute Maximum Ratings | Characteristic | Symbol | Value | Unit | |---------------------------|--------------------|--------------|------| | Core supply voltage | $V_{DD}$ | -0.3 to 2.75 | V | | PLL supply voltage | AV <sub>DD</sub> | -0.3 to 2.75 | V | | L2 DLL supply voltage | L2AV <sub>DD</sub> | -0.3 to 2.75 | V | | 60x bus supply voltage | $OV_DD$ | -0.3 to 3.6 | V | | L2 bus supply voltage | L2OV <sub>DD</sub> | -0.3 to 3.6 | V | | Input voltage | V <sub>IN</sub> | -0.3 to 3.6 | V | | Storage temperature range | T <sub>STG</sub> | -55 to 150 | °C | #### Note: - 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Caution: $V_{\text{IN}}$ must not exceed $OV_{\text{DD}}$ by more than 0.3V at any time, including during power-on reset. - 3. Caution: $OV_{DD}$ must not exceed $V_{DD}/AV_{DD}$ by more than 1.2V at any time, including during power-on reset. - 4. Caution: $V_{DD}/AV_{DD}$ must not exceed $OV_{DD}$ by more than 0.4V at any time, including during power-on reset. Table 2 provides the recommended operating conditions for the 750. **Table 2. Recommended Operating Conditions** | Characteristic | Symbol | Value | Unit | |--------------------------|--------------------|-----------------------------------|------| | Core supply voltage | $V_{DD}$ | 2.65 to 2.75 | V | | PLL supply voltage | AV <sub>DD</sub> | 2.65 to 2.75 | V | | L2 DLL supply voltage | L2AV <sub>DD</sub> | 2.65 to 2.75 | V | | 60x bus supply voltage | $OV_DD$ | 3.135 to 3.465 | V | | L2 bus supply voltage | L2OV <sub>DD</sub> | 3.135 to 3.465 or V <sub>DD</sub> | V | | Input voltage | V <sub>IN</sub> | GND to OV <sub>DD</sub> | V | | Die-junction temperature | T <sub>J</sub> | 0 to 65 | °C | **Note:** These are recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. Table 3 provides the package thermal characteristics for the 750. Table 3. Package Thermal Characteristics | Characteristic | Symbol | Value | Unit | | | | | |--------------------------------------------------------------------------------------------------------------------|--------|-------|------|--|--|--|--| | CBGA package thermal resistance, junction-to-case thermal resistance (typical) | θJC | 0.03 | °C/W | | | | | | CBGA package thermal resistance, junction-to-lead thermal resistance (typical) | θЈВ | 3.8 | °C/W | | | | | | Note: Refer to Section, "Thermal Management Information" on page 34 for more information about thermal management. | | | | | | | | The 750 incorporates a thermal management assist unit (TAU) composed of a thermal sensor, digital-to-analog converter, comparator, control logic, and dedicated special-purpose registers (SPRs). See the 750 RISC Microprocessor User's Manual for more information on the use of this feature. Specifications for the thermal sensor portion of the TAU are found in Table 4. #### **Table 4. Thermal Sensor Specifications** See Table 2 for operating conditions. | Num | Characteristic | Min | Max | Unit | Notes | |-----|--------------------------|-----|--------------|------|-------| | 1 | Temperature range | 0 | 128 | °C | 1 | | 2 | Comparator settling time | 20 | <del>_</del> | ms | 2 | | 3 | Resolution | 4 | _ | °C | 3 | # Note: - 1. The temperature is the junction temperature of the die. The thermal assist unit's (TAU) raw output does not indicate an absolute temperature, but it must be interpreted by software to derive the absolute junction temperature. For information on how to use and calibrate the TAU, contact your local IBM sales office. This specification reflects the temperature span supported by the design. - The comparator settling time value must be converted into the number of CPU clocks that need to be written into the THRM3 SPR. - 3. This value is guaranteed by design and is not tested. Table 5 provides DC electrical characteristics for the 750. Page 8 v 3.1 Datasheet 6/10/98 # Table 5. DC Electrical Specifications See Table 2 for operating conditions. | Characteristic | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------|------------------|-----|-----------|------|-------| | Input high voltage (all inputs except SYSCLK) | VIH | 2.0 | 3.465 | V | 1,2 | | Input low voltage (all inputs except SYSCLK) | VIL | GND | 0.8 | V | | | SYSCLK input high voltage | CVIH | 2.4 | $OV_{DD}$ | V | 1 | | SYSCLK input low voltage | CVIL | GND | 0.4 | V | | | Input leakage current, V <sub>IN</sub> = OV <sub>DD</sub> | I <sub>in</sub> | _ | 30 | μΑ | 1,2 | | Hi-Z (off state) leakage current, $V_{IN} = OV_{DD}$ | I <sub>TSI</sub> | _ | 30 | μΑ | 1,2 | | Output high voltage, I <sub>OH</sub> = -6mA | Vон | 2.4 | _ | V | | | Output low voltage, I <sub>OL</sub> = 6mA | VOL | _ | 0.4 | V | | | Capacitance, V <sub>IN</sub> =0V, f = 1MHz | C <sub>in</sub> | _ | 5.0 | pF | 2,3 | #### Note: - 1. For 60x bus signals, the reference is OV<sub>DD</sub>, while L2OV<sub>DD</sub> is the reference for the L2 bus signals. - 2. Excludes test signals LSSD\_MODE, L1\_TSTCLK, L2\_TSTCLK, and IEEE 1149.1 signals. - 3. Capacitance values are guaranteed by design and characterization, and are not tested. Table 6 provides the power consumption for the 750. #### Table 6. Power Consumption See Table 2 for operating conditions. | | Proc | l loit | Notes | | | | | |---------|--------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 200 MHz | 225/233 MHz | 250/266 MHz | 275 MHz | 300 MHz | Onit | notes | | | | | | | | | | | | 4.7 | 5.6 | 6.5 | 6.7 | 7.3 | W | 1,3,4,5 | | | 7.5 | 8.8 | 9.8 | 10.1 | 11.0 | W | 1,2,4,5 | | | | | | | | | | | | 1.6 | 1.8 | 2.1 | 2.2 | 2.3 | W | 1,2,5 | | | | | | | | | | | | 250 | 250 | 250 | 250 | 250 | mW | 1,2,5 | | | | | | | | | | | | 100 | 100 | 100 | 100 | 100 | mW | 1,2,5 | | | | 4.7<br>7.5<br>1.6<br>250 | 200 MHz 225/233 MHz 4.7 5.6 7.5 8.8 1.6 1.8 250 250 | 200 MHz 225/233 MHz 250/266 MHz 4.7 5.6 6.5 7.5 8.8 9.8 1.6 1.8 2.1 250 250 250 | 4.7 5.6 6.5 6.7 7.5 8.8 9.8 10.1 1.6 1.8 2.1 2.2 250 250 250 250 | 200 MHz 225/233 MHz 250/266 MHz 275 MHz 300 MHz 4.7 5.6 6.5 6.7 7.3 7.5 8.8 9.8 10.1 11.0 1.6 1.8 2.1 2.2 2.3 250 250 250 250 250 | 200 MHz 225/233 MHz 250/266 MHz 275 MHz 300 MHz 4.7 5.6 6.5 6.7 7.3 W 7.5 8.8 9.8 10.1 11.0 W 1.6 1.8 2.1 2.2 2.3 W 250 250 250 250 250 mW | | #### Note: - These values apply for all valid 60x bus and L2 bus ratios. The values do not include I/O Supply Power (OV<sub>DD</sub> and L2OV<sub>DD</sub>) or PLL/DLL supply power (AV<sub>DD</sub> and L2AV<sub>DD</sub>). OV<sub>DD</sub> and L2OV<sub>DD</sub> power is system dependent, but is typically <10% of V<sub>DD</sub> power. Worst case power consumption for AV<sub>DD</sub> = 15mW and L2AV<sub>DD</sub> = 15mW. - 2. Maximum power is measured at $V_{DD} = 2.75$ . - 3. Typical power is an average value measured at V<sub>DD</sub> = AV<sub>DD</sub> = L2AV<sub>DD</sub> = 2.7V, OV<sub>DD</sub> = L2OV<sub>DD</sub>= 3.3V in a system executing typical applications and benchmark sequences. - 4. Full-on mode uses a worst case instruction mix. - 5. Guaranteed by design and characterization, and is not tested. #### **AC Electrical Characteristics** This section provides the AC electrical characteristics for the 750. After fabrication, parts are sorted by maximum processor core frequency as shown in Section , "Clock AC Specifications," and tested for conformance to the AC specifications for that frequency. These specifications are for 200, 225, 233, 250, 266, 275, and 300 MHz processor core frequencies. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG(0-3) signals. Parts are sold by maximum processor core frequency (see Section, "Ordering Information" on page 41). #### **Clock AC Specifications** Table 7 provides the clock AC timing specifications as defined in Figure 9. # Table 7. Clock AC Timing Specifications See Table 2 for operating conditions. | Num | Characteristic | 200 | MHz* | 225/2 | 33 MHz | 250/20 | 66 MHz | 275 | MHz | 300 | MHz* | Unit | Notes | |--------|-------------------------------------|-----|------|-------|--------|--------|--------|-----|------|-----|------|-------|-------| | INUIII | Citatacteristic | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Offic | Notes | | | Processor frequency | 150 | 200 | 150 | 233 | 150 | 266 | 150 | 275 | 200 | 300 | MHz | | | | VCO frequency | 300 | 400 | 300 | 466 | 300 | 533 | 300 | 550 | 400 | 600 | MHz | | | | SYSCLK frequency | 25 | 83.3 | 25 | 83.3 | 25 | 83.3 | 25 | 83.3 | 25 | 100 | MHz | 1 | | 1 | SYSCLK cycle time | 12 | 40 | 12 | 40 | 12 | 40 | 12 | 40 | 10 | 40 | ns | | | 2,3 | SYSCLK rise and fall time | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | _ | 2.0 | ns | 2,3 | | 4 | SYSCLK duty cycle measured at 1.4 V | 40 | 60 | 40 | 60 | 40 | 60 | 40 | 60 | 40 | 60 | % | 3 | | | SYSCLK jitter | _ | ±150 | _ | ±150 | _ | ±150 | _ | ±150 | _ | ±150 | ps | 4,3 | | | Internal PLL relock time | _ | 100 | _ | 100 | _ | 100 | _ | 100 | _ | 100 | μs | 5 | #### Note: - Note: The SYSCLK frequency and the PLL\_CFG[0-3] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0-3] signal description in Section , "PLL Configuration," for valid PLL\_CFG[0-3] settings. - 2. Rise and fall times for the SYSCLK input are measured from 0.4 to 2.4V. - 3. Timing is guaranteed by design and characterization, and is not tested. - 4. The total input jitter (short term and long term combined) must be under $\pm 150$ ps. - 5. Relock timing is guaranteed by design and characterization, and is not tested. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence. - Subject to availability see your marketing representative. Page 10 v 3.1 Datasheet 6/10/98 Figure 9. SYSCLK Input Timing Diagram # 60x Bus Input AC Specifications Table 8 provides the 60X bus input AC timing specifications for the 750 as defined in Figure 10and Figure 11. Input timing specifications for the L2 bus are provided in Section, "L2 Bus Input AC Specifications" on page 17. Table 8. 60X Bus Input Timing Specifications<sup>1</sup> See Table 2 for operating conditions. | Num | Characteristic | 200, 225, 233, 250,<br>266, 275 MHz | | 300 | MHz | Unit | Notes | |-----|-----------------------------------------------------------------------|-------------------------------------|-----|-----|--------------|---------|---------| | | | Min | Max | Min | Max | | | | 10a | Address/Data/Transfer Attribute Inputs Valid to SYSCLK (Input Setup) | 2.5 | _ | 2.5 | _ | ns | 2 | | 10b | All Other Inputs Valid to SYSCLK (Input Setup) | 3.0 | _ | 2.5 | _ | ns | 3 | | 10c | Mode Select Input Setup to HRESET (DRTRY,TLBISYNC) | 8 | _ | 8 | _ | tsysclk | 4,5,6,7 | | 11a | SYSCLK to Address/Data/Transfer Attribute Inputs Invalid (Input Hold) | 1.0 | _ | 0.8 | _ | ns | 2 | | 11b | SYSCLK to All Other Inputs Invalid (Input Hold) | 1.0 | _ | 0.8 | <del>_</del> | ns | 3 | | 11c | HRESET to mode select input hold (DRTRY, TLBISYNC) | 0 | _ | 0 | _ | ns | 4,6,7 | # Note: - 1. Input specifications are measured from the TTL level (0.8 to 2.0V) of the signal in question to the 1.4V of the rising edge of the input SYSCLK. Input and output timings are measured at the pin (see Figure 10). - 2. Address/Data Transfer Attribute inputs are composed of the following: A[0-31], AP[0-3], TT[0-4], TBST, TSIZ[0-2], GBL, DH[0-31), DL[0-31], DP[0-7]. - 3. All other signal inputs are composed of the following: TS, ABB, DBB, ARTRY, BG, AACK, DBG, DBWO, TA, DRTRY, TEA, DBDIS, TBEN, QACK, TLBISYNC. - 4. The setup and hold time is with respect to the rising edge of HRESET (see Figure 11). - 5. t<sub>SYSCLK</sub>, is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in ns) of the parameter in question. - 6. These values are guaranteed by design, and are not tested. - 7. This specification is for configuration mode select only. Also note that the HRESET must be held asserted for a minimum of 255 bus clocks after the PLL re-lock time during the power-on reset sequence. Figure 10 provides the input timing diagram for the 750. **Figure 10. Input Timing Diagram** Figure 11 provides the mode select input timing diagram for the 750. Figure 11. Mode Select Input Timing Diagram Page 12 v 3.1 Datasheet 6/10/98 #### 60x Bus Output AC Specifications Table 9 provides the 60x bus output AC timing specifications for the 750 as defined in Figure 12. Output timing specification for the L2 bus are provided in Section "L2 Bus Output AC Specifications." # 60X Bus Output AC Timing Specifications<sup>1</sup> See Table 2 for operating conditions, $C_1 = 50 pF^2$ | Num | Characteristic | 200, 225,<br>266, 27 | 233, 250,<br>75 MHz | 300 | MHz | Unit | Notes | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------|---------------------------------------|-----|---------|-------| | | | Min | Max | Min | Max | | | | 12 | SYSCLK to Output Driven (Output Enable Time) | 0.5 | _ | 0.5 | _ | ns | | | 13 | $\frac{\text{SYSCLK to Output Valid (}\overline{\text{TS}}, \overline{\text{ABB}}, \overline{\text{ARTRY}}, \text{ and } \overline{\text{DBB})}$ | _ | 6.5 | _ | 6.0 | ns | 5 | | 14 | $\frac{\text{SYSCLK to all other Output Valid (all except }\overline{\text{TS}},}{\text{ABB, }\overline{\text{ARTRY}},} \text{ and } \frac{\text{DBB}}{\text{DBB}})$ | _ | 6.5 | _ | 6.0 | ns | 5 | | 15 | SYSCLK to Output Invalid (Output Hold) | 1.0 | _ | 0.8 | _ | ns | 3 | | 16 | SYSCLK to Output High Impedance (all signals except ABB, ARTRY, and DBB) | _ | 6.0 | _ | 6.0 | ns | 8 | | 17 | SYSCLK to $\overline{ABB}$ and $\overline{DBB}$ high impedance after precharge | _ | 1.0 | _ | 1.0 | tsysclk | 4,6,8 | | 18 | SYSCLK to ARTRY high impedance before precharge | _ | 5.5 | _ | 5.5 | ns | 8 | | 19 | SYSCLK to ARTRY precharge enable | 0.2 x<br>t <sub>SYSCLK</sub> +<br>1.0 | _ | 0.2 x<br>t <sub>SYSCLK</sub> +<br>1.0 | _ | ns | 3,4,7 | | 20 | Maximum delay to ARTRY precharge | _ | 1 | _ | 1 | tsysclk | 4,7 | | 21 | SYSCLK to ARTRY high impedance after precharge | <del>_</del> | 2 | _ | 2 | tsysclk | 4,7,8 | - Note: 1. All output specifications are measured from the 1.4V of the rising edge of SYSCLK to the TTL level (0.8V or 2.0V) of the signal in question. Both input and output timings are measured at the pin. - 2. All maximum timing specifications assume $C_L = 50 pF$ . - 3. This minimum parameter assumes CL = 0pF. - 4. t<sub>SYSCLK</sub> is the period of the external bus clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration of the parameter in question. - 5. Output signal transitions from GND to 2.0V or $OV_{DD}$ to 0.8V. - 6. Nominal precharge width for $\overline{ABB}$ and $\overline{DBB}$ is 0.5 t<sub>SYSCLK</sub>. - 7. Nominal precharge width for ARTRY is 1.0 t<sub>SYSCLK</sub>. - 8. Guaranteed by design and characterization, and not tested. Figure 12 provides the output timing diagram for the 750. Figure 12. Output Timing Diagram Page 14 v 3.1 Datasheet 6/10/98 #### L2 Clock AC Specifications Table 10 provides the L2CLK output AC timing specifications as defined in Figure 13. #### Table 10. L2CLK Output AC Timing Specifications See Table 2 for operating conditions. | Num | Characteristic | Min | Max | Unit | Notes | |-----|--------------------------|-----|------|-------|--------| | | L2CLK frequency | 80 | 150 | MHz | 1,5, 7 | | 22 | L2CLK cycle time | 6.6 | 12.5 | ns | 7 | | 23 | L2CLK duty cycle | | 50 | % | 2 | | | L2CLK jitter | | ±150 | ps | 3,6 | | | Internal DLL-relock time | 640 | _ | L2CLK | 4 | #### Note: - 1. L2CLK outputs are L2CLKOUTA, L2CLKOUTB, and L2SYNC\_OUT pins. The internal design supports higher L2CLK frequencies; however, the L2 I/O drivers have been designed to support a 150MHz L2 bus loaded with 4 off-the-shelf pipelined synchronous burst SRAMs. Running the L2 bus beyond 150MHz would require tightly coupled customized SRAMs or a multi-chip module (MCM) implementation. The L2CLK frequency to core frequency settings must be chosen such that the resulting L2CLK frequency and core frequency do not exceed their respective maximum or minimum operating frequencies. L2CLKOUTA and L2CLKOUTB must have equal loading. - 2. The nominal duty cycle of the L2CLK is 50% measured at midpoint voltage. - 3. The total input jitter (short term and long term combined) must be under $\pm$ 150ps. - 4. The DLL re-lock time is specified in terms of L2CLKs. The number in the table must be multiplied by the period of L2CLK to compute the actual time duration in nanoseconds. Re-lock timing is guaranteed by design and characterization, and is not tested. - 5. The L2CR [L2SL] bit should be set for L2CLK frequencies less than 110MHz. - 6. Guaranteed by design and characterization, and not tested. - 7. Running the L2 up to 150MHz is specified only for the 300MHz core and138MHz is specified only for the 275MHz core. For all core frequencies equal or below 266MHz, the maximum L2 frequency is 133MHz. The L2CLK\_OUT timing diagram is shown in Figure 13. Figure 13. L2CLK\_OUT Output Timing Diagram Page 16 v 3.1 Datasheet 6/10/98 # **L2 Bus Input AC Specifications** The L2 bus input interface AC timing specifications are found in Table 11. # Table 11. L2 Bus Input Interface AC Timing Specifications<sup>1</sup> See Table 2 for operating conditions, L2OV<sub>DD</sub> = $3.3 \pm 5\%$ V<sub>DC</sub> or V<sub>DD</sub><sup>4</sup> | Num | Characteristic | Min | Max | Unit | Notes | |-------|------------------------------------------|-----|-----|------|-------| | 29,30 | L2SYNC_IN rise and fall time | _ | 1.0 | ns | 2,3 | | 24 | Data and parity input setup to L2SYNC_IN | 1.7 | _ | ns | | | 25 | L2SYNC_IN to data and parity input hold | 0.5 | _ | ns | | - Note: 1. All input specifications are measured from the midpoint voltage (1.4V) of the signal in question to the midpoint voltage of the rising edge of the input L2SYNC\_IN. Input timings are measured at the pins (see Figure 14). - 2. Rise and fall times for the L2SYNC\_IN input are measured from 0.4 to 2.4V. - 3. Guaranteed by design and characterization, and not tested. - 4. For SRAMs that can be operated at the $V_{DD}$ voltage, L2OV<sub>DD</sub> can also be tied to the $V_{DD}$ voltage. Figure 14 shows the L2 bus input timing diagrams for the 750. Figure 14. L2 Bus Input Timing Diagrams # **L2 Bus Output AC Specifications** Table 12 provides the L2 bus output interface AC timing specifications for the 750 as defined in Figure 15. # Table 12. L2 Bus Output Interface AC Timing Specifications<sup>1</sup> See Table 2 for operating conditions, L2OV<sub>DD</sub> = $3.3 \pm 5\%$ V<sub>DC</sub> or V<sub>DD</sub><sup>7</sup>, C<sub>L</sub> = $20pF^3$ | Num | Characteristic | L2CR[14-15] is equivalent to: | | | | | | | | | | |-----|-----------------------------------------------------------|-------------------------------|-----------------|-----|-----|------------------|------------------|------------------|------------------|------|-------| | | | | 00 <sup>2</sup> | 01 | | 10 | | 11 | | Unit | Notes | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | | 26 | L2SYNC_IN to output valid for processors 266MHz and below | _ | 5.0 | _ | 5.5 | _ | Rsv <sup>5</sup> | _ | Rsv <sup>5</sup> | ns | | | 26 | L2SYNC_IN to output valid for processor at 275MHz | _ | 4.5 | _ | 5.0 | _ | Rsv <sup>5</sup> | _ | Rsv <sup>5</sup> | ns | | | 26 | L2SYNC_IN to output valid for processor at 300MHz | _ | 4.0 | _ | 4.5 | _ | Rsv <sup>5</sup> | _ | Rsv <sup>5</sup> | ns | | | 27 | L2SYNC_IN to output hold | 0.5 | _ | 1.0 | _ | Rsv <sup>5</sup> | _ | Rsv <sup>5</sup> | _ | ns | 4 | | 28 | L2SYNC_IN to high impedance | _ | 4.0 | _ | 4.5 | _ | Rsv <sup>5</sup> | _ | Rsv <sup>5</sup> | ns | 6 | - Note: 1. All outputs are measured from the midpoint voltage of the rising edge of L2SYNC\_IN to the midpoint voltage (1.4V) of the signal in question. The output timings are measured at the pins. - 2. The outputs are valid for both single-ended and differential L2CLK modes. For flow-thru and pipelined reg-reg synchronous burst SRAMs, L2CR[14-15] = 00 is recommended. For pipelined late-write synchronous burst SRAMs, L2CR[14-15] = 01 is recommended. - 3. All maximum timing specifications assume CL = 20pF. - 4. This measurement assumes CL= 5pF. - 5. Reserved for future use. - 6. Guaranteed by design and characterization, and not tested. - 7. For SRAMs that can be operated at the $V_{DD}$ voltage, L2OV<sub>DD</sub> can also be tied to the $V_{DD}$ voltage. Page 18 v 3.1 Datasheet 6/10/98 Figure 15 shows the L2 bus output timing diagrams for the 750. Figure 15. L2 Bus Output Timing Diagrams # **IEEE 1149.1 AC Timing Specifications** Table 13provides the IEEE 1149.1 (JTAG) AC timing specifications as defined in Figure 16, Figure 17, Figure 18, and Figure 19. The five JTAG signals are; TDI, TDO, TMS, TCK, and TRST. Table 13. JTAG AC Timing Specifications (Independent of SYSCLK) See Table 2 for operating conditions, $C_1 = 50pF$ | Num | Characteristic | Min | Max | Unit | Notes | |-----|----------------------------------------|-----|------|------|-------| | | TCK frequency of operation | 0 | 33.3 | MHz | | | 1 | TCK cycle time | 30 | _ | ns | | | 2 | TCK clock pulse width measured at 1.4V | 15 | _ | ns | | | 3 | TCK rise and fall times | 0 | 2 | ns | 4 | | 4 | Spec obsolete, intentionally omitted | | | | | | 5 | TRST assert time | 25 | _ | ns | 1 | | 6 | Boundary-scan input data setup time | 4 | _ | ns | 2 | | 7 | Boundary-scan input data hold time | 15 | _ | ns | 2 | | 8 | TCK to output data valid | 4 | 20 | ns | 3,5 | | 9 | TCK to output high impedance | 3 | 19 | ns | 3,4 | | 10 | TMS, TDI data setup time | 0 | _ | ns | | | 11 | TMS, TDI data hold time | 12 | _ | ns | | | 12 | TCK to TDO data valid | 2.5 | 12 | ns | 5 | | 13 | TCK to TDO high impedance | 3 | 9 | ns | 4 | - Note: 1. TRST is an asynchronous level sensitive signal. Guaranteed by design. - 2. Non-JTAG signal input timing with respect to TCK. - 3. Non-JTAG signal output timing with respect to TCK. - 4. Guaranteed by characterization and not tested. - 5. Minimum spec guaranteed by characterization and not tested. Figure 16 provides the JTAG clock input timing diagram. Figure 16. JTAG Clock Input Timing Diagram Page 20 Datasheet 6/10/98 v 3.1 Figure 17 provides the $\overline{\text{TRST}}$ timing diagram. Figure 17. $\overline{\text{TRST}}$ Timing Diagram Figure 18 provides the boundary-scan timing diagram. Figure 18. . Boundary-Scan Timing Diagram Figure 19 provides the test access port timing diagram. Figure 19. Test Access Port Timing Diagram Page 22 v 3.1 Datasheet 6/10/98 # **PowerPC 750 Microprocessor Pin Assignments** The following sections contain the pinout diagram for the 750 SCM. IBM offers a 360 pin ceramic ball grid array package for the 750. Figure 20 (in part A) shows the pinout of the 360 CBGA package as viewed from the top surface. Part B shows the side profile of the 360 CBGA package to indicate the direction of the top surface view. Figure 20. Pinout of the 360 CBGA Package as Viewed from the Top Surface. # **PowerPC 750 Microprocessor Pinout Listings** Table 14 provides the pinout listing for the 360 CBGA package (the 750). Table 14. Pinout Listing for the 360 CBGA package | Signal Name | Pin Number | Active | I/O | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|--------| | A0-A31 | A13, D2, H11, C1, B13, F2, C13, E5, D13, G7, F12, G3, G6, H2, E2, L3, G5, L4, G4, J4, H7, E1, G2, F3, J7, M3, H3, J2, J6, K3, K2, L2 | High | I/O | | AACK | N3 | Low | Input | | ABB | L7 | Low | I/O | | AP0-AP3 | C4, C5, C6, C7 | High | I/O | | ARTRY | L6 | Low | I/O | | AVDD | A8 | _ | _ | | BG | H1 | Low | Input | | BR | E7 | Low | Output | | CKSTP_OUT | D7 | Low | Output | | CI | C2 | Low | Output | | CKSTP_IN | B8 | Low | Input | | CLKOUT | E3 | | Output | | DBB | K5 | Low | I/O | | DBDIS | G1 | Low | Input | | DBG | K1 | Low | Input | | DBWO | D1 | Low | Input | | DH0-DH31 | W12, W11, V11, T9, W10, U9, U10, M11, M9, P8, W7, P9, W9, R10, W6, V7, V6, U8, V9, T7, U7, R7, U6, W5, U5, W4, P7, V5, V4, W3, U4, R5 | High | I/O | | DL0-DL31 | M6, P3, N4, N5, R3, M7, T2, N6, U2, N7, P11, V13, U12, P12, T13, W13, U13, V10, W8, T11, U11, V12, V8, T1, P1, V1, U1, N1, R2, V3, U3, W2 | | I/O | | DP0-DP7 | L1, P2, M2, V2, M1, N2, T3, R1 | High | I/O | | DRTRY | H6 | Low | Input | | GBL | B1 | Low | I/O | - Note: 1. These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. - 2. $OV_{DD}$ inputs supply power to the I/O drivers and $V_{DD}$ inputs supply power to the processor core. - 3. Internally tied to L2OV $_{\rm DD}$ in the PID-8t 750 360 CBGA package. This is NOT a supply pin. - 4. These pins are reserved for potential future use as additional L2 address pins. Page 24 Datasheet 6/10/98 v 3.1 Table 14. Pinout Listing for the 360 CBGA package | Signal Name | Pin Number | Active | I/O | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------| | GND | D10, D14, D16, D4, D6, E12, E8, F4, F6, F10, F14, F16, G9, G11, H5, H8, H10, H12, H15, J9, J11, K4, K6, K8, K10, K12, K14, K16, L9, L11, M5, M8, M10, M12, M15, N9, N11, P4, P6, P10, P14, P16, R8, R12, T4, T6, T10, T14, T16 | _ | _ | | HRESET | B6 | Low | Input | | INT | C11 | Low | Input | | L1_TSTCLK <sup>1</sup> | F8 | High | Input | | L2ADDR[0-16] | L17, L18, L19, M19, K18, K17, K15, J19, J18, J17, J16, H18, H17, J14, J13, H19, G18 | High | Output | | L2AVDD | L13 | _ | _ | | L2CE | P17 | Low | Output | | L2CLKOUTA | N15 | _ | Output | | L2CLKOUTB | L16 | _ | Output | | L2DATA[0-63] | U14, R13, W14, W15, V15, U15, W16, V16, W17, V17, U17, W18, V18, U18, V19, U19, T18, T17, R19, R18, R17, R15, P19, P18, P13, N14, N13, N19, N17, M13, M18, H13, G19, G16, G15, G14, G13, F19, F18, F13, F19, E18, E17, E15, D19, D18, D17, C18, C17, B19, B18, B17, A18, A17, A16, B16, C16, A14, A15, C15, B14, C14, E13 | | I/O | | L2DP[0-7] | V14, U16, T19, N18, H14, F17, C19, B15 | High | I/O | | L2OVDD | D15, E14, E16, H16, J15, L15, M16, P15, R14, R16, T15, F15 | _ | _ | | L2SYNC_IN | L14 | _ | Input | | L2SYNC_OUT | M14 | _ | Output | | L2_TSTCLK <sup>1</sup> | F7 | High | Input | | L2WE | N16 | Low | Output | | L2ZZ | G17 | High | Output | | LSSD_MODE <sup>1</sup> | F9 | Low | Input | | MCP | B11 | Low | Input | | NC (No-Connect) | B3, B4, B5, A19, W19, W1, K9, K11 <sup>4</sup> , K19 <sup>4</sup> | _ | _ | | OVDD <sup>2</sup> | D5, D8, D12, E4, E6, E9, E11, F5, H4, J5, L5, M4, P5, R4, R6, R9, R11, T5, T8, T12 | _ | _ | | PLL_CFG[0-3] | A4, A5, A6, A7 | High | Input | | QACK | QACK B2 | | Input | - Note: 1. These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. 2. OV<sub>DD</sub> inputs supply power to the I/O drivers and V<sub>DD</sub> inputs supply power to the processor core. - 3. Internally tied to L2OV<sub>DD</sub> in the PID-8t 750 360 CBGA package. This is NOT a supply pin. - 4. These pins are reserved for potential future use as additional L2 address pins. # Table 14. Pinout Listing for the 360 CBGA package | Signal Name | Pin Number | Active | I/O | |----------------------|--------------------------------------------------------|--------|--------| | QREQ | J3 | Low | Output | | RSRV | D3 | Low | Output | | SMI | A12 | Low | Input | | SRESET | E10 | Low | Input | | SYSCLK | Н9 | _ | Input | | TA | F1 | Low | Input | | TBEN | A2 | High | Input | | TBST | A11 | Low | I/O | | TCK | B10 | High | Input | | TDI | B7 | High | Input | | TDO | D9 | High | Output | | TEA | J1 | Low | Input | | TLBISYNC | A3 | Low | Input | | TMS | C8 | High | Input | | TRST | A10 | Low | Input | | TS | К7 | Low | I/O | | TSIZ0-TSIZ2 | A9, B9, C9 | High | Output | | TT0-TT4 | C10, D11, B12, C12, F11 | High | I/O | | WT | СЗ | Low | Output | | VDD <sup>2</sup> | G8, G10, G12, J8, J10, J12, L8, L10, L12, N8, N10, N12 | _ | _ | | VOLTDET <sup>3</sup> | K13 | High | Output | - Note: 1. These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. 1. These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. - 2. $OV_{DD}$ inputs supply power to the I/O drivers and $V_{DD}$ inputs supply power to the processor core. 3. Internally tied to $L2OV_{DD}$ in the PID-8t 750 360 CBGA package. This is NOT a supply pin. - 4. These pins are reserved for potential future use as additional L2 address pins. Page 26 v 3.1 Datasheet 6/10/98 # **PowerPC 750 Microprocessor Package Description** The following sections provide the package parameters and the mechanical dimensions for the 750. # Parameters for the 360 CBGA Package The package parameters are as provided in the following list. The package type is 25x 25 mm, 360-lead ceramic ball grid array (CBGA). Package outline 25 x 25 mm Interconnects 360 (19 x 19 ball array - 1) Pitch 1.27 mm (50 mil) Minimum module height 2.65 mm Maximum module height 3.20 mm Ball diameter 0.89 mm (35 mil) # Mechanical Dimensions of the 360 CBGA Package Figure 21 provides the mechanical dimensions and bottom surface nomenclature of the 360 CBGA package. Figure 21. Mechanical Dimensions and Bottom Surface Nomenclature of the 360 CBGA Package. Page 28 v 3.1 Datasheet 6/10/98 # **System Design Information** This section provides electrical and thermal design recommendations for successful application of the 750. # **PLL Configuration** The 750 PLL is configured by the PLL\_CFG[0-3-] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the 750 is shown in Table 15 for nominal frequencies. Table 15. 750 Microprocessor PLL Configuration | PLL_CFG<br>(0:3) | | Processor to | | Frequency Range Supported by VCO having an example range of VCO <sub>MIN</sub> =300 to VCO <sub>MAX</sub> =600 (MHz) | | | | | | |------------------|-----|--------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------|-------------------------------|--|--| | | | Bus Fre-<br>quency Ratio | VCO<br>Divider (d) | SYS | CLK | Core | | | | | bin | dec | (r) | | Min=<br>VCO <sub>min</sub> /(r*d) | Max=<br>VCO <sub>max</sub> /(r*d) | Min=<br>VCO <sub>min</sub> /d | Max=<br>VCO <sub>max</sub> /d | | | | 0000 | 0 | Rsv <sup>1</sup> | n/a | n/a | n/a | n/a | n/a | | | | 0001 | 1 | 7.5x | 2 | 25 <sup>2</sup> | 40 | . = -6 | 300 | | | | 0010 | 2 | 7x | 2 | 25 <sup>2</sup> | 42 | 150 <sup>6</sup> | | | | | 0011 | 3 | PLL Bypass <sup>3</sup> | n/a | n/a | n/a | n/a | n/a | | | | 0100 | 4 | Rsv <sup>1</sup> | n/a | n/a | n/a | 150 <sup>6</sup> | 300 | | | | 0101 | 5 | 6.5x | 2 | 25 <sup>2</sup> | 46 | .00 | | | | | 0110 | 6 | Rsv <sup>1</sup> | n/a | n/a | n/a | n/a | n/a | | | | 0111 | 7 | 4.5x | 2 | 33 | 66 | | | | | | 1000 | 8 | 3x | 2 | 50 | 100 <sup>5</sup> | | | | | | 1001 | 9 | 5.5x | 2 | 27 | 54 | | | | | | 1010 | 10 | 4x | 2 | 37 | 75 | 64 | 300 | | | | 1011 | 11 | 5x | 2 | 30 | 60 | 150 <sup>64</sup> | | | | | 1100 | 12 | 8x | 2 | 25 <sup>2</sup> | 38 | | | | | | 1101 | 13 | 6x | 2 | 25 | 50 | | | | | | 1110 | 14 | 3.5x | 2 | 43 | 86 <sup>5</sup> | | | | | | 1111 | 15 | Off <sup>4</sup> | n/a | n/a | n/a | Off | Off | | | #### Note: - 1. Reserved settings. - 2. SYSCLK min is limited by the lowest frequency that manufacturing will support, see Section , "Clock AC Specifications," for valid SYSCLK and VCO frequencies. - 3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only. **Note:** The AC timing specifications given in the document do not apply in PLL-bypass mode. - 4. In Clock off mode, no clocking occurs inside the 750 regardless of the SYSCLK input. - SYSCLK max is valid for 300MHz core only, for slower cores, this limit is 83.3MHz as specified in Section, "Clock AC Specifications" on page 10. - Processor frequency min is 150MHz for all core speeds including 275MHz. The frequency min is 200MHz for the 300 MHz core speed. See Section, "Clock AC Specifications," for valid SYSCLK and VCO frequencies. Table 16 provides sample core-to-L2 frequencies. Table 16. Sample Core-to-L2 Frequencies<sup>1</sup> | Core Frequency<br>(MHz) | ÷1 | ÷1.5 | ÷2 | ÷2.5 | ÷3 | |-------------------------|----|--------------|-------|-------|------| | 200 | _ | 133.3 | 100 | 80 | _ | | 225 | _ | _ | 112.5 | 90 | _ | | 233 | _ | _ | 116.5 | 93.2 | _ | | 250 | _ | <del>_</del> | 125 | 100 | 83.3 | | 266 | _ | <del>_</del> | 133 | 106.4 | 88.6 | | 275 | _ | _ | _ | 110 | 91.7 | | 300 | _ | _ | _ | 120 | 100 | #### Note # **PLL Power Supply Filtering** The $AV_{DD}$ and $L2AV_{DD}$ power signals are provided on the 750 to provide power to the clock generation phase-locked loop and L2 cache delay-locked loop respectively. To ensure stability of the internal clock, the power supplied to the $AV_{DD}$ input signal should be filtered using a circuit similar to the one shown in Figure 22. The circuit should be placed as close as possible to the $AV_{DD}$ pin to ensure it filters out as much noise as possible. An identical but separate circuit should be placed as close as possible to the $L2AV_{DD}$ pin. Figure 22. PLL Power Supply Filter Circuit Page 30 v 3.1 Datasheet 6/10/98 <sup>1.</sup> Although the 750 is designed for L2 bus ratios of 1:1, 1.5:1, 2:1, 2.5:1, and 3:1, this specification supports the L2 frequency range specified in Section, "L2 Clock AC Specifications" on page 15. For higher L2 frequencies not supported in this document, please contact your IBM marketing representative. # **Decoupling Recommendations** Due to the 750's dynamic power management feature, large address and data buses, and high operating frequencies, the 750 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the 750 system, and the 750 itself requires a clean, tightly regulated source of power. Therefore, it is strongly recommended that the system designer place at least one decoupling capacitor with a low ESR (effective series resistance) rating as close as possible to each $V_{DD}$ and $OV_{DD}$ pin (and $L2OV_{DD}$ for the 360 CBGA) of the 750. These capacitors should range in value from 220pF to $10\mu\text{F}$ to provide both high and low frequency filtering. Suggested values for the $V_{DD}$ pins: 220pF (ceramic), $0.01\mu\text{F}$ (ceramic), and $0.1\mu\text{f}$ (ceramic). Suggested values for the $OV_{DD}$ pins: $0.01\mu\text{F}$ (ceramic), $0.1\mu\text{f}$ (ceramic), and $10\mu\text{F}$ (tantalum). Only SMT (surface-mount technology) capacitors should be used to minimize lead inductance. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ and $OV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: $100\mu F$ (AVX TPS tantalum) or $330\mu F$ (AVX TPS tantalum). # **Connection Recommendations** To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to $V_{DD}$ . Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $OV_{DD}$ , and GND, pins of the 750. External clock routing should ensure that the rising-edge of the L2 clock is coincident at the CLK input of all SRAMs and at the L2SYNC\_IN input of the 750. The L2CLKOUTA network could be used only, or the L2CLKOUTB network could also be used depending on the loading, frequency, and number of SRAMs. # **Output Buffer DC Impedance** The 750 60x and L2 I/O drivers were characterized over process, voltage, and temperature. To measure $Z_0$ , an external resistor is connected to the chip pad, either to $OV_{DD}$ or GND. Then, the value of such resistor is varied until the pad voltage is $OV_{DD}/2$ ; see Figure 23. The output impedance is actually the average of two components, the resistances of the pull-up and pull-down devices. When Data is held low, SW1 is closed (SW2 is open), and $R_N$ is trimmed until Pad = $OV_{DD}/2$ . $R_N$ then becomes the resistance of the pull-down devices. When Data is held high, SW2 is closed (SW1 is open), and $R_P$ is trimmed until Pad = $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. With a properly designed driver $R_P$ and $R_N$ are close to each other in value. Then $Z_0 = (R_P + R_N)/2$ . Figure 23. Driver Impedance Measurement Table 17 summarizes the impedance a board designer would design to for a typical process. These values were derived by simulation at 65C. As the process improves, the output impedance will be lower by several ohms than this typical value. **Table 17. Impedance Characteristics** $V_{DD} = 2.6 \ V_{DC}, \ L2OV_{DD} = OV_{DD} = 3.3 \ V_{DC}, \ T_J = 65^{\circ}C$ | Process | 60x | L2 | Symbol | Unit | |---------|-----|----|----------------|------| | Typical | 43 | 38 | Z <sub>0</sub> | Ω | Page 32 v 3.1 Datasheet 6/10/98 # **Pull-up Resistor Requirements** The 750 requires high resistive (weak: $10K\Omega$ ) pull-up resistors on several control signals of the bus interface to maintain the control signals in the negated state after they have been actively negated and released by the 750 or other bus masters. These signals are: $\overline{TS}$ , $\overline{ABB}$ , $\overline{DBB}$ , and $\overline{ARTRY}$ . In addition, the 750 has one open-drain style output that requires a pull-up resistor (weak or stronger: $4.7K\Omega$ - $1K\Omega$ ) if it is used by the system. This signal is $\overline{CKSTP\_OUT}$ . During inactive periods on the bus, the address and transfer attributes on the bus are not driven by any master and may float in the high-impedance state for relatively long periods of time. Since the 750 must continually monitor these signals for snooping, this float condition may cause excessive power draw by the input receivers on the 750 or by other receivers in the system. It is recommended that these signals be pulled up through weak ( $10K\Omega$ ) pull-up resistors or restored in some manner by the system, The snooped address and transfer attribute inputs are: A[0-31], AP[0-3], TT[0-4], $\overline{TBST}$ , and $\overline{GBL}$ . The data bus input receivers are normally turned off when no read operation is in progress and do not require pull-up resistors on the data bus. Other data bus receivers in the system, however, may require pull-ups, or that those signals be otherwise driven by the system during inactive periods. The data bus signals are: DH[0-31], DL[0-31], and DP[0-7]. If address or data parity is not used by the system, and the respective parity checking is disabled through HID0, the input receivers for those pins are disabled, and those pins do not require pull-up resistors and should be left unconnected by the system. If all parity generation is disabled through HID0, than all parity checking should also be disabled through HID0, and all parity pins may be left unconnected by the system. No pull-up resistors are normally required for the L2 interface. # **Thermal Management Information** This section provides thermal management information for the CBGA package for air cooled applications. Proper thermal control design is primarily dependent upon the system-level design; that is, the heat sink, air flow, and the thermal interface material. To reduce the die junction temperature, heat sinks may be attached to the package by several methods; adhesive, spring clip to holes in the printed-circuit board or package, and mounting clip and screw assembly; see Figure 24. This spring force should not exceed 5.5 pounds. Figure 24. Package Exploded Cross-Sectional View with Several Heat Sink Options Page 34 v 3.1 Datasheet 6/10/98 The board designer can choose between several types of heat sinks to place on the 750. There are several commercially-available heat sinks for the 750 provided by the following vendors. Chip Coolers, Inc. 333 Strawberry Field Rd. 800-227-0254 (USA/Canada) Warwick, RI 02887-6979 401-739-7600 Thermalloy 2021 W. Valley View Lane P.O. Box 810839 Dallas, TX 75731 214-243-4321 International Electronic Research Corporation (IERC) 135 W. Magnolia Blvd. Burbank, CA 91502 818-842-7277 Aavid Engineering One Kool Path Laconic, NH 03247-0440 603-528-3400 Wakefield Engineering 60 Audubon Rd. Wakefield, MA 01880 617-245-5900 Ultimately, the final selection of an appropriate heat sink for the 750 depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. #### **Internal Package Conduction Resistance** For the exposed die packaging technology (shown in Table 3), the intrinsic conduction thermal resistance paths are as follows. - Die junction-to-case thermal resistance. - Die junction-to-lead thermal resistance. Figure 25 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. External Resistance Radiation Convection Heat Sink Thermal Interface Material Die/Package Chip Junction Package/Leads Printed-Circuit Board Radiation Convection (Note the internal versus external package resistance) Figure 25. C4 Package with Heat Sink Mounted to a Printed-Circuit Board Heat generated on the active side (ball) of the chip is conducted through the silicon, then through the heat sink attach material (or thermal interface material), and finally to the heat sink where it is removed by forcedair convection. Since the silicon thermal resistance is quite small, for a first-order analysis, the temperature drop in the silicon may be neglected. Thus, the heat sink attach material and the heat sink conduction/convective thermal resistances are the dominant terms. #### **Adhesives and Thermal Interface Materials** A thermal interface material is recommended at the package lid-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by a spring clip mechanism, Figure 26 shows the thermal performance of three thin-sheet thermal-interface materials (silicon, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately 7 times greater than the thermal grease joint. Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 24). This spring force should not exceed 5.5 pounds. Therefore the synthetic grease offers the best thermal performance, considering the low interface pressure. Of course, the selection of any thermal interface material depends on many factors; thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, etc. Page 36 v 3.1 Datasheet 6/10/98 Figure 26. Thermal Performance of Select Thermal Interface Material The board designer can choose between several types of thermal interfaces. Heat sink adhesive materials should be selected based upon high conductivity, yet adequate mechanical strength to meet equipment shock/vibration requirements. There are several commercially-available thermal interfaces and adhesive materials provided by the following vendors. Dow-Corning Corporation 517-496-4000 Dow-Corning Electronic Materials P.O. Box 0997 Midland, MI 48686-0997 Chomerics, Inc. 617-935-4850 77 Dragon Court Woburn, MA 01888-4850 Thermagon, Inc. 216-741-7659 3256 West 25th Street Cleveland, OH 44109-1668 Loctite Corporation 860-571-5100 1001 Trout Brook Crossing Rocky Hill, CT 06067 Al Technology (e.g. EG7655) 609-882-2332 1425 Lower Ferry Road Trent, NJ 08618 The following section provides a heat sink selection example using one of the commercially available heat sinks. Page 38 v 3.1 Datasheet 6/10/98 # **Heat Sink Selection Example** For preliminary heat sink sizing, the die-junction temperature can be expressed as follows $$T_J = T_A + T_R + (\theta_{JC} + \theta_{INT} + \theta_{SA}) * P_D$$ Where: T<sub>Ji</sub> is the die-junction temperature T<sub>A</sub> is the inlet cabinet ambient temperature T<sub>R</sub> is the air temperature rise within the system cabinet $\theta_{JC}$ is the junction-to-case thermal resistance $\theta_{\text{INT}}$ is the thermal resistance of the thermal interface material $\theta_{SA}$ is the heat sink-to-ambient thermal resistance P<sub>D</sub> is the power dissipated by the device Typical die-junction temperatures ( $T_J$ ) should be maintained less than the value specified in Table 3. The temperature of the air cooling the component greatly depends upon the ambient inlet air temperature and the air temperature rise within the computer cabinet. An electronic cabinet inlet-air temperature ( $T_A$ ) may range from 30 to 40°C. The air temperature rise within a cabinet ( $T_R$ ) may be in the range of 5 to 10°C. The thermal resistance of the interface material ( $\theta_{INT}$ ) is typically about 1°C/W. Assuming a $T_A$ of 30°C, a $T_R$ of 5°C, a CBGA package $\theta_{JC}$ = 0.03, and a power dissipation ( $P_d$ ) of 5.0 watts, the following expression for $T_J$ is obtained: Die-junction temperature: $T_J = 30^{\circ}\text{C} + 5^{\circ}\text{C} + (0.03^{\circ}\text{C/W} + 1.0^{\circ}\text{C/W} + \theta_{SA}) * 5 \text{ W}$ For a Thermalloy heat sink #2328B, the heat sink-to-ambient thermal resistance ( $\theta_{SA}$ ) versus air flow velocity is shown in Figure 27. Figure 27. Thermalloy #2328B Pin-Fin Heat Sink-to-Ambient Thermal Resistance Versus Air flow Velocity Assuming an air velocity of 0.5m/s, we have an effective $\theta_{sa}$ of 7°C/W, thus $$T_i = 30^{\circ}C + 5^{\circ}C + (2.2^{\circ}C/W + 1.0^{\circ}C/W + 7^{\circ}C/W) * 4.5W,$$ resulting in a junction temperature of approximately 81°C which is well within the maximum operating temperature of the component. Other heat sinks offered by Chip Coolers, IERC, Thermalloy, Aavid, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances, and may or may not need air flow. Though the junction-to-ambient and the heat sink-to-ambient thermal resistances are a common figure-of-merit used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three-dimensional heat flow. The final chip-junction operating temperature is not only a function of the component-level thermal resistance, but the system-level design and its operating conditions. In addition to the component's power dissipation, a number of factors affect the final operating die-junction temperature. These factors might include air flow, board population (local heat flux of adjacent components), heat sink efficiency, heat sink attach, next-level interconnect technology, system air temperature rise, etc. Page 40 v 3.1 Datasheet 6/10/98 # **Ordering Information** This section provides the part numbering nomenclature for the 750. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local IBM sales office. In addition to the processor frequency and bus ratio, the part numbering scheme also consists of a part modifier. The part modifier allows for the availability of future enhanced parts (that is, lower voltage, lower power, higher performance, etc.). Each part number also contains a revision code. This refers to the die mask revision number and is specified in the part numbering scheme for identification purposes only. Figure 28 provides the IBM part numbering nomenclature for the 750. Figure 28. IBM Part Number Key © International Business Machines Corporation 1998 Printed in the United States of America 12/98 All Rights Reserved This document may contain preliminary information and is subject to change by IBM without notice. IBM assumes no responsibility of liability for any use of the information contained herein. Nothing in this document shall operate as an express or implied license or indemnity under the intellectual property rights of IBM or third parties. The products described in this document are not intended for use in implantation or other direct life support applications where malfunction may result in direct physical harm or injury to persons. NO WARRANTIES OF ANY KIND, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MECHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, ARE OFFERED IN THIS DOCUMENT. While the information contained herein is believed to be accurate, such information is preliminary, and should not be relied upon for accuracy or completeness, and no representations or warranties of accuracy or completeness are made. THE INFORMATION CONTAINED IN THIS DOCUMENT IS PROVIDED ON AN "AS IS" BASIS. In no event will IBM be liable for any damages arising directly or indirectly from any use of the information contained in this document. IBM Microelectronics Division 1580 Route 52, Bldg. 504 Hopewell Junction, NY 12533-6531 The IBM home page can be found at http://www.ibm.com The IBM Microelectronics Division home page can be found at http://www.chips.ibm.com The latest copy of this document can be found on the IBM website: http://www.chips.ibm.com/products/ppc IBM is a registered trademark of International Business Machines Corporation AIX, PowerPC, PowerPC740 and PowerPC750 are trademarks of International Business Machines Corporation. Page 42 v 3.1 Datasheet 6/10/98