#### **DETAILED DESCRIPTION** #### SPEECH/SOUND QUALITY The ISD1400 series includes devices offered at 6.4 and 8.0 KHz sampling frequencies, allowing the user a choice of speech quality options. The speech samples are stored directly into on-chip nonvolatile memory without the digitization and compression associated with other solutions. Direct analog storage provides a very true, natural sounding reproduction of voice, music, tones, and sound effects not available with most solid-state digital solutions. #### **DURATION** To meet end system requirements, the ISD1400 series offers single-chip solutions at 16 and 20 seconds. #### **EEPROM STORAGE** One of the benefits of ISD's ChipCorder technology is the use of on-chip nonvolatile memory, providing zero-power message storage. The message is retained for up to 100 years typically without power. In addition, the device can be re-recorded typically over 100,000 times. #### **BASIC OPERATION** The ISD1400 ChipCorder series devices are controlled by a single record signal, $\overline{REC}$ , and either of two push-button control playback signals, $\overline{PLAYE}$ (edge-activated playback), and $\overline{PLAYE}$ (level-activated playback). The ISD1400 parts are configured for simplicity of design in a single-message application. Using the address lines will allow multiple message applications. Device operation is explained on page 15. #### **AUTOMATIC POWER-DOWN MODE** At the end of a playback or record cycle, the ISD1400 series devices automatically return to a low-power standby mode, consuming typically 0.5 $\mu$ A. During a playback cycle, the device powers down automatically at the end of the message. During a record cycle, the device powers down immediately after $\overline{\text{REC}}$ is released HIGH. ## **ADDRESSING (OPTIONAL)** In addition to providing simple message playback, the ISD1400 series provides a full addressing capability. The ISD1400 series storage array has 160 distinct addressable segments, providing the following resolutions. See Application Information for ISD1400 address tables. Table 1: Device Playback/Record Durations | Part Number | Minimum Duration<br>(Seconds) | |-------------|-------------------------------| | ISD1416 | 100 ms | | ISD1420 | 125 ms | Figure 1: ISD1400 Series Pinouts NOTE: NC means must Not Connect. #### PIN DESCRIPTION **NOTE** The REC signal is debounced for 50 ms on the rising edge to prevent a false retriggering from a push-button switch. # **VOLTAGE INPUTS (V<sub>CCA</sub>, V<sub>CCD</sub>)** Analog and digital circuits internal to the ISD1400 series use separate power buses to minimize noise on the chip. These power buses are brought out to separate pins on the package and should be tied together as close to the supply as possible. It is important that the power supply be decoupled as close as possible to the package. # **GROUND INPUTS** $(V_{SSA}, V_{SSD})$ Similar to $V_{CCA}$ and $V_{CCD}$ , the analog and digital circuits internal to the ISD1400 series use separate ground buses to minimize noise. These pins should be tied together as close as possible to the device. ## RECORD (REC) The REC input is an active-LOW record signal. The device records whenever REC is LOW. This signal must remain LOW for the duration of the recording. REC takes precedence over either playback (PLAYE or PLAYL) signal. If REC is pulled LOW during a playback cycle, the playback immediately ceases and recording begins. A record cycle is completed when $\overline{REC}$ is pulled HIGH or the memory space is filled. An end-of-message marker (EOM) is internally recorded, enabling a subsequent playback cycle to terminate appropriately. The device automatically powers down to standby mode when $\overline{\text{REC}}$ goes HIGH. ## PLAYBACK, EDGE-ACTIVATED (PLAYE) When a LOW-going transition is detected on this input sianal, a playback cycle beains. Playback continues until an EOM is encountered or the end of the memory space is reached. Upon completion of the playback cycle, the device automatically powers down into standby mode. Taking PLAYE HIGH during a playback cycle will not terminate the current cycle. #### PLAYBACK, LEVEL-ACTIVATED (PLAYL) When this input signal transitions from HIGH to LOW, a playback cycle is initiated. Playback continues until PLAYL is pulled HIGH, an EOM marker is detected, or the end of the memory space is reached. The device automatically powers down to standby mode upon completion of the playback cycle. #### NOTE In playback, if either PLAYE or PLAYL is held LOW during EOM or OVF, the device will still enter standby and the internal oscillator and timing generator will stop. However, the rising edge of PLAYE and PLAYL are not debounced and any subsequent falling edge (particularly switch bounce) present on the input pins will initiate another playback. Voice Solutions in Silicon™ 2 ## **RECORD LED OUTPUT (RECLED)** The output RECLED is LOW during a record cycle. It can be used to drive an LED to provide feedback that a record cycle is in progress. In addition, RECLED pulses LOW momentarily when an EOM is encountered in a playback cycle. ## **MICROPHONE INPUT (MIC)** The microphone input transfers its signal to the onchip preamplifier. An on-chip Automatic Gain Control (AGC) circuit controls the gain of this preamplifier from –15 to 24 dB. An external microphone should be AC coupled to this pin via a series capacitor. The capacitor value, together with the internal 10 K $\Omega$ resistance on this pin, determine the low-frequency cutoff for the ISD1400 series passband. See Application Information for additional information on low-frequency cutoff calculations. ## **MICROPHONE REFERENCE (MIC REF)** The MIC REF input is the inverting input to the microphone preamplifier. This provides a noise-canceling or common-mode rejection input to the device when connected differentially to a microphone. ## **AUTOMATIC GAIN CONTROL (AGC)** The AGC dynamically adjusts the gain of the preamplifier to compensate for the wide range of microphone input levels. The AGC allows the full range of sound, from whispers to loud sounds, to be recorded with minimal distortion. The "attack" time is determined by the time constant of a 5 K $\Omega$ internal resistance and an external capacitor (C6 on the schematic in Figure 4) connected from the AGC pin to V $_{\rm SSA}$ analog ground. The "release" time is determined by the time constant of an external resistor (R5) and an external capacitor (C6) connected in parallel between the AGC Pin and V $_{\rm SSA}$ analog ground. Nominal values of 470 K $\Omega$ and 4.7 $\mu$ F give satisfactory results in most cases. ## **ANALOG OUTPUT (ANA OUT)** This pin provides the preamplifier output to the user. The voltage gain of the preamplifier is determined by the voltage level at the AGC pin. ## **ANALOG INPUT (ANA IN)** The ANA IN pin transfers the input signal to the chip for recording. For microphone inputs, the ANA OUT pin should be connected via an external capacitor to the ANA IN pin. This capacitor value, together with the 3.0 K $\Omega$ input impedance of ANA IN, is selected to give additional cutoff at the low-frequency end of the voice passband. If the desired input is derived from a source other than a microphone, the signal can be fed, capacitively coupled, into the ANA IN pin directly. ## **EXTERNAL CLOCK INPUT (XCLK)** The external clock input for the ISD1400 devices has an internal pull-down device. The ISD1400 is configured at the factory with an internal sampling clock frequency that guarantees its minimum nominal record/playback time. For instance, an ISD1420 operating within specification will be observed to always have a minimum of 20 seconds of recording time. The sampling frequency is then maintained to a variation of $\pm 2.25$ percent over the commercial temperature and operating voltage ranges, while still maintaining the minimum specified recording duration. This will result in some devices having a few percent more than nominal recording time. The internal clock has a $\pm 5$ percent tolerance over the industrial temperature and voltage range. A regulated power supply is recommended for industrial temperature parts. If greater precision is required, the device can be clocked through the XCLK pin as follows: Table 2: External Clock Sample Rates | Part<br>Number | Sample Rate | Required Clock | |----------------|-------------|----------------| | ISD1416 | 8.0 KHz | 1024 KHz | | ISD1 420 | 6.4 KHz | 819.2 KHz | These recommended clock rates should not be varied because the antialiasing and smoothing filters are fixed, and aliasing problems can occur if the sample rate differs from the one recommended. The duty cycle on the input clock is not critical, as the clock is immediately divided by two internally. If the XCLK is not used, this input should be connected to ground. ## SPEAKER OUTPUTS (SP+, SP-) The SP+ and SP- pins provide direct drive for loud-speakers with impedances as low as 16 $\Omega$ . A single output may be used, but, for direct-drive loudspeakers, the two opposite-polarity outputs provide an improvement in output power of up to four times over a single-ended connection. Furthermore, when SP+ and SP- are used, a speaker-coupling capacitor is not required. A single-ended connection will require an AC-coupling capacitor between the SP pin and the speaker. The speaker outputs are in a high-impedance state during a record cycle, and held at $V_{SSA}$ during power down. ## **ADDRESS INPUTS (A0-A7)** The Address Inputs have two functions, depending upon the level of the two Most Significant Bits (MSB) of the address. If either of the two MSBs is LOW, the inputs are all interpreted as address bits and are used as the start address for the current record or playback cycle. The address pins are inputs only and do not output internal address information as the operation progresses. Address inputs are latched by the falling edge of PLAYE, PLAYE, or REC. ## **OPERATIONAL MODES** The ISD1400 series is designed with several built-in operational modes provided to allow maximum functionality with a minimum of additional components, described in detail below. The operational modes use the address pins on the ISD1400 devices, but are mapped outside the valid address range. When the two Most Significant Bits (MSBs) are HIGH (A6 and A7), the remaining address signals are interpreted as mode bits and not as address bits. Therefore, operational modes and direct addressing are not compatible and cannot be used simultaneously. There are two important considerations for using operational modes. First, all operations begin initially at address 0, which is the beginning of the ISD1400 address space. Later operations can begin at other address locations, depending on the operational mode(s) chosen. In addition, the address pointer is reset to 0 when the device is changed from record to playback but not from playback to record when A4 is HIGH in Operational Mode. Second, an Operational Mode is executed when any of the control inputs, PLAYE, PLAYE, or REC, go LOW and the two MSBs are HIGH. This Operational Mode remains in effect until the next LOW-going control input signal, at which point the current address/mode levels are sampled and executed. **NOTE** The two MSBs are on pins 9 and 10 for each ISD1 400 series device. Voice Solutions in Silicon<sup>™</sup> #### **OPERATIONAL MODES DESCRIPTION** The Operational Modes can be used in conjunction with a microcontroller, or they can be hardwired to provide the desired system operation. #### A0 — MESSAGE CUEING Message Cueing allows the user to skip through messages, without knowing the actual physical addresses of each message. Each control input LOW pulse causes the internal address pointer to skip to the next message. This mode should be used for playback only, and is typically used with the A4 Operational Mode. #### A1 — DELETE EOM MARKERS The A1 Operational Mode allows sequentially recorded messages to be combined into a single message with only one EOM marker set at the end of the final message. When this operational mode is configured, messages recorded sequentially are played back as one continuous message. #### A2 — UNUSED #### A3 — MESSAGE LOOPING The A3 Operational Mode allows for the automatic, continuously repeated playback of the message located at the beginning of the address space. A message can completely fill the ISD1400 device and will loop from beginning to end. Pulsing PLAYE will start the playback and pulsing PLAYL will end the playback. #### A4 — CONSECUTIVE ADDRESSING During normal operations, the address pointer will reset when a message is played through to an EOM marker. The A4 Operational Mode inhibits the address pointer reset, allowing messages to be recorded or played back consecutively. When the device is in a static state; i.e., not recording or playing back, momentarily taking this pin LOW will reset the address counter to zero. #### A5 — UNUSED | Address Crtl.<br>(HIGH) | Function | Typical Use | Jointly<br>Compatible <sup>(1)</sup> | |-------------------------|------------------------|----------------------------------------------------|--------------------------------------| | A0 | Message cueing | Fast-forward through messages | A4 | | A1 | Delete EOM markers | Position EOM marker at the end of the last message | A3, A4 | | A2 | Unused | | | | A3 | Looping | Continuous playback from Address 0 | A1 | | A4 | Consecutive addressing | Record/play multiple consecutive messages | A0, A1 | | A5 | Unused | | | **Table 3: Operational Modes Table** <sup>1.</sup> Additional operational modes can be used simultaneously with the given mode. # **TIMING DIAGRAMS** RECLED RECLED Tolor Figure 2: Record Figure 3: Playback - 1. REC must be HIGH for the entire duration of a playback cycle. - **2.** $\overline{RECLED}$ functions as an EOM during playback. 6 Voice Solutions in Silicon™ Table 4: Absolute Maximum Ratings (Packaged Parts)<sup>(1)</sup> | Condition | Value | |--------------------------------------------------------------|---------------------------------------------------------------------| | Junction temperature | 150°C | | Storage temperature range | -65°C to +150°C | | Voltage applied to any pin | $(V_{SS} - 0.3 \text{ V}) \text{ to}$<br>$(V_{CC} + 0.3 \text{ V})$ | | Voltage applied to any pin (Input current limited to ±20 mA) | $(V_{SS} - 1.0 \text{ V}) \text{ to}$<br>$(V_{CC} + 1.0 \text{ V})$ | | Lead temperature (soldering –<br>10 seconds) | 300°C | | V <sub>CC</sub> - V <sub>SS</sub> | -0.3 V to +7.0 V | Stresses above those listed may cause permanent damage to the device. Exposure to the absolute maximum ratings may affect device reliability. Functional operation is not implied at these conditions. Table 5: Operating Conditions (Packaged Parts) | Condition | Value | |-------------------------------------------------------|------------------| | Commercial operating temperature range <sup>(1)</sup> | 0°C to +70°C | | Industrial operating temperature <sup>(1)</sup> | -40°C to +85°C | | Supply voltage (V <sub>CC</sub> ) <sup>(2)</sup> | +4.5 V to +5.5 V | | Ground voltage (V <sub>SS</sub> ) <sup>(3)</sup> | 0 V | - 1. Case temperature. - $2. \quad V_{CC} = V_{CCA} = V_{CCD}.$ - $3. \quad V_{SS} = V_{SSA} = V_{SSD}.$ Table 6: DC Parameters (Packaged Parts) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |---------------------|-------------------------------------|--------------------|--------------------|--------------------|-------|--------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | 2.4 | | | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 4.0 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | V | $I_{OH} = -1.6 \text{ mA}$ | | lcc | V <sub>CC</sub> Current (Operating) | | 15 | 30 | mA | $V_{CC} = 5.5 \text{ V}^{(3)}, R_{EXT} = \infty$ | | I <sub>SB</sub> | V <sub>CC</sub> Current (Standby) | | 0,5 | 10 | μΑ | (3) (4) | | l <sub>IL</sub> | Input Leakage Current | | | ±Ί | μΑ | | | I <sub>ILPD</sub> | Input Current HIGH w/Pull<br>Down | | | 130 | μΑ | Force V <sub>CC</sub> <sup>(5)</sup> | | R <sub>EXT</sub> | Output Load Impedance | 16 | | | Ω | Speaker Load | | R <sub>MIC</sub> | Preamp In Input Resistance | 4 | 9 | 17 | ΚΩ | Pins 17, 18 | | R <sub>ANA IN</sub> | ANA IN Input Resistance | 2.5 | 3 | 5 | ΚΩ | | | A <sub>PRE 1</sub> | Preamp Gain 1 | 20 | 23 | 26 | dB | AGC = 0.0 V | | A <sub>PRE2</sub> | Preamp Gain 2 | | -45 | -15 | dB | AGC = 2.5 V | Table 6: DC Parameters (Packaged Parts) | Symbol | Parameters | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |------------------|-----------------------|--------------------|--------------------|--------------------|-------|----------------------------| | A <sub>ARP</sub> | ANA IN to SP+/- Gain | 20 | 22 | 25 | dB | | | R <sub>AGC</sub> | AGC Output Resistance | 2.5 | 5 | 9,5 | ΚΩ | | | <br> PREH | Preamp Out Source | | -2 | | mA | @ V <sub>OUT</sub> = 1.0 V | | <br> PREL | Preamp in Sink | | 0,5 | | mA | @ V <sub>OUT</sub> = 2.0 V | - **1.** Typical values @ $I_A = 25^{\circ}C$ and 5.0 V. - 2. All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - 3. $V_{CCA}$ and $V_{CCD}$ connected together. 4. $\overline{REC}$ , $\overline{PLAYL}$ , and $\overline{PLAYE}$ must be at $V_{CCD}$ . - 5. XCLK pin. Table 7: AC Parameters (Packaged Parts) | Symbol | Characteristic | | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|----------------------------|--------------------|--------------------|--------------------|--------------------|--------------|--------------------------------------------------------------------------------| | F <sub>S</sub> | Sampling Frequency | ISD1416<br>ISD1420 | | | 8<br>6.4 | KHz<br>KHz | (5)<br>(5) | | F <sub>CF</sub> | Filter Pass Band | ISD1416<br>ISD1420 | | 3.3<br>2.6 | | KHz<br>KHz | 3 dB Roll-Off Point <sup>(3)(6)</sup><br>3 dB Roll-Off Point <sup>(3)(6)</sup> | | T <sub>REC</sub> | Record Duration | ISD1416<br>ISD1420 | 16<br>20 | | | sec<br>sec | | | T <sub>PLAY</sub> | Playback Duration | ISD1416<br>ISD1420 | 16<br>20 | | | sec<br>sec | (5)<br>(5) | | T <sub>LED1</sub> | RECLED ON Delay | | | 5 | | msec | | | T <sub>LED2</sub> | RECLED OFF Delay | ISD1416<br>ISD1420 | 30<br>40 | 38.9<br>48.6 | 95<br>110 | msec<br>msec | | | T <sub>SET</sub> | Address Setup Time | | 300 | | | nsec | | | T <sub>HOLD</sub> | Address Hold Time | | 0 | | | nsec | | | T <sub>RPUD</sub> | Record Power-Up<br>Delay | ISD1416<br>ISD1420 | | 26<br>32 | | msec<br>msec | | | T <sub>RPDD</sub> | Record Power-Down<br>Delay | ISD1416<br>ISD1420 | | 26<br>32 | | msec<br>msec | | | T <sub>PPUD</sub> | Play Power-Up Delay | ISD1416<br>ISD1420 | | 26<br>32 | | msec<br>msec | | 8 Voice Solutions in Silicon™ Table 7: AC Parameters (Packaged Parts) | Symbol | Characte | eristic | Min <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Units | Conditions | |-------------------|-----------------------------|--------------------|--------------------|--------------------|--------------------|--------------|--------------------------------| | T <sub>PPDD</sub> | Play Power-Down<br>Delay | ISD1416<br>ISD1420 | | 6,5<br>8,1 | | msec<br>msec | | | T <sub>EOM</sub> | EOM Pulse Width | ISD1416<br>ISD1420 | | 12.5<br>15.625 | | msec<br>msec | | | THD | Total Harmonic Disto | rtion | | 1 | 3 | % | @ 1 KHz | | P <sub>OUT</sub> | Speaker Output Power | | | 12.2 | | mW | $R_{EXT} = 16 \Omega$ | | V <sub>OUT</sub> | Voltage Across Speaker Pins | | | 1.25 | 2.5 | V p-p | $R_{\text{EXT}} = 600 \Omega$ | | V <sub>IN 1</sub> | MIC Input Voltage | | | | 20 | m۷ | Peak-to-Peak <sup>(4)</sup> | | V <sub>IN2</sub> | ANA IN Input Voltage | ) | | | 50 | m۷ | Peak-to-Peak | - 1. Typical values @ $T_A = 25^{\circ}C$ and 5.0 V. - All Min/Max limits are guaranteed by ISD via electrical testing or characterization. Not all specifications are 100 percent tested. - 3. Low-frequency cutoff depends upon value of external capacitors (see Pin Descriptions). - **4.** With 5.1 $K\Omega$ series resistor at ANA IN. - 5. Sampling frequency and playback duration will vary as much as ±2.25 percent over the commercial temperature and voltage ranges. It may vary as much as ±5 percent over the industrial temperature and voltage ranges. All devices will meet the maximum sampling frequency and minimum playback duration parameters. For greater stability, an external clock can be utilized (see Pin Descriptions). - **6.** Filter specification applies to the antialiasing filter and to the smoothing filter. # TYPICAL PARAMETER VARIATION WITH VOLTAGE AND TEMPERATURE (PACKAGED PARTS) Chart 1: Record Mode Operating Current (I<sub>CC</sub>) ■ 5.5 Volts ◆ 4.5 Volts **Chart 2: Total Harmonic Distortion** Chart 4: Oscillator Stability 10 Voice Solutions in Silicon<sup>™</sup>