## MILITARY DATA SHEET ## MNHPC16003-20-X REV 0A0 Original Creation Date: 08/25/94 Last Update Date: 08/25/94 Last Major Revision Date: 08/25/94 Switching tests at ### 16 BIT HIGH PERFORMANCE MICROCONTROLLER #### General Description The HPC16003 and HPC16083 are members of the HPC family of High Performance microControllers. Each member of the family has the same core CPU with a unique memory and The HPC16003 has no on-chip ROM and is intended for use with external direct memory. Each part is fabricated in National's advanced microCMOS technology. This process combined with an advanced architecture provides fast, flexible I/O control, efficient data manipulation, and high speed computation. The HPC devices are complete microcomputers on a single chip. All system timing, internal logic, ROM, RAM, and I/O are provided on the chip to produce a cost effective solution for high performance applications. On-chip functions such as UART, up to eight 16-bit timers with 4 input capture registers, vectored interrupts, WATCHDOG(TM) logic and MICROWIRE/PLUS(TM) provide a high level of system integration. The ability to address up to 64k bytes of external memory enables the HPC to be used in powerful applications typically performed by microprocessors and expensive peripheral chips. The microCMOS process results in very low current drain and enables the user to select the optimum speed/power product for his/her system. The IDLE and HALT modes provide further current savings. The HPC is available in a 68-pin PGA package. ### Industry Part Number NS Part Numbers HPC16003 HPC003II20/883 #### Prime Die HPCS083 | Processing | Subgrp | Description | Temp (°C) | |--------------------------------|--------|---------------------|-----------| | MIL-STD-883, Method 5004 | 1 | Static tests at | +25 | | | 2 | Static tests at | +125 | | | 3 | Static tests at | -55 | | Quality Conformance Inspection | 4 | Dynamic tests at | +25 | | 2 | 5 | Dynamic tests at | +125 | | MIL-STD-883, Method 5005 | 6 | Dynamic tests at | -55 | | HIE DID 003, Reclied 3003 | 7 | Functional tests at | +25 | | | 8A | Functional tests at | +125 | | | 8B | Functional tests at | -55 | | | 9 | Switching tests at | +25 | | | 10 | Switching tests at | +125 | 11 ### **Features** - HPC family-core features: - 16-bit architecture, both byte and word - 16-bit data bus, ALU, and registers - 64k bytes of external direct memory addressing - FAST-200 ns for fastest instruction when using 20.0MHz clock - High code efficiency-most instructions are single byte - 16 x 16 multiply and 32 x 16 divide - Eight vectored interrupt sources - Four 16-bit timer/counters with 4 synchronous outputs and WATCHDOG logic - MICROWIRE/PLUS serial I/O interface - CMOS-very low power with two power save modes: IDLE and HALT - UART-full duplex, programmable baud rate - Four additional 16-bit timer/counters with pulse width modulated outputs - Four input capture registers - 52 general purpose I/O lines (memory mapped) - 8k bytes of ROM, 256 bytes of RAM on chip - ROMless version available (HPC16003) - -55 C to +125 C temperature range # (Absolute Maximum Ratings) Total Allowable Source or Sink 100mA Storage Temperature Range -65 C to +150 C Lead Temperature (Soldering, 10 Sec.) 300 C Vcc with Respect to GND -0.5V to 7.0V Voltage All Other Pins Vcc+0.5V to GND-0.5V Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at Note 1: absolute maximum ratings. ## DC PARAMETERS (The following conditions apply to all the following parameters, unless otherwise specified.) DC: Vcc = $5V \pm 10\%$ | SYMBOL | PARAMETER | CONDITIONS | NOTES | PIN-<br>NAME | MIN | MAX | UNIT | SUB-<br>GROUPS | |--------|-----------------------------------|-----------------------------------------------------------------------------|-------|--------------|-------|------------|------|----------------| | Vih1 | Logical 1 Input<br>Voltage | RESET, NMI, CKI AND WO, B10-B13, B15 | 3, 4 | | .9Vcc | | V | 1, 2, | | Vih2 | Logical 1 Input<br>Voltage | All Inputs Except Port A | 3, 4 | | .7Vcc | | V | 1, 2, | | Vih3 | Logical 1 Input<br>Voltage | Port A, Vcc = 4.5V | 1 | | 3.95 | | V | 1, 2, | | | | Port A, Vcc = 5.5V | 1 | | 4.65 | | V | 1, 2, | | Vil1 | Logical 0 Input<br>Voltage | RESET, NMI, CKI AND WO | 3, 4 | | | .1Vcc | V | 1, 2, | | Vil2 | Logical 0 Input<br>Voltage | All Inputs Except Port A | 3, 4 | | | .2Vcc | V | 1, 2, | | Vil3 | Logical 0 Input<br>Voltage | Port A, Vcc = 4.5V | 2 | | | .5 | V | 1, 2, | | | | Port A, Vcc = 5.5V | 2 | | | .7 | V | 1, 2, | | Voh2 | Logical 1 Output<br>Voltage | Ioh = -7mA (A0-A15, B10-B12, B15, CK2) | 3, 4 | | 2.4 | | V | 1, 2, | | Voh3 | Logical 1 Output<br>Voltage | Ioh3 = -1.6mA (B0-B9, B13-B14, P0-P3),<br>WO (Open Drain) | 3, 4 | | 2.4 | | V | 1, 2, | | Voh4 | Logical 1 Output<br>Voltage | Ioh = -6mA (ST1, ST2) | 3, 4 | | 2.4 | | V | 1, 2, | | Voh5 | Logical 1 Output<br>Voltage | Ioh = -1mA (A0-A15, B10-B12, B15) when used as an external address/data bus | 3, 4 | | 2.4 | | V | 1, 2, | | Vol2 | Logical 0 Output<br>Voltage | Iol = 3mA (CK2, A0-A15, B10-B12, B15) | 3, 4 | | | . 4 | V | 1, 2, | | Vol3 | Logical 0 Output<br>Voltage | <pre>Iol = .5mA (B0-B9, B13-B14, P0-P3), WO (Open Drain)</pre> | 3, 4 | | | . 4 | V | 1, 2, | | Vol4 | Logical 0 Output<br>Voltage | Iol = 1.6mA (ST1, ST2) | 3, 4 | | | . 4 | V | 1, 2, | | Vol5 | Logical 0 Output<br>Voltage | Iol = 3mA (A0-A15, B10-B12, B15) when used as an external address/data bus | 3, 4 | | | . 4 | V | 1, 2, | | Ioz | TRI-STATE Leakage | Vss <= Vin <= Vcc ( $\overline{WO}$ , PORT A, PORT B), Vcc = 5.5V | 3, 4 | | | <u>+</u> 5 | uA | 1, 2, | | Ili1 | Input Leakage<br>Current | Vss <= Vin <= Vcc, Vcc=5.5V (I0-I7, D0-D7, CKI, RESET, EXM, EI) | | | | <u>+</u> 2 | uA | 1, 2, | | Ili2 | Input Pullup<br>Current | Vin = 0 (RDY/HLD, EXUI), Vcc=5.5V | | | -50 | -3 | uA | 1, 2, | | Ili3 | PORT B12 Pulldown<br>During Reset | Vin = Vcc, PORT B12, Vcc = 5.5V | 3, 4 | | 1 | 7 | mA | 1, 2, | ## DC PARAMETERS (Continued) (The following conditions apply to all the following parameters, unless otherwise specified.) DC: Vcc = $5V \pm 10\%$ | SYMBOL | PARAMETER | CONDITIONS | NOTES | PIN-<br>NAME | MIN | MAX | UNIT | SUB-<br>GROUPS | |--------|-----------------------------|--------------------------------------------------|-------|--------------|-----|-----|------|----------------| | VRAM | RAM Keep Alive<br>Voltage | Test Duration is 100mS | 3, 4 | | 2.5 | | V | 1, 2, | | Iccl | Supply Current<br>Dynamic | Fin=20MHz, RESET=Vss, Ioh=0mA, Iol=0mA, Vcc=5.5V | 6 | | | 55 | mA | 1, 2, | | Icc2 | Idle Mode Current | Fin=20MHz, External Clock | 6 | | | 3.5 | mA | 1, 2, | | Icc3 | HALT Mode Current | NMI = Vcc | 6 | | | 2 | mA | 1, 2, | | CI | Input Capacitance | ftest=1.0MHz, Input pin to ground | 3 | | | 10 | pF | 4 | | CI/O | Input/Output<br>Capacitance | ftest=1.0MHz, I/O pin to ground | 3 | | | 20 | pF | 4 | ### AC PARAMETERS (The following conditions apply to all the following parameters, unless otherwise specified.) AC: Vcc = 4.5V and 5.5V | fC=CKI | Operating | 4 | 2 | 20 | MHz | 9, 10, | |---------------------|-----------------------------------------------|------|-----|------|-----|--------------| | freq. | Frequency | - | _ | 20 | 1 | 11 | | tC1=1/FC | Clock Period | 4 | 50 | | nS | 9, 10,<br>11 | | tC=2/FC | Timing Cycle | 4 | 100 | | nS | 9, 10,<br>11 | | tLL=1/2tC<br>-9 | ALE Pulse Width | 5 | 41 | | nS | 9, 10,<br>11 | | tST=1/4tC<br>-7 | Address Valid to<br>ALE Falling Edge | 5 | 18 | | nS | 9, 10,<br>11 | | tWAIT = tC<br>= WS | Wait State Period | 4 | 100 | | nS | 9, 10,<br>11 | | FMW = 0.0625fC | External<br>Microwire/Plus<br>CLK Input Freq. | 5 | | 1.25 | MHz | 9, 10, | | fU=0.125fC | External UART<br>Clock Input<br>Frequency | 4 | | 2.5 | MHz | 9, 10,<br>11 | | tDCIC2 | CK2 Delay From<br>CKI | 5, 7 | | 55 | nS | 9, 10,<br>11 | | tARR=1/4tC<br>-5 | ALE Falling Edge<br>to RD Falling<br>Edge | 5 | 20 | | nS | 9, 10,<br>11 | | tRW=1/2tC+<br>WS-10 | RD Pulse Width | 5, 8 | 140 | | nS | 9, 10,<br>11 | ## AC PARAMETERS (Continued) (The following conditions apply to all the following parameters, unless otherwise specified.) AC: Vcc = 4.5V and 5.5V | SYMBOL | PARAMETER | CONDITIONS | NOTES | PIN-<br>NAME | MIN | MAX | UNIT | SUB-<br>GROUPS | |----------------------|--------------------------------------------------|------------|-------|--------------|-----|-----|------|----------------| | tDR=3/4tC<br>- 15 | Data Hold After<br>Rising Edge of RD | | 5 | | 0 | 60 | nS | 9, 10,<br>11 | | tRD=1/2tC+<br>WS-65 | RD Falling Edge<br>to Data In Valid | | 5, 8 | | | 85 | nS | 9, 10,<br>11 | | tRDA=tC-15 | RD Rising Edge to<br>Address Valid | | 5 | | 85 | | nS | 9, 10,<br>11 | | tVP=1/4tC-5 | Address Hold from<br>ALE Falling Edge | | 5 | | 20 | | nS | 9, 10,<br>11 | | tARW=1/2tC<br>-5 | ALE Trailing Edge<br>to WR Falling<br>Edge | | 5 | | 45 | | nS | 9, 10,<br>11 | | tWW=3/4tC+<br>WS-15 | WR Pulse Width | | 5, 8 | | 160 | | nS | 9, 10,<br>11 | | tHW=1/4tC-<br>5 | Data Hold After<br>Trailing Edge of<br>WR | | 5 | | 20 | | nS | 9, 10,<br>11 | | tV=1/2tC<br>+ WS-5 | Data Valid Before<br>Rising Edge of WR | | 5, 8 | | 145 | | nS | 9, 10,<br>11 | | tDAR=1/4tC<br>+WS-50 | Falling Edge of<br>ALE to Falling<br>Edge of RDY | | 5, 8 | | | 75 | nS | 9, 10, | | tRWP=tC | RDY Pulse Width | | 5 | | 100 | | nS | 9, 10,<br>11 | | tSALE = 3/4tC + 40 | Falling Edge of HLD to Rising Edge of ALE | | 5 | | 115 | | nS | 9, 10,<br>11 | | tHWP=tC+10 | HLD Pulse Width | | 5 | | 110 | | nS | 9, 10,<br>11 | | tHAD=3/4tC<br>+85 | Rising Edge on HLD to Rising Edge on HLDA | | 5 | | | 160 | nS | 9, 10,<br>11 | | tHAE = tC<br>+ 100 | Falling Edge on HLD to Falling Edge on HLDA | | 5, 9 | | | 200 | nS | 9, 10,<br>11 | | tBF=1/2tC<br>+ 66 | BUS Float After<br>Falling Edge on<br>HLDA | | 5 | | | 116 | nS | 9, 10,<br>11 | | tBE=1/2tC<br>+ 66 | BUS Enable From<br>Rising Edge of<br>HLDA | | 5 | | 116 | | nS | 9, 10,<br>11 | | tUAS | Address Setup<br>Time to Falling<br>Edge of URD | | 5 | | 10 | | nS | 9, 10,<br>11 | #### AC PARAMETERS (Continued) (The following conditions apply to all the following parameters, unless otherwise specified.) AC: Vcc = 4.5V and 5.5V | SYMBOL | PARAMETER | CONDITIONS | NOTES | PIN-<br>NAME | MIN | MAX | UNIT | SUB-<br>GROUPS | |--------|-------------------------------------------------|------------|-------|--------------|-----|-----|------|----------------| | tUAH | Address Hold Time<br>From Rising Edge<br>of URD | | 5 | | 10 | | nS | 9, 10,<br>11 | | tRPW | URD Pulse Width | | 5 | | 100 | | nS | 9, 10,<br>11 | | tOE | URD Falling Edge<br>to Data Out Vaild | | 5 | | | 60 | nS | 9, 10,<br>11 | | tDRDY | RDRDY Delay From Rising Edge of URD | | 5 | | | 70 | nS | 9, 10,<br>11 | | tWDW | UWR Pulse Width | | 5 | | 40 | | nS | 9, 10,<br>11 | | tUDS | Data Invalid<br>Before Trailing<br>Edge of UWR | | 5 | | 10 | | nS | 9, 10,<br>11 | | tUDH | Data In Hold<br>After Rising Edge<br>of UWR | | 5 | | 20 | | nS | 9, 10,<br>11 | | tA | WRRDY Delay From<br>Rising Edge of<br>UWR | | 5 | | | 70 | nS | 9, 10,<br>11 | - Note 1: PORT A Vih test limit includes 700mV offset caused by output loads being on during Data Drive Time. - Note 2: PORT A Vil test limit includes 400mV offset caused by output loads being on during Data Drive Time - Note 3: Verified at initial qual only - Tested in functional patterns. Not directly measured Note 4: - Note 5: CL=70pF. AC testing inputs are driven at Vih for a logic 1 and Vil for a logic 0. Output timing measurements are made at 2.0V for a logic 1 and 0.8V for a logic 0. - Icc1, Icc2, Icc3 measured with no external drive(Ioh=Iol=0, Iih=Iil=0). Icc1 measured Note 6: with RESET=Vss. Icc3 measured with NMI=Vcc, CKI driven to Vihl and Vill, with rise and fall times less than 10nS. - These AC characteristics are guaranteed with external clock drive on CKI having 50%Note 7: duty cycle and with less than 15pF load on CKO with rise and fall times (tCKIR and tCKIL) on CKI input less than 2.5nS. - ${\tt WS}$ = ${\tt tWAIT}^*{\tt number}$ of pre-programmed wait states. Min and ${\tt Max}$ values are calculated Note 8: - from Max operating frequency, Tc = 20MHz, with one wait state programmed. that is spec'd for case with HLD falling edge occurring at the latest time it can be Note 9: accepted during the present CPU cycle being executed. If HLD falling edge occurs later, thAE as long as (3tC + 4WS + 72tC + 90) may occur depending on the following CPU instruction cycles, its wait state and ready input. ## Burn-in/QCI Electrical End-Point Tests | OP# | Operation description | Sub-Groups | |-----|-----------------------------------|------------| | 01 | (When Required) for Group C and D | 1,2,9,10 | ## Graphics and Diagrams | GRAPHICS# | DESCRIPTION | | | | |-----------|-------------------------------------------|--|--|--| | 5864HRA1 | PIN GRID ARRAY, CERAMIC, 68 PIN (B/I CKT) | | | | | P000006A | PIN GRID ARRAY, CERAMIC, 68 PIN (PIN OUT) | | | | | U68CRB | PIN GRID ARRAY, CERAMIC, 68 PIN (P/P DWG) | | | | See attached graphics following this page. HPC003U20/883, HPC083XXX/U/883 HPC004U20/883, HPC064XXX/U/883 > CONNECTION DIAGRAM 68 - LEAD PGA (TOP VIEW) P000006A