Data Sheet January 2003 FN9025.1 # 100V/2A Peak, Low Cost, High Frequency Half Bridge Driver The HIP2101 is a high frequency, 100V Half Bridge N-Channel power MOSFET driver IC available in both 8 lead SOIC and 16 lead MLFP plastic packages. It is equivalent to the HIP2100 with the added advantage of full TTL/CMOS compatible logic input pins. The low-side and high-side gate drivers are independently controlled and matched to 13ns. This gives users total control over dead-time for specific power circuit topologies. Undervoltage protection on both the low-side and high-side supplies force the outputs low. An onchip diode eliminates the discrete diode required with other driver ICs. A new level-shifter topology yields the low-power benefits of pulsed operation with the safety of DC operation. Unlike some competitors, the high-side output returns to its correct state after a momentary undervoltage of the high-side supply. ### **Ordering Information** | • | | | | |-------------------------|---------------------|----------------------------------------|----------| | PART<br>NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | PKG. NO. | | HIP2101IB | -40°C to 85°C | 8 Ld SOIC | M8.15 | | HIP2101IBT | -40°C to 85°C | 8 Ld SOIC<br>Tape and Reel | M8.15 | | HIP2101IBZ<br>(Note 1) | -40°C to 85°C | 8 Ld SOIC<br>(Lead Free) | M8.15 | | HIP2101IBZT<br>(Note 1) | -40°C to 85°C | 8 Ld SOIC Tape and<br>Reel (Lead Free) | M8.15 | | HIP2101IR | -40°C to 85°C | 16 Ld MLFP | L16.5x5 | | HIP2101IRT | -40°C to 85°C | 16 Ld MLFP<br>Tape and Reel | L16.5x5 | #### NOTE: 1. These products are packaged in 8 ld SOIC packages that are MSL level 1 at 255-260°C peak reflow temperature, which exceeds the IPC J Std-020B requirements for MSL level 1. The lead free and green products employ special lead free material sets including 100% matte tin plate termination finish, which is compatible with either Sn/Pb or lead free soldering operations. #### **Features** - · Drives N-Channel MOSFET Half Bridge - Space Saving SO8 and Low R<sub>C-S</sub> Micro Leadframe Packages. - Lead Free Product Now Available (SO8) - Bootstrap Supply Max Voltage to 114VDC - On-Chip $1\Omega$ Bootstrap Diode - Fast Propagation Times Needed for Multi-MHz Circuits - Drives 1000pF Load with Rise and Fall Times Typ. 10ns - TTL/CMOS Input Thresholds Increase Flexibility - Independent Inputs for Non-Half Bridge Topologies - No Start-Up Problems - Outputs Unaffected by Supply Glitches, HS Ringing Below Ground, or HS Slewing at High dv/dt - Low Power Consumption - · Wide Supply Range - · Supply Undervoltage Protection - 3Ω Output Resistance ### **Applications** - · Telecom Half Bridge Power Supplies - Avionics DC-DC Converters - Two-Switch Forward Converters - Active Clamp Forward Converters ### **Pinouts** HIP2101 (SOIC) TOP VIEW ## Application Block Diagram ### Functional Block Diagram FIGURE 1. TWO-SWITCH FORWARD CONVERTER FIGURE 2. FORWARD CONVERTER WITH AN ACTIVE CLAMP #### **Absolute Maximum Ratings** | Supply Voltage, V <sub>DD.</sub> V <sub>HB</sub> -V <sub>HS</sub> (Notes 2, 3)0.3V to 18V | |-------------------------------------------------------------------------------------------| | LI and HI Voltages (Note 3)0.3V to 7.0V | | Voltage on LO (Note 3)0.3V to V <sub>DD</sub> +0.3V | | Voltage on HO (Note 3) V <sub>HS</sub> -0.3V to V <sub>HB</sub> +0.3V | | Voltage on HS (Continuous) (Note 3)1V to 110V | | Voltage on HB (Note 3) +118V | | Average Current in V <sub>DD</sub> to HB diode | | ESD Classification Class 1 (1kV) | #### **Thermal Information** | | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | |---|-------------------------------------------------------|--------------------------------------| | ; | SOIC (Note 4) | 160 | | | MLFP on Thermal Conductive Copper (Note 5) | 35 | | - | Max Power Dissipation at 25°C in Free Air (SOIC, Note | 4). 780mW | | - | Max Power Dissipation at 25°C in Free Air (MLFP, Note | 5)3.5W | | | Storage Temperature Range65 | <sup>o</sup> C to 150 <sup>o</sup> C | | , | Junction Temperature Range55 | <sup>o</sup> C to 150 <sup>o</sup> C | | - | Lead Temperature (Soldering 10s - Lead Tips Only) | 300°C | #### **Maximum Recommended Operating Conditions** | Supply Voltage, V <sub>DD</sub> | |----------------------------------------------------------------------------------| | Voltage on HS1V to 100V | | Voltage on HS (Repetitive Transient) -5V to 105V | | Voltage on HB $V_{HS}$ +8V to $V_{HS}$ +14.0V and $V_{DD}$ -1V to $V_{DD}$ +100V | | HS Slew Rate < 50V/ns | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the recommended operating conditions of this specification is not implied. #### NOTES - 2. The HIP2100 is capable of derated operation at supply voltages exceeding 14V. Figure 16 shows the high-side voltage derating curve for this mode of operation. - 3. All Voltages Referenced to Pin 7, $V_{\mbox{SS}}$ Unless Otherwise Specified. - 4. θ<sub>JA</sub> is measured with the component mounted on a low thermal conductivity test board in free air. See Tech Brief TB379 for details. - 5. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. #### **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO, Unless Otherwise Specified | | | | 1 | T <sub>J</sub> = 25 <sup>o</sup> C | | T <sub>J</sub> = -40°C<br>TO 125°C | | | |------------------------------------------|-------------------|------------------------------------------|-----|------------------------------------|------|------------------------------------|-----|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | SUPPLY CURRENTS | | | | | | | | | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | LI = HI = 0V | - | 0.3 | 0.45 | - | 0.6 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | f = 500kHz | - | 1.7 | 3.0 | - | 3.4 | mA | | Total HB Quiescent Current | I <sub>HB</sub> | LI = HI = 0V | - | 0.1 | 0.15 | - | 0.2 | mA | | Total HB Operating Current | I <sub>HBO</sub> | f = 500kHz | - | 1.5 | 2.5 | - | 3 | mA | | HB to V <sub>SS</sub> Current, Quiescent | I <sub>HBS</sub> | V <sub>HS</sub> = V <sub>HB</sub> = 114V | - | 0.05 | 1.5 | - | 10 | μА | | HB to V <sub>SS</sub> Current, Operating | I <sub>HBSO</sub> | f = 500kHz | - | 0.7 | - | - | - | mA | | INPUT PINS | | | • | | | | | | | Low Level Input Voltage Threshold | V <sub>IL</sub> | | 0.8 | 1.65 | - | 8.0 | - | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | | - | 1.65 | 2.2 | - | 2.2 | V | | Input Pulldown Resistance | R <sub>I</sub> | | - | 200 | - | 100 | 500 | kΩ | | UNDER VOLTAGE PROTECTION | | | • | | | | | | | V <sub>DD</sub> Rising Threshold | $V_{DDR}$ | | 7 | 7.3 | 7.8 | 6.5 | 8 | V | | V <sub>DD</sub> Threshold Hysteresis | V <sub>DDH</sub> | | - | 0.5 | - | - | - | V | | HB Rising Threshold | V <sub>HBR</sub> | | 6.5 | 6.9 | 7.5 | 6 | 8 | V | | HB Threshold Hysteresis | V <sub>HBH</sub> | | - | 0.4 | - | - | - | V | | BOOT STRAP DIODE | | | | | | | | | | Low-Current Forward Voltage | $V_{DL}$ | I <sub>VDD-HB</sub> = 100μA | - | 0.45 | 0.70 | - | 0.7 | V | | High-Current Forward Voltage | V <sub>DH</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.7 | 0.92 | - | 1 | V | | Dynamic Resistance | R <sub>D</sub> | I <sub>VDD-HB</sub> = 100mA | - | 8.0 | 1 | - | 1.5 | Ω | ## $\textbf{Electrical Specifications} \qquad V_{DD} = V_{HB} = 12V, \ V_{SS} = V_{HS} = 0V, \ No \ Load \ on \ LO \ or \ HO, \ Unless \ Otherwise \ Specified \ \textbf{(Continued)}$ | | | | T <sub>J</sub> = 25°C MIN TYP MAX | | T <sub>J</sub> = -40°C<br>TO 125°C | | | | |---------------------------|------------------|-------------------------------------------------------------------------------|-----------------------------------|------|------------------------------------|-----|-----|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | | | MAX | MIN | MAX | UNITS | | LO GATE DRIVER | | | | | | | | | | Low Level Output Voltage | V <sub>OLL</sub> | I <sub>LO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>OHL</sub> | $I_{LO}$ = -100mA, $V_{OHL}$ = $V_{DD}$ - $V_{LO}$ | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pullup Current | I <sub>OHL</sub> | V <sub>LO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pulldown Current | l <sub>OLL</sub> | V <sub>LO</sub> = 12V | - | 2 | - | - | - | Α | | HO GATE DRIVER | | | | | | | | | | Low Level Output Voltage | V <sub>OLH</sub> | I <sub>HO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>OHH</sub> | I <sub>HO</sub> = -100mA, V <sub>OHH</sub> = V <sub>HB</sub> -V <sub>HO</sub> | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pullup Current | Іонн | V <sub>HO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pulldown Current | I <sub>OLH</sub> | V <sub>HO</sub> = 12V | - | 2 | - | - | - | Α | # $\textbf{Switching Specifications} \quad \text{$V_{DD} = V_{HB} = 12V$, $V_{SS} = V_{HS} = 0V$, $No$ Load on LO or HO, Unless Otherwise Specified}$ | | | TEST | T <sub>J</sub> = 25°C | | T <sub>J</sub> = -40 <sup>o</sup> C<br>TO 125 <sup>o</sup> C | | | | |-------------------------------------------------------------|----------------------------------|--------------------------|-----------------------|-----|--------------------------------------------------------------|-----|-----|-------| | PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | Lower Turn-Off Propagation Delay (LI Falling to LO Falling) | t <sub>LPHL</sub> | | - | 25 | 43 | - | 56 | ns | | Upper Turn-Off Propagation Delay (HI Falling to HO Falling) | t <sub>HPHL</sub> | | - | 25 | 43 | - | 56 | ns | | Lower Turn-On Propagation Delay (LI Rising to LO Rising) | t <sub>LPLH</sub> | | - | 25 | 43 | - | 56 | ns | | Upper Turn-On Propagation Delay (HI Rising to HO Rising) | t <sub>HPLH</sub> | | - | 25 | 43 | - | 56 | ns | | Delay Matching: Lower Turn-On and Upper Turn-Off | t <sub>MON</sub> | | - | 2 | 13 | - | 16 | ns | | Delay Matching: Lower Turn-Off and Upper Turn-On | t <sub>MOFF</sub> | | - | 2 | 13 | - | 16 | ns | | Either Output Rise/Fall Time | t <sub>RC</sub> ,t <sub>FC</sub> | C <sub>L</sub> = 1000pF | - | 10 | - | - | - | ns | | Either Output Rise/Fall Time (3V to 9V) | t <sub>R,</sub> t <sub>F</sub> | $C_L = 0.1 \mu F$ | - | 0.5 | 0.6 | - | 0.8 | us | | Either Output Rise Time Driving DMOS | t <sub>RD</sub> | C <sub>L</sub> = IRFR120 | - | 20 | - | - | - | ns | | Either Output Fall Time Driving DMOS | t <sub>FD</sub> | C <sub>L</sub> = IRFR120 | - | 10 | - | - | - | ns | | Minimum Input Pulse Width that Changes the Output | t <sub>PW</sub> | | - | - | - | - | 50 | ns | | Bootstrap Diode Turn-On or Turn-Off Time | t <sub>BS</sub> | | - | 10 | - | - | - | ns | ## Pin Descriptions | PIN<br>NUMBER | SYMBOL | DESCRIPTION | |---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{DD}$ | Positive Supply to lower gate drivers. De-couple this pin to V <sub>SS</sub> (Pin 7). Bootstrap diode connected to HB (pin 2). | | 2 | НВ | High-Side Bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. Bootstrap diode is on-chip. | | 3 | НО | High-Side Output. Connect to gate of High-Side power MOSFET. | | 4 | HS | High-Side Source connection. Connect to source of High-Side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | 5 | HI | High-Side input. | | 6 | LI | Low-Side input. | | 7 | V <sub>SS</sub> | Chip negative supply, generally will be ground. | | 8 | LO | Low-Side Output. Connect to gate of Low-Side power MOSFET. | ### **Timing Diagrams** FIGURE 4. ### **Typical Performance Curves** FIGURE 5. OPERATING CURRENT vs FREQUENCY FIGURE 6. HB TO VSS OPERATING CURRENT vs FREQUENCY FIGURE 7. HIGH LEVEL OUTPUT VOLTAGE vs TEMPERATURE 7.6 #### Typical Performance Curves (Continued) FIGURE 8. LOW LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 9. UNDERVOLTAGE LOCKOUT THRESHOLD vs TEMPERATURE FIGURE 10. UNDERVOLTAGE LOCKOUT HYSTERESIS vs TEMPERATURE FIGURE 11. PROPAGATION DELAYS vs TEMPERATURE FIGURE 12. PEAK PULLUP CURRENT vs OUTPUT VOLTAGE FIGURE 13. PEAK PULLDOWN CURRENT vs OUTPUT VOLTAGE # Typical Performance Curves (Continued) FIGURE 14. BOOTSTRAP DIODE I-V CHARACTERISTICS FIGURE 15. QUIESCENT CURRENT vs VOLTAGE FIGURE 16. VHS VOLTAGE vs $\mathrm{V}_{\mathrm{DD}}$ VOLTAGE ### Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP) L16.5x5 16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220VHHB ISSUE C) | SYMBOL | MIN | IN NOMINAL MAX | | NOTES | | | | |--------|------|----------------|------|-------|--|--|--| | Α | 0.80 | 0.90 | 1.00 | - | | | | | A1 | - | - | 0.05 | - | | | | | A2 | - | - | 1.00 | 9 | | | | | A3 | | 0.20 REF | | 9 | | | | | b | 0.28 | 0.33 | 0.40 | 5, 8 | | | | | D | | 5.00 BSC | | - | | | | | D1 | | 4.75 BSC | | 9 | | | | | D2 | 2.55 | 2.70 | 2.85 | 7, 8 | | | | | E | | 5.00 BSC | | | | | | | E1 | | 4.75 BSC | | | | | | | E2 | 2.55 | 2.70 | 2.85 | 7, 8 | | | | | е | | 0.80 BSC | | - | | | | | k | 0.25 | - | - | - | | | | | L | 0.35 | 0.60 | 0.75 | 8 | | | | | L1 | - | - | 0.15 | 10 | | | | | N | | 16 | | | | | | | Nd | | 4 | | | | | | | Ne | 4 | 4 | | 3 | | | | | Р | - | - | 0.60 | 9 | | | | | θ | - | - | 9 | | | | | Rev. 2 10/02 #### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. Nd and Ne refer to the number of terminals on each D and E. - 4. All dimensions are in millimeters. Angles are in degrees. - 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - Features and dimensions A2, A3, D1, E1, P & 0 are present when Anvil singulation method is used and not present for saw singulation. - Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm. ### Small Outline Plastic Packages (SOIC) #### NOTES: - Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side - 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. M8.15 (JEDEC MS-012-AA ISSUE C) 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIN | | | |--------|--------|----------------|--------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.0532 | 0.0688 | 1.35 | 1.75 | - | | A1 | 0.0040 | 0.0098 | 0.10 | 0.25 | - | | В | 0.013 | 0.020 | 0.33 | 0.51 | 9 | | С | 0.0075 | 0.0098 | 0.19 | 0.25 | - | | D | 0.1890 | 0.1968 | 4.80 | 5.00 | 3 | | Е | 0.1497 | 0.1574 | 3.80 | 4.00 | 4 | | е | 0.050 | 0.050 BSC | | BSC | - | | Н | 0.2284 | 0.2440 | 5.80 | 6.20 | - | | h | 0.0099 | 0.0196 | 0.25 | 0.50 | 5 | | L | 0.016 | 0.050 | 0.40 | 1.27 | 6 | | N | 8 | 3 | 8 | | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 80 | - | Rev. 0 12/93 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com