

# HT49R30A-1 8-Bit LCD Type OTP MCU

## Features

- Operating voltage: 3.0V~5.5V
- 6 input lines
- 8 bidirectional I/O lines
- Two external interrupt input
- One 8-bit programmable timer/event counter with PFD (programmable frequency divider) function
- LCD driver with 19×3 or 18×4 segments
- 2K×14 program memory EPROM
- 96×8 data memory RAM
- Real Time Clock (RTC)
- 8-bit prescaler for RTC
- Watchdog Timer

## **General Description**

The HT49R30A-1 is an 8-bit high performance single chip microcontroller. Its single cycle instruction and two-stage pipeline architecture make it suitable for high speed applications. The device is also suitable for use in

- Buzzer output
- On-chip crystal, RC and 32768Hz crystal oscillator
- HALT function and wake-up feature reduce power consumption
- 4-level subroutine nesting
- Bit manipulation instruction
- 14-bit table read instruction
- Up to 0.5µs instruction cycle with 8MHz system clock
- 63 powerful instructions
- All instructions in 1 or 2 machine cycles
- Low voltage reset/detector functions
- 48-pin SSOP package

multiple LCD low power applications such as scales, leisure products, high-level household appliances, hand held LCD products and battery operated systems in particular.



# **Block Diagram**





# Pin Assignment

|            |    |    | 1 |       |
|------------|----|----|---|-------|
| PA0/BZ     | 1  | 48 | þ | RES   |
| PA1/BZ     | 2  | 47 | þ | OSC1  |
| PA2        | 3  | 46 | Þ | OSC2  |
| PA3/PFD    | 4  | 45 | Ь | VDD   |
| PA4        | 5  | 44 | þ | OSC3  |
| PA5        | 6  | 43 | þ | OSC4  |
| PA6        | 7  | 42 | Þ | SEG0  |
| PA7        | 8  | 41 | þ | SEG1  |
| PB0/INT0   | 9  | 40 | þ | SEG2  |
| PB1/INT1   | 10 | 39 | þ | SEG3  |
| PB2/TMR    | 11 | 38 | þ | SEG4  |
| PB3        | 12 | 37 | Ь | SEG5  |
| PB4        | 13 | 36 | þ | SEG6  |
| PB5        | 14 | 35 | Þ | SEG7  |
| VSS 🗆      | 15 | 34 | Þ | SEG8  |
| VLCD       | 16 | 33 | þ | SEG9  |
| V1 🗆       | 17 | 32 | þ | SEG10 |
| V2 🗆       | 18 | 31 | þ | SEG11 |
| C1 🗆       | 19 | 30 | þ | SEG12 |
| C2 🗆       | 20 | 29 | þ | SEG13 |
| COM0       | 21 | 28 | þ | SEG14 |
| COM1       | 22 | 27 | þ | SEG15 |
| COM2       | 23 | 26 | þ | SEG16 |
| SEG18/COM3 | 24 | 25 | þ | SEG17 |
|            | L  |    |   |       |

HT49R30A-1 - 48 SSOP-A

# **Pin Description**

| Pin Name                                              | I/O    | Options                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------------|--------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0/ <u>BZ</u><br>PA1/BZ<br>PA2<br>PA3/PFD<br>PA4~PA7 | I/O    | Wake-up<br>Pull-high<br>or None<br>CMOS or<br>NMOS | PA0~PA7 constitute an 8-bit bidirectional input/output port with Schmitt trigger input capability. Each bit on port can be configured as a wake-up input by options. PA0~PA3 can be configured as a CMOS output or NMOS input/output with or without pull-high resistor by options. PA4~PA7 are always pull-high NMOS input/output. Of the eight bits, PA0~PA1 can be set as I/O pins or buzzer outputs by options. PA3 can be set as an I/O pin or as a PFD output also by options. |
| PB0/INT0<br>PB1/INT1<br>PB2/TMR<br>PB3~PB5            | I      |                                                    | PB0~PB5 constitute an 6-bit Schmitt trigger input port. Each bit on port are with pull-high resistor. Of the six bits, PB0 and PB1 can be set as input pins or as external interrupt control pins ( $\overline{INT0}$ ) and ( $\overline{INT1}$ ) respectively, by software application. PB2 can be set as an input pin or as a timer/event counter input pin TMR also by software application.                                                                                      |
| VSS                                                   | _      | _                                                  | Negative power supply, ground                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| VLCD                                                  | I      |                                                    | LCD power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V1,V2,C1,C2                                           | I      |                                                    | Voltage pump                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SEG18/COM3<br>COM2~COM0                               | 0      | 1/2 or 1/3 or 1/4<br>Duty                          | SEG18 can be set as a segment or as a common output driver for LCD panel by options. COM2~COM0 are outputs for LCD panel plate.                                                                                                                                                                                                                                                                                                                                                      |
| SEG17~SEG0                                            | 0      |                                                    | LCD driver outputs for LCD panel segments                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OSC4<br>OSC3                                          | 0<br>1 | RTC or<br>System Clock                             | Real time clock oscillators. OSC3 and OSC4 are connected to a 32768Hz crystal oscillator for timing purposes or to a system clock source (depending on the options).<br>No built-in capacitor                                                                                                                                                                                                                                                                                        |



Ta=25°C

| Pin Name     | I/O | Options       | Description                                                                                                                                                                                                                                                                                                       |
|--------------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD          | —   | _             | Positive power supply                                                                                                                                                                                                                                                                                             |
| OSC2<br>OSC1 | 0   | Crystal or RC | OSC1 and OSC2 are connected to an RC network or a crystal (by options) for the internal system clock. In the case of RC operation, OSC2 is the output terminal for 1/4 system clock.<br>The system clock may come from the RTC oscillator. If the system clock comes from RTCOSC, these two pins can be floating. |
| RES          | I   | _             | Schmitt trigger reset input, active low                                                                                                                                                                                                                                                                           |

# Absolute Maximum Ratings

| Supply VoltageV_SS-0.3V to 5.5V     | Storage Temperature50°C to 125°C  |
|-------------------------------------|-----------------------------------|
| Input VoltageV_SS=0.3V to V_DD+0.3V | Operating Temperature40°C to 85°C |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

# **D.C. Characteristics**

| Come la sel       | Demonster                        |                 | Test Conditions                   | Min.  | Тур. | Max.        | Unit |
|-------------------|----------------------------------|-----------------|-----------------------------------|-------|------|-------------|------|
| Symbol            | Parameter                        | V <sub>DD</sub> | Conditions                        | wiin. |      |             |      |
| V <sub>DD</sub>   | Operating Voltage                |                 | LVR option disable                | 3.0   |      | 5.5         | V    |
| 1                 | Operating Current                |                 | No load, f <sub>SYS</sub> =4MHz   |       | 2.0  | 3.0         | mA   |
| I <sub>DD1</sub>  | (Crystal OSC)                    | 5V              |                                   |       | 5.0  | 8.0         | mA   |
|                   | Operating Current                | 3V              | No load, f <sub>SYS</sub> =4MHz   |       | 1.8  | 2.7         | mA   |
| I <sub>DD2</sub>  | (RC OSC)                         | 5V              | NO IOAU, ISYS-4IVINZ              |       | 4.6  | 7.5         | mA   |
|                   | Operating Current                | 3V              | No load                           |       | 1.2  | 2           | mA   |
| I <sub>DD3</sub>  | (f <sub>SYS</sub> =32768Hz)      | 5V              |                                   |       | 4    | 7           | mA   |
| I                 | Standby Current                  | 3V              | No load, system HALT              |       |      | 1           | μA   |
| I <sub>STB1</sub> | (*f <sub>S</sub> =T1)            | 5V              | LCD off at HALT                   |       | _    | 2           | μA   |
|                   | Standby Current                  | 3V              | No load, system HALT              |       | 4    | 10          | μA   |
| I <sub>STB2</sub> | (*f <sub>S</sub> =32.768kHz OSC) | 5V              | LCD on at HALT,<br>C type         | _     | 14   | 20          | μA   |
|                   | Standby Current                  | 3V              | No load, system HALT              |       | 2    | 5           | μA   |
| I <sub>STB3</sub> | (*f <sub>S</sub> =WDT RC OSC)    | 5V              | LCD on at HALT,<br>C type         | _     | 6    | 10          | μA   |
|                   | Standby Current                  | 3V              | No load, system HALT              |       | 17   | 30          | μA   |
| I <sub>STB4</sub> | (*f <sub>S</sub> =32.768kHz OSC) | 5V              | LCD on at HALT<br>R type, 1/2bias |       | 34   | 60          | μA   |
|                   | Standby Current                  | 3V              | No load, system HALT              |       | 13   | 25          | μA   |
| I <sub>STB5</sub> | (*f <sub>S</sub> =32.768kHz OSC) | 5V              | LCD on at HALT<br>R type, 1/3bias | _     | 28   | 50          | μA   |
|                   | Standby Current                  | 3V              | No load, system HALT              |       | 14   | 25          | μA   |
| I <sub>STB6</sub> | (*f <sub>S</sub> =WDT RC OSC)    |                 | LCD on at HALT<br>R type, 1/2bias |       | 26   | 50          | μA   |
|                   | Standby Current                  | 3V              | No load, system HALT              |       | 10   | 20          | μA   |
| I <sub>STB7</sub> | (*f <sub>S</sub> =WDT RC OSC)    | 5V              | LCD on at HALT<br>R type, 1/3bias |       | 19   | 40          | μA   |
| V <sub>IL1</sub>  | Input Low Voltage for I/O Ports, | 3V              |                                   | 0     | _    | $0.3V_{DD}$ | V    |
| ⊻IL1              | TMR and INT                      | 5V              |                                   | 0     | _    | $0.3V_{DD}$ | V    |



| Come la sel       | Demonster                         |                 | Test Conditions                     | Min         | <b>T</b> | Mari            | 11   |
|-------------------|-----------------------------------|-----------------|-------------------------------------|-------------|----------|-----------------|------|
| Symbol            | Parameter                         | $V_{\text{DD}}$ | Conditions                          | Min.        | Тур.     | Max.            | Unit |
| V <sub>IH1</sub>  | Input High Voltage for I/O Ports, | 3V              | _                                   | $0.7V_{DD}$ |          | V <sub>DD</sub> | V    |
| VIH1              | TMR and INT                       | 5V              | _                                   | $0.7V_{DD}$ |          | V <sub>DD</sub> | V    |
| V                 |                                   | 3V              | _                                   | 0           |          | $0.4V_{DD}$     | V    |
| V <sub>IL2</sub>  | Input Low Voltage (RES)           | 5V              | _                                   | 0           |          | $0.4V_{DD}$     | V    |
| V                 | $ a_{\rm B}(t) $                  | 3V              | _                                   | $0.9V_{DD}$ |          | V <sub>DD</sub> | V    |
| V <sub>IH2</sub>  | Input High Voltage (RES)          | 5V              | _                                   | $0.9V_{DD}$ |          | V <sub>DD</sub> | V    |
|                   |                                   |                 | V <sub>OL</sub> =0.1V <sub>DD</sub> | 6           | 12       | _               | mA   |
| I <sub>OL</sub>   | I/O Port Sink Current             | 5V              | V <sub>OL</sub> =0.1V <sub>DD</sub> | 10          | 25       |                 | mA   |
|                   | VO Dart Caurea Current            | 3V              | V <sub>OH</sub> =0.9V <sub>DD</sub> | -2          | -4       | _               | mA   |
| I <sub>OH</sub>   | I/O Port Source Current           | 5V              | V <sub>OH</sub> =0.9V <sub>DD</sub> | -5          | -8       | _               | mA   |
| _                 | Pull-high Resistance of I/O Ports | 3V              | _                                   | 40          | 60       | 80              | kΩ   |
| R <sub>PH</sub>   | and<br>INT0, INT1                 | 5V              | _                                   | 10          | 30       | 50              | kΩ   |
| V <sub>LVR1</sub> | Low Voltage Reset Voltage         |                 | 2 hottorios ontion                  | Ľ           | VR disab | le              | V    |
| V <sub>LVD1</sub> | Low Voltage Detector Voltage      |                 | 2 batteries option                  | 2.2         | 2.3      | 2.4             | V    |
| V <sub>LVR2</sub> | Low Voltage Reset Voltage         |                 | 2 hottorios enti                    | 2.7         | 3.2      | 3.6             | V    |
| V <sub>LVD2</sub> | Low Voltage Detector Voltage      | _               | 3 batteries option                  | 3.0         | 3.3      | 3.6             | V    |

Note: "\*f<sub>S</sub>" please refer to the clock option of WDT (page-11)

# A.C. Characteristics

Ta=25°C

| Symbol              | Parameter                          |                 | Test Conditions   | Min. | Turn  | Max. | Unit             |  |
|---------------------|------------------------------------|-----------------|-------------------|------|-------|------|------------------|--|
| Symbol              | Parameter                          | $V_{\text{DD}}$ | Conditions        | win. | Тур.  | wax. | Unit             |  |
| £                   | Sustan Clask (Crustel OSO)         | 3V              |                   | 400  | _     | 4000 | kHz              |  |
| f <sub>SYS1</sub>   | System Clock (Crystal OSC)         | 5V              |                   | 400  | _     | 8000 | kHz              |  |
| f                   | Sustan Clask (DC 000)              | 3V              |                   | 400  | _     | 4000 | kHz              |  |
| f <sub>SYS2</sub>   | System Clock (RC OSC)              | 5V              |                   | 400  | _     | 8000 | kHz              |  |
| f <sub>SYS3</sub>   | System Clock (32768Hz Crystal OSC) |                 |                   | _    | 32768 | _    | Hz               |  |
| f <sub>RTCOSC</sub> | RTC Frequency                      |                 |                   | _    | 32768 | _    | Hz               |  |
| £                   |                                    | 3V              |                   | 0    | _     | 4000 | kHz              |  |
| f <sub>TIMER</sub>  | Timer I/P Frequency                |                 |                   | 0    | _     | 8000 | kHz              |  |
|                     |                                    | 3V              |                   | 45   | 90    | 180  | μs               |  |
| t <sub>WDTOSC</sub> | Watchdog Oscillator                | 5V              |                   | 35   | 65    | 130  | μs               |  |
| t <sub>RES</sub>    | External Reset Low Pulse Width     |                 |                   | 1    | _     |      | μs               |  |
| t <sub>SST</sub>    | System Start-up Timer Period       |                 | Wake-up from HALT | _    | 1024  |      | t <sub>SYS</sub> |  |
| t <sub>INT</sub>    | Interrupt Pulse Width              |                 |                   | 1    | _     | _    | μs               |  |

Note: t<sub>SYS</sub>=1/f<sub>SYS</sub>



## **Functional Description**

#### **Execution flow**

The system clock is derived from either a crystal or an RC oscillator or a 32768Hz crystal oscillator. It is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles.

Instruction fetching and execution are pipelined in such a way that a fetch takes one instruction cycle while decoding and execution takes the next instruction cycle. The pipelining scheme causes each instruction to effectively execute in a cycle. If an instruction changes the value of the program counter, two cycles are required to complete the instruction.

#### Program counter – PC

The program counter (PC) is of 11 bits wide and controls the sequence in which the instructions stored in the program ROM are executed. The contents of the PC can specify a maximum of 2048 addresses. After accessing a program memory word to fetch an instruction code, the value of the PC is incremented by one. The PC then points to the memory word containing the next instruction code.

When executing a jump instruction, conditional skip execution, loading a PCL register, a subroutine call, an initial reset, an internal interrupt, an external interrupt, or returning from a subroutine, the PC manipulates the program transfer by loading the address corresponding to each instruction.

The conditional skip is activated by instructions. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get a proper instruction; otherwise proceed with the next instruction.

The lower byte of the PC (PCL) is a readable and writeable register (06H). Moving data into the PCL performs a short jump. The destination is within 256 locations.



| Mode                         |     |    |    |    | Prog | ram Co | unter |    |    |    |    |
|------------------------------|-----|----|----|----|------|--------|-------|----|----|----|----|
| Mode                         | *10 | *9 | *8 | *7 | *6   | *5     | *4    | *3 | *2 | *1 | *0 |
| Initial Reset                | 0   | 0  | 0  | 0  | 0    | 0      | 0     | 0  | 0  | 0  | 0  |
| External Interrupt 0         | 0   | 0  | 0  | 0  | 0    | 0      | 0     | 0  | 1  | 0  | 0  |
| External Interrupt 1         | 0   | 0  | 0  | 0  | 0    | 0      | 0     | 1  | 0  | 0  | 0  |
| Timer/event Counter Overflow | 0   | 0  | 0  | 0  | 0    | 0      | 0     | 1  | 1  | 0  | 0  |
| Time Base Interrupt          | 0   | 0  | 0  | 0  | 0    | 0      | 1     | 0  | 0  | 0  | 0  |
| RTC Interrupt                | 0   | 0  | 0  | 0  | 0    | 0      | 1     | 0  | 1  | 0  | 0  |
| Skip                         |     |    |    |    |      | PC+2   |       |    |    |    |    |
| Loading PCL                  | *10 | *9 | *8 | @7 | @6   | @5     | @4    | @3 | @2 | @1 | @0 |
| Jump, Call Branch            | #10 | #9 | #8 | #7 | #6   | #5     | #4    | #3 | #2 | #1 | #0 |
| Return From Subroutine       | S10 | S9 | S8 | S7 | S6   | S5     | S4    | S3 | S2 | S1 | S0 |

#### Execution flow

#### Program counter

Note: \*10~\*0: Program counter bits

#10~#0: Instruction code bits

S10~S0: Stack register bits

@7~@0: PCL bits



When a control transfer takes place, an additional dummy cycle is required.

#### **Program memory – ROM**

The program memory (ROM) is used to store the program instructions which are to be executed. It also contains data, table, and interrupt entries, and is organized into 2048×14 bits which are addressed by the PC and table pointer.

Certain locations in the ROM are reserved for special usage:

Location 000H

Location 000H is reserved for program initialization. After chip reset, the program always begins execution at this location.

Location 004H

Location 004H is reserved for the external interrupt service program. If the  $\overline{INT0}$  input pin is activated, and the interrupt is enabled, and the stack is not full, the program begins execution at location 004H.

Location 008H

Location 008H is reserved for the external interrupt service program also. If the  $\overline{INT1}$  input pin is activated, and the interrupt is enabled, and the stack is not full, the program begins execution at location 008H.





Location 00CH

Location 00CH is reserved for the timer/event counter interrupt service program. If a timer interrupt results from a timer/event counter overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 00CH.

Location 010H

Location 010H is reserved for the Time Base interrupt service program. If a Time Base interrupt occurs, and the interrupt is enabled, and the stack is not full, the program begins execution at location 010H.

Location 014H

Location 014H is reserved for the real time clock interrupt service program. If a real time clock interrupt occurs, and the interrupt is enabled, and the stack is not full, the program begins execution at location 014H.

Table location

Any location in the ROM can be used as a look-up table. The instructions "TABRDC [m]" (the current page, 1 page=256 words) and "TABRDL [m]" (the last page) transfer the contents of the lower-order byte to the specified data memory, and the contents of the higher-order byte to TBLH (Table Higher-order byte register) (08H). Only the destination of the lower-order byte in the table is well-defined; the other bits of the table word are all transferred to the lower portion of TBLH, and the remaining 2 bit is read as "0". The TBLH is read only, and the table pointer (TBLP) is a read/write register (07H), indicating the table location. Before accessing the table, the location should be placed in TBLP. All the table related instructions require 2 cycles to complete the operation. These areas may function as a normal ROM depending upon the user s requirements.

#### Stack register – STACK

The stack register is a special part of the memory used to save the contents of the PC. The stack is organized into 4 levels and is neither part of the data nor part of the program, and is neither readable nor writeable. Its activated level is indexed by a stack pointer (SP) and is neither readable nor writeable. At a commencement of a subroutine call or an interrupt acknowledgment, the contents of the PC is pushed onto the stack. At the end of the subroutine or interrupt routine, signaled by a re-

| Instruction(s) |     | Table Location |    |    |    |    |    |    |    |    |    |  |
|----------------|-----|----------------|----|----|----|----|----|----|----|----|----|--|
| instruction(s) | *10 | *9             | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 |  |
| TABRDC [m]     | P10 | P9             | P8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |  |
| TABRDL [m]     | 1   | 1              | 1  | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |  |

#### Table location

Note: \*10~\*0: Table location bits

@7~@0: Table pointer bits

P10~P8: Current program counter bits

turn instruction (RET or RETI), the contents of the PC is restored to its previous value from the stack. After chip reset, the SP will point to the top of the stack.

If the stack is full and a non-masked interrupt takes place, the interrupt request flag is recorded but the acknowledgment is still inhibited. Once the SP is decremented (by RET or RETI), the interrupt is serviced. This feature prevents stack overflow, allowing the programmer to use the structure easily. Likewise, if the stack is full, and a "CALL" is subsequently executed, a stack overflow occurs and the first entry is lost (only the most recent four return addresses are stored).

#### Data memory - RAM

The data memory (RAM) is designed with 113×8 bits, and is divided into two functional groups, namely special function registers and general purpose data memory, most of which are readable/writeable, although some are read only.

Of the two types of functional groups, the special function registers consist of an Indirect addressing register 0 (00H), a Memory pointer register 0 (MP0;01H), an Indirect addressing register 1 (02H), a Memory pointer register 1 (MP1;03H), a Bank pointer (BP;04H), an Accumulator (ACC;05H), a Program counter lower-order byte register (PCL;06H), a Table pointer (TBLP;07H), a Table higher-order byte register (TBLH;08H), a Real time clock control register (RTCC;09H), a Status register (STATUS;0AH), an Interrupt control register 0 (INTC0;0BH), a timer/event counter (TMR;0DH), a timer/event counter control register (TMRC;0EH), I/O registers (PA;12H, PB;14H), and Interrupt control register 1 (INTC1;1EH). On the other hand, the general purpose data memory, addressed from 20H to 7FH, is used for data and control information under instruction commands.

The areas in the RAM can directly handle arithmetic, logic, increment, decrement, and rotate operations. Except some dedicated bits, each bit in the RAM can be set and reset by "SET [m].i" and "CLR [m].i" They are also indirectly accessible through the Memory pointer register 0 (MP0;01H) or the Memory pointer register 1 (MP1:03H).

#### Indirect addressing register

Location 00H and 02H are indirect addressing registers that are not physically implemented. Any read/write operation of [00H] and [02H] accesses the RAM pointed to by MP0 (01H) and MP1(03H) respectively. Reading location 00H or 02H indirectly returns the result 00H. While, writing it indirectly leads to no operation.

The function of data movement between two indirect addressing registers is not supported. The memory pointer registers, MP0 (7-bit) and MP1 (7-bit), used to access the RAM by combining corresponding indirect address-



RAM mapping

ing registers. MP0 can only be applied to data memory, while MP1 can be applied to data memory and LCD display memory.

#### Accumulator – ACC

The accumulator (ACC) is related to the ALU operations. It is also mapped to location 05H of the RAM and is capable of operating with immediate data. The data movement between two data memory locations must pass through the ACC.

#### Arithmetic and logic unit – ALU

This circuit performs 8-bit arithmetic and logic operations and provides the following functions:

- Arithmetic operations (ADD, ADC, SUB, SBC, DAA)
- Logic operations (AND, OR, XOR, CPL)
- Rotation (RL, RR, RLC, RRC)

• Increment and Decrement (INC, DEC)

• Branch decision (SZ, SNZ, SIZ, SDZ etc.) The ALU not only saves the results of a data operation but also changes the status register.

#### Status register - STATUS

The status register (0AH) is of 8 bits wide and contains, a carry flag (C), an auxiliary carry flag (AC), a zero flag (Z), an overflow flag (OV), a power down flag (PD), and a watchdog time-out flag (TO). It also records the status information and controls the operation sequence.

Except the TO and PD flags, bits in the status register can be altered by instructions similar to other registers. Data written into the status register does not alter the TO or PD flags. Operations related to the status register, however, may yield different results from those intended. The TO and PD flags can only be changed by a Watchdog Timer overflow, chip power-up, or clearing the Watchdog Timer and executing the "HALT" instruction. The Z, OV, AC, and C flags reflect the status of the latest operations.

On entering the interrupt sequence or executing the subroutine call, the status register will not be automatically pushed onto the stack. If the contents of the status is important, and if the subroutine is likely to corrupt the status register, the programmer should take precautions and save it properly.

#### Interrupts

The HT49R30A-1 provides two external interrupts, an internal timer/event counter interrupt, an internal time base interrupt, and an internal real time clock interrupt. The interrupt control register 0 (INTC0;0BH) and interrupt control register 1 (INTC1;1EH) both contain the in-

terrupt control bits that are used to set the enable/disable status and interrupt request flags.

Once an interrupt subroutine is serviced, other interrupts are all blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other interrupt requests may take place during this interval, but only the interrupt request flag will be recorded. If a certain interrupt requires servicing within the service routine, the EMI bit and the corresponding bit of the INTC0 or of INTC1 may be set in order to allow interrupt nesting. Once the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack should be prevented from becoming full.

All these interrupts can support a wake-up function. As an interrupt is serviced, a control transfer occurs by pushing the contents of the PC onto the stack followed by a branch to a subroutine at the specified location in the ROM. Only the contents of the PC is pushed onto the stack. If the contents of the register or of the status register (STATUS) is altered by the interrupt service program which corrupts the desired control sequence, the contents should be saved in advance.

External interrupts are triggered by a high to low transition of  $\overline{INT0}$  or  $\overline{INT1}$ , and the related interrupt request flag (EIF0; bit 4 of INTC0, EIF1; bit 5 of INTC0) is set as well. After the interrupt is enabled, the stack is not full, and the external interrupt is active, a subroutine call to location 04H or 08H occurs. The interrupt request flag (EIF0 or EIF1) and EMI bits are all cleared to disable other interrupts.

The internal timer/event counter interrupt is initialized by setting the timer/event counter interrupt request flag

| Labels | Bits | Function                                                                                                                                                                                                                       |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| с      | 0    | C is set if the operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. |
| AC     | 1    | AC is set if the operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared.                                                |
| Z      | 2    | Z is set if the result of an arithmetic or logic operation is zero; otherwise Z is cleared.                                                                                                                                    |
| ov     | 3    | OV is set if the operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared.                                                                 |
| PD     | 4    | PD is cleared by either a system power-up or executing the "CLR WDT" instruction. PD is set by executing the "HALT" instruction.                                                                                               |
| то     | 5    | TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out.                                                                                                              |
|        | 6    | Unused bit, read as "0"                                                                                                                                                                                                        |
|        | 7    | Unused bit, read as "0"                                                                                                                                                                                                        |

Status register



| Register | Bit No.   | Label                                                         | Function                                                          |  |  |  |  |
|----------|-----------|---------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|
|          | 0         | Control the master (global) interrupt (1=enabled; 0=disabled) |                                                                   |  |  |  |  |
|          | 1         | EEI0                                                          | Control the external interrupt 0 (1=enabled; 0=disabled)          |  |  |  |  |
|          | 2         | EEI1                                                          | Control the external interrupt 1 (1=enabled; 0=disabled)          |  |  |  |  |
| INTC0    | 3         | ETI                                                           | Control the timer/event counter interrupt (1=enabled; 0=disabled) |  |  |  |  |
| (0BH)    | 4         | EIF0                                                          | External interrupt 0 request flag (1=active; 0=inactive)          |  |  |  |  |
|          | 5         | EIF1                                                          | External interrupt 1 request flag (1=active; 0=inactive)          |  |  |  |  |
|          | 6         | TF                                                            | Internal Timer/Event Counter request flag (1=active; 0=inactive)  |  |  |  |  |
|          | 7         |                                                               | Unused bit, read as "0"                                           |  |  |  |  |
|          | 0         | ETBI                                                          | Control the time base interrupt (1=enabled; 0:disabled)           |  |  |  |  |
|          | 1         | ERTI                                                          | Control the real time clock interrupt (1=enabled; 0:disabled)     |  |  |  |  |
| INTC1    | 2, 3      |                                                               | Unused bit, read as "0"                                           |  |  |  |  |
| (1EH)    | EH) 4 TBF |                                                               | Time base request flag (1=active; 0=inactive)                     |  |  |  |  |
|          | 5         | RTF                                                           | Real time clock request flag (1=active; 0=inactive)               |  |  |  |  |
|          | 6, 7      |                                                               | Jnused bit, read as "0"                                           |  |  |  |  |

INTC register

(TF; bit 6 of INTC0), which is normally caused by a timer overflow. After the interrupt is enabled, and the stack is not full, and the TF bit is set, a subroutine call to location 0CH occurs. The related interrupt request flag (TF) is reset, and the EMI bit is cleared to disable further interrupts.

The time base interrupt is initialized by setting the time base interrupt request flag (TBF; bit 4 of INTC1), that is caused by a regular time base signal. After the interrupt is enabled, and the stack is not full, and the TBF bit is set, a subroutine call to location 10H occurs. The related interrupt request flag (TBF) is reset and the EMI bit is cleared to disable further interrupts.

The real time clock interrupt is initialized by setting the real time clock interrupt request flag (RTF; bit 5 of INTC1), that is caused by a regular real time clock signal. After the interrupt is enabled, and the stack is not full, and the RTF bit is set, a subroutine call to location 14H occurs. The related interrupt request flag (RTF) is reset and the EMI bit is cleared to disable further interrupts.

During the execution of an interrupt subroutine, other interrupt acknowledgments are all held until the "RETI" instruction is executed or the EMI bit and the related interrupt control bit are set both to 1 (if the stack is not full). To return from the interrupt subroutine, "RET" or "RETI" may be invoked. RETI sets the EMI bit and enables an interrupt service, but RET does not.

Interrupts occurring in the interval between the rising edges of two consecutive T2 pulses are serviced on the

latter of the two T2 pulses if the corresponding interrupts are enabled. In the case of simultaneous requests, the priorities in the following table apply. These can be masked by resetting the EMI bit.

| No. | Interrupt Source             | Priority | Vector |
|-----|------------------------------|----------|--------|
| а   | External interrupt 0         | 1        | 04H    |
| b   | External interrupt 1         | 2        | 08H    |
| с   | Timer/event counter overflow | 3        | 0CH    |
| d   | Time base interrupt          | 4        | 10H    |
| е   | Real time clock interrupt    | 5        | 14H    |

The timer/event counter interrupt request flag (TF), external interrupt 1 request flag (EIF1), external interrupt 0 request flag (EIF0), enable timer/event counter interrupt bit (ETI), enable external interrupt 1 bit (EEI1), enable external interrupt 0 bit (EEI0), and enable master interrupt bit (EMI) make up of the Interrupt Control register 0 (INTC0) which is located at 0BH in the RAM. The real time clock interrupt request flag (RTF), time base interrupt request flag (TBF), enable real time clock interrupt bit (ERTI), and enable time base interrupt bit (ETBI), constitute the Interrupt Control register 1 (INTC1) which is located at 1EH in the RAM. EMI, EEI0, EEI1, ETI, ETBI, and ERTI are all used to control the enable/disable status of interrupts. These bits prevent the requested interrupt from being serviced. Once the interrupt request flags (RTF, TBF, TF, EIF1, EIF0) are all set, they remain in the INTC1 or INTC0 respectively until the interrupts are serviced or cleared by a software instruction.

It is recommended that a program not use the "CALL subroutine" within the interrupt subroutine. It s because interrupts often occur in an unpredictable manner or require to be serviced immediately in some applications. At this time, if only one stack is left, and enabling the interrupt is not well controlled, operation of the "call" in the interrupt subroutine may damage the original control sequence.

#### **Oscillator configuration**

The HT49R30A-1 provides three oscillator circuits for system clocks, i.e., RC oscillator, crystal oscillator and 32768Hz crystal oscillator, determined by options. No matter what type of oscillator is selected, the signal is used for the system clock. The HALT mode stops the system oscillator (RC and crystal oscillator only) and ignores external signal to conserve power. The 32768Hz crystal oscillator (system oscillator) still runs at HALT mode. If the 32768Hz crystal oscillator is selected as the system oscillator, the system oscillator is not stopped; but the instruction execution is stopped. Since the (used as system oscillator or oscillator) is also designed for timing purposes, the internal timing (RTC, time base, WDT) operation still runs even if the system enters the HALT mode.

Of the three oscillators, if the RC oscillator is used, an external resistor between OSC1 and VSS is required, and the range of the resistance should be from  $24k\Omega$  to  $1M\Omega$ . The system clock, divided by 4, is available on OSC2 with pull-high resistor, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution. However, the frequency of the oscillation may vary with VDD, temperature, and the chip itself due to process variations. It is therefore, not suitable for timing sensitive operations where accurate oscillator frequency is desired.

On the other hand, if the crystal oscillator is selected, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are required. A resonator may be connected between OSC1 and OSC2 to replace the crystal and to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required.

There is another oscillator circuit designed for the real time clock. In this case, only the 32.768kHz crystal oscillator can be applied. The crystal should be connected between OSC3 and OSC4.

The RTC oscillator circuit can be controlled to oscillate quickly by setting the "QOSC" bit (bit 4 of RTCC). It is recommended to turn on the quick oscillating function upon power on, and then turn it off after 2 seconds.

The WDT oscillator is a free running on-chip RC oscillator, and no external components are required. Although the system enters the power down mode, the system clock stops, and the WDT oscillator still works with a period of approximately  $78\mu s$ . The WDT oscillator can be disabled by options to conserve power.

#### Watchdog Timer – WDT

The WDT clock source is implemented by a dedicated RC oscillator (WDT oscillator) or an instruction clock (system clock/4) or a real time clock oscillator (RTC oscillator). The timer is designed to prevent a software malfunction or sequence from jumping to an unknown location with unpredictable results. The WDT can be disabled by options. But if the WDT is disabled, all executions related to the WDT lead to no operation.

The WDT time-out period is  $f_S/2^{15} \sim f_S/2^{16}$ .



If the WDT clock source chooses the internal WDT oscillator, the time-out period may vary with temperature, VDD, and process variations. On the other hand, if the clock source selects the instruction clock and the "HALT" instruction is executed, WDT may stop counting and lose its protecting purpose, and the logic can only be restarted by an external logic.

When the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT can stop the system clock.

The WDT overflow under normal operation initializes a "chip reset" and sets the status bit "TO". In the HALT mode, the overflow initializes a "warm reset", and only the PC and SP are reset to zero. To clear the contents of the WDT, there are three methods to be adopted, i.e., external reset (a low level to RES), software instruction, and a "HALT" instruction. There are two types of software instructions; "CLR WDT" and the other set -- "CLR WDT1" and "CLR WDT2". Of these two types of instruction, only one type of instruction can be active at a time depending on the options - "CLR WDT" times selection option . If the "CLR WDT" is selected (i.e., CLR WDT times equal one), any execution of the "CLR WDT" instruction clears the WDT. In the case that "CLR WDT1" and "CLR WDT2" are chosen (i.e., CLR WDT times equal two), these two instructions have to be executed to clear the WDT; otherwise, the WDT may reset the chip due to time-out.

#### **Multi-function timer**

The HT49R30A-1 provides a multi-function timer for the WDT, time base and RTC but with different time-out pe-

riods. The multi-function timer consists of a 8-stage divider and an 7-bit prescaler, with the clock source coming from the WDT OSC or RTC OSC or the instruction clock (i.e., system clock divided by 4). The multi-function timer also provides a selectable frequency signal (ranges from  $f_S/2^2$  to  $f_S/2^8$ ) for LCD driver circuits, and a selectable frequency signal (ranges from  $f_S/2^2$  to  $f_S/2^8$ ) for the buzzer output by options. It is recommended to select a near 4kHz signal to LCD driver circuits for proper display.

#### Time base

The time base offers a periodic time-out period to generate a regular internal interrupt. Its time-out period ranges from  $/2^{12}$  to  $f_S/2^{15}$  selected by options. If time base time-out occurs, the related interrupt request flag (TBF; bit 4 of INTC1) is set. But if the interrupt is enabled, and the stack is not full, a subroutine call to location 10H occurs.

#### Real time clock – RTC

The real time clock (RTC) is operated in the same manner as the time base that is used to supply a regular internal interrupt. Its time-out period ranges from  $f_S/2^8$  to  $f_S/2^{15}$  by software programming . Writing data to RT2, RT1 and RT0 (bit2, 1, 0 of RTCC;09H) yields various time-out periods. If the RTC time-out occurs, the related interrupt request flag (RTF; bit 5 of INTC1) is set. But if the interrupt is enabled, and the stack is not full, a subroutine call to location 14H occurs. The real time clock time-out signal also can be applied to be a clock source of time/event counter for getting a longer time-out period.





| RT2 | RT1 | RT0 | RTC Clock Divided Factor |
|-----|-----|-----|--------------------------|
| 0   | 0   | 0   | 2 <sup>8</sup> *         |
| 0   | 0   | 1   | 2 <sup>9</sup> *         |
| 0   | 1   | 0   | 2 <sup>10</sup> *        |
| 0   | 1   | 1   | 2 <sup>11</sup> *        |
| 1   | 0   | 0   | 2 <sup>12</sup>          |
| 1   | 0   | 1   | 2 <sup>13</sup>          |
| 1   | 1   | 0   | 2 <sup>14</sup>          |
| 1   | 1   | 1   | 2 <sup>15</sup>          |

Note: "\*" not recommended for use

#### Power down operation - HALT

The HALT mode is initialized by the "HALT" instruction and results in the following.

- The system oscillator turns off but the WDT or RTC oscillator keeps running (if the WDT oscillator or the real time clock is selected).
- The contents of the on-chip RAM and of the registers remain unchanged.
- The WDT is cleared and start recounting (if the WDT clock source is from the WDT oscillator or the real time clock oscillator).
- All I/O ports maintain their original status.
- The PD flag is set but the TO flag is cleared.
- LCD driver is still running (if the WDT OSC or RTC OSC is selected).

The system quits the HALT mode by an external reset, an interrupt, an external falling edge signal on port A, or a WDT overflow. An external reset causes device initialization, and the WDT overflow performs a "warm reset". After examining the TO and PD flags, the reason for chip reset can be determined. The PD flag is cleared by system power-up or by executing the "CLR WDT" instruction, and is set by executing the "HALT" instruction. On the other hand, the TO flag is set if WDT time-out occurs, and causes a wake-up that only resets the PC (Program Counter) and SP, and leaves the others at their original state.

The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake up the device by options. Awakening from an I/O port stimulus, the program resumes execution of the next instruction. On the other hand, awakening from an interrupt, two sequences may occur. If the related interrupt is disabled or the interrupt is enabled but the stack is full, the program resumes execution at the next instruction. But if the interrupt is enabled, and the stack is not full, the regular interrupt response takes place.

When an interrupt request flag is set before entering the "HALT" status, the system cannot be awaken using that interrupt.

If wake-up events occur, it takes 1024  $t_{SYS}$  (system clock period) to resume normal operation. In other words, a dummy period is inserted after the wake-up. If the wake-up results from an interrupt acknowledgment, the actual interrupt subroutine execution is delayed by more than one cycle. However, if the Wake-up results in the next instruction execution, the execution will be performed immediately after the dummy period is finished.

To minimize power consumption, all the I/O pins should be carefully managed before entering the HALT status.

#### Reset

There are three ways in which reset may occur.

- RES is reset during normal operation
- RES is reset during HALT
- · WDT time-out is reset during normal operation

The WDT time-out during HALT differs from other chip reset conditions, for it can perform a "warm reset" that resets only the PC and SP and leaves the other circuits at their original state. Some registers remain unaffected during any other reset conditions. Most registers are reset to the "initial condition" once the reset conditions are met. Examining the PD and TO flags, the program can distinguish between different "chip resets".



Reset circuit

| то | PD | RESET Conditions                     |
|----|----|--------------------------------------|
| 0  | 0  | RES reset during power-up            |
| u  | u  | RES reset during normal operation    |
| 0  | 1  | RES Wake-up HALT                     |
| 1  | u  | WDT time-out during normal operation |
| 1  | 1  | WDT Wake-up HALT                     |

Note: "u" stands for "unchanged"

To guarantee that the system oscillator is started and stabilized, the SST (System Start-up Timer) provides an extra-delay of 1024 system clock pulses when the system awakes from the HALT state or during power up. Awaking from the HALT state or system power-up, the SST delay is added.



An extra SST delay is added during the power-up period, and any wake-up from the HALT may enable only the SST delay.

The functional unit chip reset status is shown below.

| PC                  | 000H                                                |
|---------------------|-----------------------------------------------------|
| Interrupt           | Disabled                                            |
| Prescaler, Divider  | Cleared                                             |
| WDT, RTC, Time Base | Cleared. After master reset,<br>WDT starts counting |
| Timer/event Counter | Off                                                 |
| Input/output Ports  | Input mode                                          |
| SP                  | Points to the top of the stack                      |





Reset configuration

| Register        | Reset (Power On) | WDT Time-out<br>(Norma Operation) | RES Reset<br>(Normal Operation) | RES Reset<br>(HALT) | WDT Time-out<br>(HALT)* |
|-----------------|------------------|-----------------------------------|---------------------------------|---------------------|-------------------------|
| TMR             | XXXX XXXX        | นนนน นนนน                         | นนนน นนนน                       | นนนน นนนน           | սսսս սսսս               |
| TMRC            | 0000 1           | 0000 1                            | 0000 1                          | 0000 1              | uuuu u                  |
| Program Counter | 0000H            | 0000H                             | 0000H                           | 0000H               | 0000H                   |
| MP0             | -xxx xxxx        | -uuu uuuu                         | -uuu uuuu                       | -uuu uuuu           | -uuu uuuu               |
| MP1             | -xxx xxxx        | -uuu uuuu                         | -uuu uuuu                       | -uuu uuuu           | -uuu uuuu               |
| BP              | 0                | 0                                 | 0                               | 0                   | u                       |
| ACC             | xxxx xxxx        | นนนน นนนน                         | นนนน นนนน                       | นนนน นนนน           | นนนน นนนน               |
| TBLP            | XXXX XXXX        | นนนน นนนน                         | นนนน นนนน                       | นนนน นนนน           | սսսս սսսս               |
| TBLH            | xx xxxx          | uu uuuu                           | uu uuuu                         | uu uuuu             | uu uuuu                 |
| STATUS          | 00 xxxx          | 1u uuuu                           | uu uuuu                         | 01 uuuu             | 11 uuuu                 |
| INTC0           | -000 0000        | -000 0000                         | -000 0000                       | -000 0000           | -uuu uuuu               |
| INTC1           | 0000             | 0000                              | 0000                            | 0000                | uuuu                    |
| RTCC            | 00 0111          | 00 0111                           | 00 0111                         | 00 0111             | uu uuuu                 |
| PA              | 1111 1111        | 1111 1111                         | 1111 1111                       | 1111 1111           | นนนน นนนน               |

The states of the registers are summarized below:

Note: "\*" stands for "warm reset"

"u" stands for "unchanged"

"x" stands for "unknown"



#### **Timer/Event Counter**

One timer/event counters is implemented in the HT49R30A-1. It contains an 8-bit programmable count-up counter.

The timer/event counter clock source may come from the system clock or system clock/4 or RTC time-out signal or external source. System clock source or system clock/4 is selected by options. Using external clock input allows the user to count external events, measure time internals or pulse widths, or generate an accurate time base. While using the internal clock allows the user to generate an accurate time base.

There are two registers related to the timer/event counter, i.e., TMR ([0DH]) and TMRC ([0EH]). There are also two physical registers which are mapped to TMR location; writing TMR places the starting value in the timer/event counter preload register, while reading it yields the contents of the timer/event counter. TMRC is a timer/event counter control register used to define some options.

The TN0 and TN1 bits define the operation mode. The event count mode is used to count external events, which means that the clock source is from an external TMR pin. The timer mode functions as a normal timer with the clock source coming from the internal selected clock source. Finally, the pulse width measurement mode can be used to count the high or low level duration of the external signal TMR, and the counting is based on the internal selected clock source.

In the event count or timer mode, the timer/event counter starts counting at the current contents in the timer/event counter and ends at FFH. Once an overflow occurs, the counter is reloaded from the timer/event counter preload register, and generates an interrupt request flag (TF; bit 6 of INTC0).

In the pulse width measurement mode with the values of the TON and TE bits equal to one, after the TMR

has received a transient from low to high (or high to low if the TE bit is "0"), it will start counting until the TMR returns to the original level and resets the TON. The measured result remains in the timer/event counter even if the activated transient occurs again. In other words, only one cycle measurement can be made until the TON is set. The cycle measurement will re-function as long as it receives further transient pulse. In this operation mode, the timer/event counter begins counting according not to the logic level but to the transient edges. In the case of counter overflows, the counter is reloaded from the timer/event counter preload register and issues an interrupt request, as in the other two modes, i.e., event and timer modes.

To enable the counting operation, the Timer ON bit (TON; bit 4 of TMRC) should be set to 1. In the pulse width measurement mode, the TON is automatically cleared after the measurement cycle is completed. But in the other two modes, the TON can only be reset by instructions. The overflow of the Timer/Event Counter is one of the wake-up sources and can also be applied to a PFD (Programmable Frequency Divider) output at PA3 by options. No matter what the operation mode is, writing a 0 to ETI disables the related interrupt service. When the PFD function is selected, executing "CLR [PA].3" instruction to enable PFD output and executing "SET [PA].3" instruction to disable PFD output.

In the case of timer/event counter OFF condition, writing data to the timer/event counter preload register also reloads that data to the timer/event counter. But if the timer/event counter is turn on, data written to the timer/event counter is kept only in the timer/event counter preload register. The timer/event counter still continues its operation until an overflow occurs.

When the timer/event counter (reading TMR) is read, the clock is blocked to avoid errors. As this may results in a counting error, blocking of the clock should be taken into account by the programmer.



Timer/Event Counter



| Label<br>(TMR0C) | Bits   | Function                                                                                                                                                                               |
|------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | 0~2    | Unused bit, read as "0"                                                                                                                                                                |
| TE               | 3      | To define the TMR0 active edge of timer/event counter<br>(0=active on low to high; 1=active on high to low)                                                                            |
| TON              | 4      | To enable/disable timer counting<br>(0=disabled; 1=enabled)                                                                                                                            |
| TN2              | 5      | 2 to 1 multiplexer control inputs to select the timer/event counter clock source (0=RTC outputs; 1= system clock or system clock/4)                                                    |
| TN0<br>TN1       | 6<br>7 | To define the operating mode (TN1, TN0)<br>01= Event count mode (External clock)<br>10= Timer mode (Internal clock)<br>11= Pulse Width measurement mode (External clock)<br>00= Unused |

#### TMRC register

It is strongly recommended to load a desired value into the TMR register first, then turn on the related timer/event counter for proper operation, because the initial value of TMR is unknown.

Due to the timer/event scheme, the programmer should pay special attention on the instruction to enable then disable the timer for the first time, whenever there is a need to use the timer/event function, to avoid unpredictable result. After this procedure, the timer/event function can be operated normally.

#### Input/output ports

There are a 8-bit bidirectional input/output port, an 6-bit input port in the HT49R30A-1, labeled PA, PB which are mapped to [12H], [14H] of the RAM, respectively. PA0~PA3 can be configured as CMOS (output) or NMOS (input/output) with or without pull-high resistor by options. PA4~PA7 are always pull-high and NMOS (input/output).

If you choose NMOS (input), each bit on the port (PA0~PA7) can be configured as a wake-up input. PB can only be used for input operation. All the ports for the input operation (PA, PB), are non-latched, that is, the inputs should be ready at the T2 rising edge of the instruction "MOV A, [m]" (m=12H or 14H).

For PA output operation, all data are latched and remain unchanged until the output latch is rewritten.

When the PA structures are open drain NMOS type, it should be noted that, before reading data from the pads, a "1" should be written to the related bits to disable the NMOS device. That is executing first the instruction "SET [m].i" (i=0~7 for PA) to disable related NMOS device, and then "MOV A, [m]" to get stable data.

After chip reset, these input lines remain at the high level or are left floating (by options). Each bit of these output latches can be set or cleared by the "MOV [m], A" (m=12H) instruction.

Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or to the accumulator. When a PA line is used as an I/O line, the related PA line options should be configured as NMOS with or without pull-high resistor. Once a PA line is selected as a CMOS output, the I/O function cannot be used.

The input state of a PA line is read from the related PA pad. When the PA is configured as NMOS with or without pull-high resistor, one should be careful when applying a read-modify-write instruction to PA. Since the read-modify-write will read the entire port state (pads state) firstly, execute the specified instruction and then write the result to the port data register. When the read operation is executed, a fault pad state (caused by the load effect or floating state) may be read. Errors will then occur.

There are three function pins that share with the PA port: PA0/BZ, PA1/ $\overline{\text{BZ}}$  and PA3/PFD.

The BZ and  $\overline{\text{BZ}}$  are buzzer driving output pair and the PFD is a programmable frequency divider output. If the user wants to use the BZ/ $\overline{\text{BZ}}$  or PFD function, the related PA port should be set as a CMOS output. The buzzer output signals are controlled by PA0 and PA1 data registers and defined in the following table.

| PA1 Data<br>Register | PA0 Data<br>Register | PA0/PA1 Pad State |
|----------------------|----------------------|-------------------|
| 0                    | 0                    | PA0=BZ, PA1=BZ    |
| 1                    | 0                    | PA0=BZ, PA1=0     |
| Х                    | 1                    | PA0=0, PA1=0      |

Note: "X" stands for "unused"



The PFD output signal function is controlled by the PA3 data register and the timer/event counter state. The PFD output signal frequency is also dependent on the timer/event counter overflow period. The definitions of PFD control signal and PFD output frequency are listed in the following table.

| Timer | Timer Preload Value | PA3 Data Register | PA3 Pad State | PFD Frequency                 |
|-------|---------------------|-------------------|---------------|-------------------------------|
| OFF   | Х                   | 0                 | U             | Х                             |
| OFF   | Х                   | 1                 | 0             | Х                             |
| ON    | Ν                   | 0                 | PFD           | f <sub>INT</sub> /[2×(256–N)] |
| ON    | Ν                   | 1                 | 0             | Х                             |

Note: "X" stands for "unused"

"U" stands for "unknown"



#### LCD display memory

The HT49R30A-1 provides an area of embedded data memory for LCD display. This area is located from 40H to 52H of the RAM at Bank 1. Bank pointer (BP; located at 04H of the RAM) is the switch between the RAM and the LCD display memory. When the BP is set as "01H", any data written into 40H~52H will effect the LCD display. When the BP is cleared to "00H", any data written into 40H~52H means to access the general purpose

data memory. The LCD display memory can be read and written to only by indirect addressing mode using MP1. When data is written into the display data area, it is automatically read by the LCD driver which then generates the corresponding LCD driving signals. To turn the display on or off, a "1" or a "0" is written to the corresponding bit of the display memory, respectively. The figure illustrates the mapping between the display memory and LCD pattern for the HT49R30A-1.





#### LCD driver output

The output number of the HT49R30A-1 LCD driver can be  $19\times2$  or  $19\times3$  or  $18\times4$  by options (i.e., 1/2duty, 1/3duty or 1/4duty). The bias type of LCD driver can be "R" type or "C" type. If the "R" bias type is selected, no external capacitor is required. If the "C" bias type is selected, a capacitor mounted between C1 and C2 pins is needed. The bias voltage of LCD driver can be 1/2bias or 1/3 bias by options. If 1/2bias is selected, a capacitor mounted between V2 pin and ground is required. If 1/3bias is selected, two capacitors are needed for V1 and V2 pins. Refer to application diagram.



Note: "\*" Omit the COM2 signal, if the 1/2 duty LCD is used.

LCD driver output (1/3duty, 1/2bias, R/C type)





### Note: 1/4 duty, 1/3 bias, C type: "VA" 3/2 VLCD, "VB" VLCD, "VC" 1/2 VLCD 1/4 duty, 1/3 bias, R type: "VA" VLCD, "VB" 2/3 VLCD, "VC" 1/3 VLCD

LCD driver output

#### Low voltage reset/detector functions

There is a low voltage detector (LVD) and a low voltage reset circuit (LVR) implemented in the microcontroller. These two functions can be enabled/disabled by ROM code options. Once the ROM code options of LVD is enabled, the user can use the RTCC.3 to enable/disable (1/0) the LVD circuit and read the LVD detector status (0/1) from RTCC.5; otherwise, the LVD function is disabled.

The LVR has the same effect or function with the external  $\overline{\text{RES}}$  signal which performs chip reset. During HALT state, LVR is disabled. The LVR is always disabled when the two batteries LVR/LVD option is selected.

The definitions of RTCC register are listed in the following table.

| Register      | Bit No. | Label   | Read/Write | Reset | Function                                                                    |
|---------------|---------|---------|------------|-------|-----------------------------------------------------------------------------|
|               | 0~2     | RT0~RT2 | R/W        | 0     | 8 to 1 multiplexer control inputs to select the real clock prescaler output |
|               | 3       | LVDC*   | R/W        | 0     | LVD enable/disable (1/0)                                                    |
| RTCC<br>(09H) | 4       | QOSC    | R/W        | 0     | 32768Hz OSC quick start-up oscillating<br>0/1: quickly/slowly start         |
|               | 5       | LVDO    | R          | 0     | LVD detection output (1/0)<br>1: low voltage detected                       |
|               | 6~7     |         |            |       | Unused bit, read as "0"                                                     |



## Mask Options

The following shows the mask options in the HT49R30A-1. All these options should be defined in order to ensure proper functioning system.

| Options                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OSC type selection.<br>This option is to decide if an RC or crystal or 32768Hz crystal oscillator is chosen as system clock.                                                                                                                                                                                           |
| WDT Clock source selection.<br>RTC and Time Base. There are three types of selection: system clock/4 or RTC OSC or WDT OSC.                                                                                                                                                                                            |
| WDT enable/disable selection. WDT can be enabled or disabled by options.                                                                                                                                                                                                                                               |
| CLR WDT times selection. This option defines how to clear the WDT by instruction. "One time" means that the "CLR WDT" can clear the WDT. "Two times" means only if both of the "CLR WDT1" and "CLR WDT2" have been executed, the WDT can be cleared.                                                                   |
| Time Base time-out period selection. The Time Base time-out period ranges from clock/2 <sup>12</sup> to clock/2 <sup>15</sup> "Clock" means the clock source selected by options.                                                                                                                                      |
| Buzzer output frequency selection. There are eight types of frequency signals for buzzer output: Clock/2 <sup>2</sup> ~Clock/2 <sup>9</sup> .<br>"Clock" means the clock source selected by options.                                                                                                                   |
| Wake-up selection. This option defines the wake-up capability. External I/O pins (PA only) all have the capability to wake-up the chip from a HALT by a falling edge.                                                                                                                                                  |
| Pull-high selection. This option is to decide whether the pull-high resistance is visible or not on the PA0~PA3. (PB and PA4~PA7 are always pull-high)                                                                                                                                                                 |
| PA0~PA3 CMOS or NMOS selection.<br>The structure of PA0~PA3 4 bits can be selected as CMOS or NMOS individually. When the CMOS is selected, the related pins only can be used for output operations. When the NMOS is selected, the related pins can be used for input or output operations. (PA4~PA7 are always NMOS) |
| Clock source selection of timer/event counter. There are two types of selection: system clock or system clock/4.                                                                                                                                                                                                       |
| I/O pins share with other functions selection.<br>PA0/BZ, PA1/BZ: PA0 and PA1 can be set as I/O pins or buzzer outputs.<br>PA3/PFD: PA3 can be set as I/O pins or PFD output.                                                                                                                                          |
| LCD common selection. There are three types of selection: 2 common (1/2duty) or 3 common (1/3duty) or 4 common (1/4duty). If the 4 common is selected, the segment output pin "SEG18" will be set as a common output.                                                                                                  |
| LCD bias power supply selection. There are two types of selection: 1/2bias or 1/3 bias                                                                                                                                                                                                                                 |
| LCD bias type selection. This option is to determine what kind of bias is selected, R type or C type.                                                                                                                                                                                                                  |
| LCD driver clock selection. There are seven types of frequency signals for the LCD driver circuits: $f_S/2^2 \sim f_S/2^8$ .<br>" $f_S$ " means the clock source selection by options.                                                                                                                                 |
| LCD ON/OFF at HALT selection                                                                                                                                                                                                                                                                                           |
| LVR/LVD voltage selection.<br>2 batteries or 3 batteries options. If the two batteries option is selected the LVR function is always disabled.                                                                                                                                                                         |
| LVR selection.<br>LVR has enable or disable options (3 batteries option only)                                                                                                                                                                                                                                          |
| LVD selection.<br>LVD has enable or disable options                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                        |



# **Application Circuits**

# RC oscillator application





## 32768Hz crystal oscillator application



Note: C1=C2=300pF if  $f_{SYS}$  < 1MHz, Otherwise, C1=C2=0

The resistance and capacitance for reset circuit should be designed in such a way as to ensure that the VDD is stable and remains within a valid operating voltage range before bringing  $\overline{\text{RES}}$  to high.



# Instruction Set Summary

| Mnemonic                                                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Instruction<br>Cycle                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Flag<br>Affected                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Arithmetic                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                     |
| ADD A,[m]<br>ADDM A,[m]<br>ADD A,x<br>ADC A,[m]<br>ADCM A,[m]<br>SUB A,x<br>SUB A,[m]<br>SUBM A,[m]<br>SBC A,[m]<br>SBCM A,[m]<br>DAA [m] | Add data memory to ACC<br>Add ACC to data memory<br>Add immediate data to ACC<br>Add data memory to ACC with carry<br>Add ACC to data memory with carry<br>Subtract immediate data from ACC<br>Subtract data memory from ACC<br>Subtract data memory from ACC with result in data memory<br>Subtract data memory from ACC with carry<br>Subtract data memory from ACC with carry and result in data memory<br>Decimal adjust ACC for addition with result in data memory | $ \begin{array}{c} 1 \\ 1^{(1)} \\ 1 \\ 1^{(1)} \\ 1 \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)} \\ 1^{(1)$ | Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>C |
| Logic Operati                                                                                                                             | on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                     |
| AND A,[m]<br>OR A,[m]<br>XOR A,[m]<br>ANDM A,[m]<br>ORM A,[m]<br>XORM A,[m]<br>AND A,x<br>OR A,x<br>CPL [m]<br>CPLA [m]                   | AND data memory to ACC<br>OR data memory to ACC<br>Exclusive-OR data memory to ACC<br>AND ACC to data memory<br>OR ACC to data memory<br>Exclusive-OR ACC to data memory<br>AND immediate data to ACC<br>OR immediate data to ACC<br>Exclusive-OR immediate data to ACC<br>Complement data memory<br>Complement data memory with result in ACC                                                                                                                                                                                                                                                               | $ \begin{array}{c} 1\\ 1\\ 1\\ 1^{(1)}\\ 1^{(1)}\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z                                                                            |
| Increment & D                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                     |
| INCA [m]<br>INC [m]<br>DECA [m]<br>DEC [m]                                                                                                | Increment data memory with result in ACC<br>Increment data memory<br>Decrement data memory with result in ACC<br>Decrement data memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1<br>1 <sup>(1)</sup><br>1<br>1 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Z<br>Z<br>Z<br>Z                                                                                                                    |
| Rotate                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                     |
| RRA [m]<br>RR [m]<br>RRCA [m]<br>RRC [m]<br>RLA [m]<br>RLCA [m]<br>RLCA [m]                                                               | Rotate data memory right with result in ACC<br>Rotate data memory right<br>Rotate data memory right through carry with result in ACC<br>Rotate data memory right through carry<br>Rotate data memory left with result in ACC<br>Rotate data memory left<br>Rotate data memory left<br>Rotate data memory left through carry with result in ACC<br>Rotate data memory left through carry                                                                                                                                                                                                                      | $\begin{array}{c} 1 \\ 1^{(1)} \\ 1 \\ 1^{(1)} \\ 1 \\ 1^{(1)} \\ 1 \\ 1^{(1)} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | None<br>C<br>C<br>None<br>None<br>C<br>C                                                                                            |
| Data Move                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                     |
| MOV A,[m]<br>MOV [m],A<br>MOV A,x                                                                                                         | Move data memory to ACC<br>Move ACC to data memory<br>Move immediate data to ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1<br>1 <sup>(1)</sup><br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | None<br>None<br>None                                                                                                                |
| Bit Operation                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                     |
| CLR [m].i<br>SET [m].i                                                                                                                    | Clear bit of data memory<br>Set bit of data memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1 <sup>(1)</sup><br>1 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None<br>None                                                                                                                        |



| Mnemonic     | Description                                              | Instruction<br>Cycle | Flag<br>Affected                     |
|--------------|----------------------------------------------------------|----------------------|--------------------------------------|
| Branch       |                                                          |                      |                                      |
| JMP addr     | Jump unconditionally                                     | 2                    | None                                 |
| SZ [m]       | Skip if data memory is zero                              | 1 <sup>(2)</sup>     | None                                 |
| SZA [m]      | Skip if data memory is zero with data movement to ACC    | 1 <sup>(2)</sup>     | None                                 |
| SZ [m].i     | Skip if bit i of data memory is zero                     | 1 <sup>(2)</sup>     | None                                 |
| SNZ [m].i    | Skip if bit i of data memory is not zero                 | 1 <sup>(2)</sup>     | None                                 |
| SIZ [m]      | Skip if increment data memory is zero                    | 1 <sup>(3)</sup>     | None                                 |
| SDZ [m]      | Skip if decrement data memory is zero                    | 1 <sup>(3)</sup>     | None                                 |
| SIZA [m]     | Skip if increment data memory is zero with result in ACC | 1 <sup>(2)</sup>     | None                                 |
| SDZA [m]     | Skip if decrement data memory is zero with result in ACC | 1 <sup>(2)</sup>     | None                                 |
| CALL addr    | Subroutine call                                          | 2                    | None                                 |
| RET          | Return from subroutine                                   | 2                    | None                                 |
| RET A,x      | Return from subroutine and load immediate data to ACC    | 2                    | None                                 |
| RETI         | Return from interrupt                                    | 2                    | None                                 |
| Table Read   |                                                          |                      |                                      |
| TABRDC [m]   | Read ROM code (current page) to data memory and TBLH     | 2(1)                 | None                                 |
| TABRDL [m]   | Read ROM code (last page) to data memory and TBLH        | 2 <sup>(1)</sup>     | None                                 |
| Miscellaneou | S                                                        |                      |                                      |
| NOP          | No operation                                             | 1                    | None                                 |
| CLR [m]      | Clear data memory                                        | 1 <sup>(1)</sup>     | None                                 |
| SET [m]      | Set data memory                                          | 1 <sup>(1)</sup>     | None                                 |
| CLR WDT      | Clear Watchdog Timer                                     | 1                    | TO,PD                                |
| CLR WDT1     | Pre-clear Watchdog Timer                                 | 1                    | TO <sup>(4)</sup> ,PD <sup>(4)</sup> |
| CLR WDT2     | Pre-clear Watchdog Timer                                 | 1                    | TO <sup>(4)</sup> ,PD <sup>(4)</sup> |
| SWAP [m]     | Swap nibbles of data memory                              | 1 <sup>(1)</sup>     | None                                 |
| SWAPA [m]    | Swap nibbles of data memory with result in ACC           | 1                    | None                                 |
| HALT         | Enter power down mode                                    | 1                    | TO,PD                                |

- Note: x: Immediate data
  - m: Data memory address
  - A: Accumulator
  - i: 0~7 number of bits
  - addr: Program memory address
  - $\checkmark$ : Flag is affected
  - -: Flag is not affected
  - <sup>(1)</sup>: If a loading to the PCL register occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks).
  - <sup>(2)</sup>: If a skipping to the next instruction occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks). Otherwise the original instruction cycle is unchanged.
  - $^{(3)}$ :  $^{(1)}$  and  $^{(2)}$
  - <sup>(4)</sup>: The flags may be affected by the execution status. If the Watchdog Timer is cleared by executing the CLR WDT1 or CLR WDT2 instruction, the TO and PD are cleared. Otherwise the TO and PD flags remain unchanged.



## **Instruction Definition**

| ADC A,[m]                                                                              | Add data memory and carry to the accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description                                                                            | The contents of the specified data memory, accumulator and the carry flag a multaneously, leaving the result in the accumulator.                                                                                                                                                                                                                                                                                                                                                                     |
| Operation                                                                              | $ACC \leftarrow ACC+[m]+C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Affected flag(s)                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                        | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ADCM A,[m]                                                                             | Add the accumulator and carry to data memory                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Description                                                                            | The contents of the specified data memory, accumulator and the carry flag a multaneously, leaving the result in the specified data memory.                                                                                                                                                                                                                                                                                                                                                           |
| Operation                                                                              | [m] ← ACC+[m]+C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Affected flag(s)                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                        | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ADD A,[m]                                                                              | Add data memory to the accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Description                                                                            | The contents of the specified data memory and the accumulator are added. stored in the accumulator.                                                                                                                                                                                                                                                                                                                                                                                                  |
| Operation                                                                              | $ACC \leftarrow ACC+[m]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Affected flag(s)                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                        | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ADD A,x                                                                                | Add immediate data to the accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <b>ADD A,x</b><br>Description                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -                                                                                      | Add immediate data to the accumulator<br>The contents of the accumulator and the specified data are added, leaving the                                                                                                                                                                                                                                                                                                                                                                               |
| Description                                                                            | Add immediate data to the accumulator<br>The contents of the accumulator and the specified data are added, leaving the<br>accumulator.                                                                                                                                                                                                                                                                                                                                                               |
| Description<br>Operation                                                               | Add immediate data to the accumulator<br>The contents of the accumulator and the specified data are added, leaving the<br>accumulator.                                                                                                                                                                                                                                                                                                                                                               |
| Description<br>Operation                                                               | Add immediate data to the accumulator<br>The contents of the accumulator and the specified data are added, leaving the<br>accumulator.<br>ACC ← ACC+x                                                                                                                                                                                                                                                                                                                                                |
| Description<br>Operation                                                               | Add immediate data to the accumulator<br>The contents of the accumulator and the specified data are added, leaving the<br>accumulator.<br>$ACC \leftarrow ACC+x$<br>TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                          |
| Description<br>Operation<br>Affected flag(s)                                           | Add immediate data to the accumulator         The contents of the accumulator and the specified data are added, leaving the accumulator.         ACC $\leftarrow$ ACC+x         TC2       TC1       TO       PD       OV       Z       ACC       C         —       — $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$                                                                                                                                                   |
| Description<br>Operation<br>Affected flag(s)<br>ADDM A,[m]                             | Add immediate data to the accumulator         The contents of the accumulator and the specified data are added, leaving the accumulator.         ACC $\leftarrow$ ACC+x         TC2       TC1       TO       PD       OV       Z       AC       C         —       — $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ Add the accumulator to the data memory       Add the accumulator to the data memory       TC2       TO       TO       TO       TO       AC       C |
| Description<br>Operation<br>Affected flag(s)<br>ADDM A,[m]                             | Add immediate data to the accumulator         The contents of the accumulator and the specified data are added, leaving the accumulator.         ACC $\leftarrow$ ACC+x         TC2       TC1       TO       PD       OV       Z       AC       C         —       — $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ Add the accumulator to the data memory       The contents of the specified data memory and the accumulator are added.                              |
| Description<br>Operation<br>Affected flag(s)<br>ADDM A,[m]<br>Description              | Add immediate data to the accumulator         The contents of the accumulator and the specified data are added, leaving the accumulator.         ACC $\leftarrow$ ACC+x         TC2       TC1       TO       PD       OV       Z       AC       C         —       — $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ Add the accumulator to the data memory       The contents of the specified data memory and the accumulator are added. stored in the data memory.   |
| Description<br>Operation<br>Affected flag(s)<br>ADDM A,[m]<br>Description<br>Operation | Add immediate data to the accumulator         The contents of the accumulator and the specified data are added, leaving the accumulator.         ACC $\leftarrow$ ACC+x         TC2       TC1       TO       PD       OV       Z       AC       C         —       — $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ $\checkmark$ Add the accumulator to the data memory       The contents of the specified data memory and the accumulator are added. stored in the data memory.   |



| AND A,[m]        | Logical AND accumulator with data memory                                                                                      |  |  |  |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Description      | Data in the accumulator and the specified data memory perform<br>eration. The result is stored in the accumulator.            |  |  |  |  |  |  |  |  |  |
| Operation        | ACC ← ACC "AND" [m]                                                                                                           |  |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                       |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |
| AND A,x          | Logical AND immediate data to the accumulator                                                                                 |  |  |  |  |  |  |  |  |  |
| Description      | Data in the accumulator and the specified data perform a bit<br>The result is stored in the accumulator.                      |  |  |  |  |  |  |  |  |  |
| Operation        | $ACC \leftarrow ACC "AND" x$                                                                                                  |  |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                       |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |
| ANDM A,[m]       | Logical AND data memory with the accumulator                                                                                  |  |  |  |  |  |  |  |  |  |
| Description      | Data in the specified data memory and the accumulator perfor                                                                  |  |  |  |  |  |  |  |  |  |
| Decomption       | eration. The result is stored in the data memory.                                                                             |  |  |  |  |  |  |  |  |  |
| Operation        | [m] ← ACC "AND" [m]                                                                                                           |  |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                       |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |
| CALL addr        | Subroutine call                                                                                                               |  |  |  |  |  |  |  |  |  |
| Description      | The instruction unconditionally calls a subroutine located at<br>program counter increments once to obtain the address of the |  |  |  |  |  |  |  |  |  |
|                  | this onto the stack. The indicated address is then loaded. P                                                                  |  |  |  |  |  |  |  |  |  |
|                  | with the instruction at this address.                                                                                         |  |  |  |  |  |  |  |  |  |
| Operation        | Stack $\leftarrow$ PC+1                                                                                                       |  |  |  |  |  |  |  |  |  |
|                  | $PC \leftarrow addr$                                                                                                          |  |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                       |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |
| CLR [m]          | Clear data memory                                                                                                             |  |  |  |  |  |  |  |  |  |
| Description      | The contents of the specified data memory are cleared to 0.                                                                   |  |  |  |  |  |  |  |  |  |
| Operation        | [m] ← 00H                                                                                                                     |  |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                       |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |
|                  |                                                                                                                               |  |  |  |  |  |  |  |  |  |



| CLR [m].i                                                                                       | Clear bi                                                                                                   | t of data                                                                                                   | a memo                                                                                 | ry                                                                           |                   |                                          |                                           |                                      |
|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------|------------------------------------------|-------------------------------------------|--------------------------------------|
| Description                                                                                     | The bit                                                                                                    | i of the                                                                                                    | specifie                                                                               | d data ı                                                                     | nemory            | is clea                                  | red to 0                                  |                                      |
| Operation                                                                                       | [m].i ←                                                                                                    | 0                                                                                                           |                                                                                        |                                                                              |                   |                                          |                                           |                                      |
| Affected flag(s)                                                                                | Too                                                                                                        | 704                                                                                                         | 70                                                                                     |                                                                              | 01/               | -                                        |                                           | -                                    |
|                                                                                                 | TC2                                                                                                        | TC1                                                                                                         | то                                                                                     | PD                                                                           | OV                | Z                                        | AC                                        | C                                    |
|                                                                                                 |                                                                                                            |                                                                                                             |                                                                                        |                                                                              |                   |                                          | _                                         |                                      |
| CLR WDT                                                                                         | Clear W                                                                                                    | atchdo                                                                                                      | g Timer                                                                                |                                                                              |                   |                                          |                                           |                                      |
| Description                                                                                     | The WE cleared                                                                                             |                                                                                                             | ared (c                                                                                | ears the                                                                     | e WDT)            | . The po                                 | ower do                                   | wn bit (                             |
| Operation                                                                                       | WDT ←<br>PD and                                                                                            |                                                                                                             | 0                                                                                      |                                                                              |                   |                                          |                                           |                                      |
| Affected flag(s)                                                                                | [                                                                                                          |                                                                                                             |                                                                                        |                                                                              |                   |                                          |                                           |                                      |
|                                                                                                 | TC2                                                                                                        | TC1                                                                                                         | ТО                                                                                     | PD                                                                           | OV                | Z                                        | AC                                        | С                                    |
|                                                                                                 |                                                                                                            |                                                                                                             | 0                                                                                      | 0                                                                            |                   |                                          |                                           |                                      |
| CLR WDT1                                                                                        | Preclea                                                                                                    | r Watch                                                                                                     | idog Tin                                                                               | ner                                                                          |                   |                                          |                                           |                                      |
| Description                                                                                     | Togethe<br>this inst<br>plies thi                                                                          | ruction                                                                                                     | without                                                                                | the oth                                                                      | er precl          | ear inst                                 | ruction j                                 | ust set                              |
| Operation                                                                                       | WDT ←<br>PD and                                                                                            |                                                                                                             | 0*                                                                                     |                                                                              |                   |                                          |                                           |                                      |
|                                                                                                 |                                                                                                            |                                                                                                             |                                                                                        |                                                                              |                   |                                          |                                           |                                      |
| Affected flag(s)                                                                                |                                                                                                            |                                                                                                             |                                                                                        |                                                                              |                   |                                          |                                           |                                      |
| Affected flag(s)                                                                                | TC2                                                                                                        | TC1                                                                                                         | то                                                                                     | PD                                                                           | OV                | Z                                        | AC                                        | С                                    |
| Affected flag(s)                                                                                | TC2                                                                                                        | TC1                                                                                                         | TO<br>0*                                                                               | PD<br>0*                                                                     | OV<br>—           | Z                                        | AC                                        | C                                    |
| Affected flag(s) CLR WDT2                                                                       | TC2<br>—<br>Preclea                                                                                        |                                                                                                             | 0*                                                                                     | 0*                                                                           | OV<br>—           | Z<br>                                    | AC                                        | C<br>                                |
|                                                                                                 | _                                                                                                          | r Watch<br>r with C                                                                                         | 0*<br>Idog Tin<br>LR WD<br>without                                                     | 0*<br>ner<br>T1, clea<br>the othe                                            | ars the Ver preck | UDT. PI                                  | D and TO ruction,                         | D are al                             |
| CLR WDT2                                                                                        | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←                                                      | r Watch<br>r with C<br>ruction<br>ruction                                                                   | 0*<br>dog Tin<br>LR WD<br>without<br>has bee                                           | 0*<br>ner<br>T1, clea<br>the othe                                            | ars the Ver preck | UDT. PI                                  | D and TO ruction,                         | D are al                             |
| CLR WDT2<br>Description<br>Operation                                                            | Preclea<br>Togethe<br>this inst                                                                            | r Watch<br>r with C<br>ruction<br>ruction                                                                   | 0*<br>dog Tin<br>LR WD<br>without<br>has bee                                           | 0*<br>ner<br>T1, clea<br>the othe                                            | ars the Ver preck | UDT. PI                                  | D and TO ruction,                         | D are al                             |
| CLR WDT2<br>Description                                                                         | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←<br>PD and                                            | r Watch<br>er with C<br>ruction<br>ruction<br>00H*<br>TO ← 0                                                | 0*<br>dog Tin<br>LR WD<br>without<br>has bee                                           | 0*<br>ner<br>T1, clea<br>the oth<br>en exec                                  |                   | VDT. PI<br>ear inst<br>d the To          | D and T(<br>ruction,<br>O and P           | D are al<br>sets the<br>D flags      |
| CLR WDT2<br>Description<br>Operation                                                            | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←                                                      | r Watch<br>r with C<br>ruction<br>ruction                                                                   | 0*<br>Idog Tin<br>ELR WD<br>without<br>has bee<br>0*<br>TO                             | 0*<br>ner<br>T1, clea<br>the othe<br>en exec                                 | ars the Ver preck | UDT. PI                                  | D and TO ruction,                         | D are al                             |
| CLR WDT2<br>Description<br>Operation                                                            | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←<br>PD and                                            | r Watch<br>er with C<br>ruction<br>ruction<br>00H*<br>TO ← 0                                                | 0*<br>dog Tin<br>LR WD<br>without<br>has bee                                           | 0*<br>ner<br>T1, clea<br>the oth<br>en exec                                  |                   | VDT. PI<br>ear inst<br>d the To          | D and T(<br>ruction,<br>O and P           | D are al<br>sets the<br>D flags      |
| CLR WDT2<br>Description<br>Operation                                                            | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←<br>PD and                                            | r Watch<br>er with C<br>ruction<br>ruction<br>00H*<br>TO ← 0<br>TC1                                         | 0*<br>Idog Tin<br>ELR WD<br>without<br>has bee<br>D*<br>TO<br>0*                       | 0*<br>ner<br>T1, clea<br>the othe<br>en exec<br>PD<br>0*                     |                   | VDT. PI<br>ear inst<br>d the To          | D and T(<br>ruction,<br>O and P           | D are al<br>sets the<br>D flags      |
| <b>CLR WDT2</b><br>Description<br>Operation<br>Affected flag(s)                                 | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←<br>PD and<br>TC2<br>                                 | r Watch<br>r with C<br>ruction<br>ruction<br>$00H^*$<br>TO $\leftarrow 0$<br>TC1<br><br>ment da<br>t of the | 0*<br>dog Tin<br>ELR WD<br>without<br>has bee<br>0*<br>TO<br>0*<br>ata men<br>specifie | 0*<br>ner<br>T1, clea<br>the othen<br>en exec<br>PD<br>0*<br>nory<br>ed data | OV                | VDT. PI<br>ear inst<br>d the To<br>Z<br> | D and TC<br>ruction,<br>O and P<br>AC<br> | D are al<br>sets the<br>D flags<br>C |
| CLR WDT2<br>Description<br>Operation<br>Affected flag(s)                                        | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←<br>PD and<br>TC2<br><br>Comple<br>Each bi            | r Watch<br>rruction<br>ruction<br>00H*<br>TO ← 0<br>TC1<br><br>ment da<br>t of the<br>revious               | 0*<br>dog Tin<br>ELR WD<br>without<br>has bee<br>0*<br>TO<br>0*<br>ata men<br>specifie | 0*<br>ner<br>T1, clea<br>the othen<br>en exec<br>PD<br>0*<br>nory<br>ed data | OV                | VDT. PI<br>ear inst<br>d the To<br>Z<br> | D and TC<br>ruction,<br>O and P<br>AC<br> | D are al<br>sets the<br>D flags<br>C |
| CLR WDT2<br>Description<br>Operation<br>Affected flag(s)<br>CPL [m]<br>Description              | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←<br>PD and<br>TC2<br><br>Comple<br>Each bi<br>which p | r Watch<br>rruction<br>ruction<br>00H*<br>TO ← 0<br>TC1<br><br>ment da<br>t of the<br>revious               | 0*<br>dog Tin<br>ELR WD<br>without<br>has bee<br>0*<br>TO<br>0*<br>ata men<br>specifie | 0*<br>ner<br>T1, clea<br>the othen<br>en exec<br>PD<br>0*<br>nory<br>ed data | OV                | VDT. PI<br>ear inst<br>d the To<br>Z<br> | D and TC<br>ruction,<br>O and P<br>AC<br> | D are al<br>sets the<br>D flags<br>C |
| CLR WDT2<br>Description<br>Operation<br>Affected flag(s)<br>CPL [m]<br>Description<br>Operation | Preclea<br>Togethe<br>this inst<br>this inst<br>WDT ←<br>PD and<br>TC2<br><br>Comple<br>Each bi<br>which p | r Watch<br>rruction<br>ruction<br>00H*<br>TO ← 0<br>TC1<br><br>ment da<br>t of the<br>revious               | 0*<br>dog Tin<br>ELR WD<br>without<br>has bee<br>0*<br>TO<br>0*<br>ata men<br>specifie | 0*<br>ner<br>T1, clea<br>the othen<br>en exec<br>PD<br>0*<br>nory<br>ed data | OV                | VDT. PI<br>ear inst<br>d the To<br>Z<br> | D and TC<br>ruction,<br>O and P<br>AC<br> | D are al<br>sets the<br>D flags<br>C |



| CPLA [m]         | Complement data men                                                                                                                                                                                 | nory and place                                                              | result in t                                                    | he accur                                      | nulat                               | or                                                                                                                                                                  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description      | which previously conta                                                                                                                                                                              | ined a 1 are ch                                                             | anged to 0                                                     | and vice                                      | -vers                               | ented (1's complement). Bits<br>sa. The complemented result<br>mory remain unchanged.                                                                               |
| Operation        | $ACC \leftarrow [\overline{m}]$                                                                                                                                                                     |                                                                             |                                                                |                                               |                                     |                                                                                                                                                                     |
| Affected flag(s) |                                                                                                                                                                                                     |                                                                             |                                                                |                                               |                                     | 1                                                                                                                                                                   |
|                  | TC2 TC1 TO                                                                                                                                                                                          | PD OV                                                                       | Z                                                              | AC                                            | С                                   |                                                                                                                                                                     |
|                  |                                                                                                                                                                                                     |                                                                             | $\checkmark$                                                   |                                               | _                                   |                                                                                                                                                                     |
| DAA [m]          | Decimal-Adjust accum                                                                                                                                                                                | ulator for addi                                                             | ion                                                            |                                               |                                     |                                                                                                                                                                     |
| Description      | lator is divided into two<br>carry (AC1) will be don<br>justment is done by add                                                                                                                     | o nibbles. Each<br>e if the low nibl<br>ding 6 to the or<br>otherwise the o | n nibble is a<br>ble of the ac<br>iginal value<br>iginal value | adjusted<br>ccumula<br>e if the o<br>e remain | to th<br>tor is<br>rigina<br>is uno | Decimal) code. The accumu-<br>le BCD code and an internal<br>greater than 9. The BCD ad-<br>al value is greater than 9 or a<br>changed. The result is stored<br>ed. |
| Operation        | If ACC.3~ACC.0 >9 or<br>then [m].3~[m].0 $\leftarrow$ (Ad<br>else [m].3~[m].0 $\leftarrow$ (Ad<br>and<br>If ACC.7~ACC.4+AC1<br>then [m].7~[m].4 $\leftarrow$ AC<br>else [m].7~[m].4 $\leftarrow$ AC | CC.3~ACC.0)-<br>CC.3~ACC.0),<br>>9 or C=1<br>CC.7~ACC.4+6                   | AC1=0<br>+AC1,C=1                                              |                                               |                                     |                                                                                                                                                                     |
| Affected flag(s) |                                                                                                                                                                                                     |                                                                             |                                                                |                                               |                                     |                                                                                                                                                                     |
|                  | TC2 TC1 TO                                                                                                                                                                                          | PD OV                                                                       | Z                                                              | AC                                            | С                                   |                                                                                                                                                                     |
|                  |                                                                                                                                                                                                     |                                                                             | _                                                              | _                                             | $\checkmark$                        |                                                                                                                                                                     |
|                  |                                                                                                                                                                                                     |                                                                             |                                                                |                                               |                                     |                                                                                                                                                                     |
| DEC [m]          | Decrement data memo                                                                                                                                                                                 | •                                                                           |                                                                |                                               |                                     |                                                                                                                                                                     |
| Description      | Data in the specified d                                                                                                                                                                             | ata memory is                                                               | decremen                                                       | ited by 1                                     | •                                   |                                                                                                                                                                     |
| Operation        | [m] ← [m]–1                                                                                                                                                                                         |                                                                             |                                                                |                                               |                                     |                                                                                                                                                                     |
| Affected flag(s) |                                                                                                                                                                                                     |                                                                             |                                                                |                                               |                                     |                                                                                                                                                                     |
|                  | TC2 TC1 TO                                                                                                                                                                                          | PD OV                                                                       |                                                                | AC                                            | С                                   |                                                                                                                                                                     |
|                  |                                                                                                                                                                                                     |                                                                             | $\checkmark$                                                   |                                               |                                     |                                                                                                                                                                     |
| DECA [m]         | Decrement data memo                                                                                                                                                                                 | ory and place r                                                             | esult in the                                                   | e accumi                                      | ulator                              | r                                                                                                                                                                   |
| Description      | Data in the specified dates tor. The contents of the                                                                                                                                                |                                                                             |                                                                |                                               |                                     | ng the result in the accumula-                                                                                                                                      |
| Operation        | $ACC \gets [m]1$                                                                                                                                                                                    |                                                                             |                                                                |                                               |                                     |                                                                                                                                                                     |
| Affected flag(s) |                                                                                                                                                                                                     |                                                                             |                                                                |                                               |                                     | 1                                                                                                                                                                   |
|                  | TC2 TC1 TO                                                                                                                                                                                          | PD OV                                                                       | Z                                                              | AC                                            | С                                   |                                                                                                                                                                     |
|                  |                                                                                                                                                                                                     |                                                                             | $\checkmark$                                                   |                                               |                                     |                                                                                                                                                                     |
|                  |                                                                                                                                                                                                     |                                                                             |                                                                |                                               |                                     |                                                                                                                                                                     |



| HALT                    | Enter power down mode                                                                                                                                                                                                                    |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description             | This instruction stops program execution and turns off the system clock. The contents of the RAM and registers are retained. The WDT and prescaler are cleared. The power down bit (PD) is set and the WDT time-out bit (TO) is cleared. |
| Operation               | $PC \leftarrow PC+1$                                                                                                                                                                                                                     |
|                         | $PD \leftarrow 1$                                                                                                                                                                                                                        |
|                         | $TO \leftarrow 0$                                                                                                                                                                                                                        |
| Affected flag(s)        |                                                                                                                                                                                                                                          |
|                         | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                  |
|                         |                                                                                                                                                                                                                                          |
| INC [m]                 | Increment data memory                                                                                                                                                                                                                    |
| Description             | Data in the specified data memory is incremented by 1                                                                                                                                                                                    |
| Operation               | [m] ← [m]+1                                                                                                                                                                                                                              |
| Affected flag(s)        |                                                                                                                                                                                                                                          |
|                         | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                  |
|                         |                                                                                                                                                                                                                                          |
|                         | Increment data memory and place result in the accumulator                                                                                                                                                                                |
| INCA [m]<br>Description | Increment data memory and place result in the accumulator<br>Data in the specified data memory is incremented by 1, leaving the result in the accumula-                                                                                  |
| Description             | tor. The contents of the data memory remain unchanged.                                                                                                                                                                                   |
| Operation               | ACC ← [m]+1                                                                                                                                                                                                                              |
| Affected flag(s)        |                                                                                                                                                                                                                                          |
|                         | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                  |
|                         |                                                                                                                                                                                                                                          |
| JMP addr                |                                                                                                                                                                                                                                          |
| Description             | Directly jump<br>The program counter are replaced with the directly-specified address unconditionally, and                                                                                                                               |
| Description             | control is passed to this destination.                                                                                                                                                                                                   |
| Operation               | PC ←addr                                                                                                                                                                                                                                 |
| Affected flag(s)        |                                                                                                                                                                                                                                          |
|                         | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                  |
|                         |                                                                                                                                                                                                                                          |
| MOV A,[m]               | Move data memory to the accumulator                                                                                                                                                                                                      |
| Description             | The contents of the specified data memory are copied to the accumulator.                                                                                                                                                                 |
| Operation               | $ACC \leftarrow [m]$                                                                                                                                                                                                                     |
| Affected flag(s)        |                                                                                                                                                                                                                                          |
|                         | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                  |
|                         |                                                                                                                                                                                                                                          |
|                         |                                                                                                                                                                                                                                          |



| Description       The 8-bit data specified by the code is loaded into the accum         Operation       ACC $\leftarrow x$ Affected flag(s) $TC2$ $TC1$ $TO$ PD $OV$ $Z$ $AC$ $C$ MOV [m],A       Move the accumulator to data memory       Description       The contents of the accumulator are copied to the specified of memories).         Operation $[m] \leftarrow ACC$ Affected flag(s) $TC2$ $TC1$ $TO$ PD $OV$ $Z$ $AC$ $C$ NOP       No operation $Execution continues with the new operation       PC \leftarrow PC+1       Affected flag(s)       TC2 TC1 TO       PD       OV Z AC C         OR A,[m]       Logical OR accumulator with data memory       Description       Data in the accumulator and the specified data memory (one form a bitwise logical_OR operation. The result is stored in the operation and the specified data memory (one form a bitwise logical_OR operation. The result is stored in the operation.         Operation       ACC \leftarrow ACC "OR" [m]       Affected flag(s)       TC2 TC1 TO       PD       OV Z AC C         OR A,[m]       Logical OR immediate data to the accumulator       Description       Data in the accumulator and the s$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MOV A,x          | Move immediate data to the accumulator                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------|
| Affected flag(s) $\hline \hline C2 & TC1 & TO & PD & OV & Z & AC & C & \hline $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Description      | The 8-bit data specified by the code is loaded into the accur |
| TC2       TC1       TO       PD       OV       Z       AC       C         Image: transmission of the second stress of the accumulator to data memory       Image: transmission of the accumulator are copied to the specified of memories).         Operation       [m] $\leftarrow$ ACC         Affected flag(s)       TC2       TC1       TO       PD       OV       Z       AC       C         NOP       No operation       [m] $\leftarrow$ ACC       AC       C       Image: transmission of the accumulator are copied to the specified of memories).         Operation       [m] $\leftarrow$ ACC       AK       C       Image: transmission of the accumulator are copied to the specified of the memory.         Description       No operation is performed. Execution continues with the next operation PC $\leftarrow$ PC+1       Affected flag(s)       TC2       TC1       TO       PD       OV       Z       AC       C         OR A,[m]       Logical OR accumulator with data memory       Description       Data in the accumulator and the specified data memory (one form a bitwise logical_OR operation. The result is stored in the occumulator       Description       ACC $\leftarrow$ ACC "OR" [m]         Affected flag(s)       TC2       TC1       TO       PD       OV       Z       AC       C         Operation       Acc       ACC "OR" x       Affected flag(s)       <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Operation        | $ACC \leftarrow x$                                            |
| Image: Second secon                                                                                                                                                                                                                                                                                   | Affected flag(s) |                                                               |
| Description       The contents of the accumulator are copied to the specified of memories).         Operation $[m] \leftarrow ACC$ Affected flag(s) $\boxed{TC2  TC1  TO  PD  OV  Z  AC  C}{\_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  | TC2 TC1 TO PD OV Z AC C                                       |
| Description       The contents of the accumulator are copied to the specified of memories).         Operation $[m] \leftarrow ACC$ Affected flag(s) $\boxed{TC2  TC1  TO  PD  OV  Z  AC  C}{\_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |                                                               |
| memories).       Operation $[m] \leftarrow ACC$ Affected flag(s) $\overline{TC2}  TC1  TO  PD  OV  Z  AC  C$ Image: transmission of transmiss                                                                                                                                                                                                                                                                                                                                                                                    | MOV [m],A        | Move the accumulator to data memory                           |
| Affected flag(s) $\hline TC2  TC1  TO  PD  OV  Z  AC  C \\ \hline - & - & - & - & - & - & - & - & - & -$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Description      |                                                               |
| TC2TC1TOPDOVZACC $          -$ NOPNo operationNo operation is performed. Execution continues with the next OperationPC $\leftarrow$ PC+1Affected flag(s) $TC2$ TC1TOPDOVZACC $        -$ OR A,[m]Logical OR accumulator with data memoryDescriptionData in the accumulator and the specified data memory (on<br>form a bitwise logical_OR operation. The result is stored in the<br>operationACC $\leftarrow$ ACC "OR" [m]Affected flag(s)TC2TC1TOPDOVZACC $        -$ OR A,xLogical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s)TC2TC1TOPDOVZACCORM A,[m]Logical OR data memory with the accumulatorData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s)TC2TC1TOPDOVZACC $         -$ ORM A,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Operation        | [m] ←ACC                                                      |
| Image: Normal matrix is a start of the second start of                                                                                                                                                                                                                                                                                   | Affected flag(s) |                                                               |
| DescriptionNo operation is performed. Execution continues with the new<br>PC $\leftarrow$ PC+1Affected flag(s) $TC2 TC1 TO PD OV Z AC C$<br>$ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  | TC2 TC1 TO PD OV Z AC C                                       |
| DescriptionNo operation is performed. Execution continues with the new<br>Operation $PC \leftarrow PC+1$ Affected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $        OR A, [m]$ Logical OR accumulator with data memoryDescriptionData in the accumulator and the specified data memory (one<br>form a bitwise logical_OR operation. The result is stored in the<br>OperationAffected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $        OR A, x$ Logical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $          ORM A, [m]$ Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation $[m] \leftarrow ACC "OR" [m]$ Affected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $TOP = OV$ $Z$ $AC$ $C$ $TO$ $TO$ $TO$ $TO$ $TO$ $TO$ $TO$ $TO$ $TO = D$ </td <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                                                               |
| Operation $PC \leftarrow PC+1$ Affected flag(s) $TC2  TC1  TO  PD  OV  Z  AC  C$ $   OR A, [m]$ Logical OR accumulator with data memoryDescriptionData in the accumulator and the specified data memory (one<br>form a bitwise logical_OR operation. The result is stored in the<br>Affected flag(s) $TC2  TC1  TO  PD  OV  Z  AC  C$ $TC2  TC1  TO  PD  OV  Z  AC  C$ $                                                                                         -$ <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NOP              | No operation                                                  |
| Affected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $       -$ OR A,[m]       Logical OR accumulator with data memory       Description       Data in the accumulator and the specified data memory (on form a bitwise logical_OR operation. The result is stored in the Operation         Affected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $OPeration$ $ACC \leftarrow ACC$ "OR" [m] $ACC \leftarrow ACC$ $OR$ $A$ , $ACC \leftarrow ACC$ $C$ $                                                   -$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description      | No operation is performed. Execution continues with the net   |
| TC2TC1TOPDOVZACC $         -$ OR A,[m]Logical OR accumulator with data memoryData in the accumulator and the specified data memory (on form a bitwise logical_OR operation. The result is stored in the ACC $\leftarrow$ ACC "OR" [m]Affected flag(s) $TC2$ TC1TOPDOVZACCOR A,xLogical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $TC2$ TC1TOPDOVZACCORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory with the accumulatorOperationACC $\leftarrow$ ACC "OR" [m]Affected flag(s) $TC2$ TC1TOPDOVZACCORM A,[m]Logical OR data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s)TC2TC1TOPDOVZACCOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s)TC2TC1TOPDOVZACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Operation        | $PC \leftarrow PC+1$                                          |
| OR A,[m]       Logical OR accumulator with data memory         Description       Data in the accumulator and the specified data memory (on form a bitwise logical_OR operation. The result is stored in to operation         Affected flag(s) $TC2 TC1 TO PD OV Z AC C$ OR A,x       Logical OR immediate data to the accumulator         Description       Data in the accumulator and the specified data perform a bitwise logical_OR operation. The result is stored in the accumulator         OR A,x       Logical OR immediate data to the accumulator         Description       Data in the accumulator and the specified data perform a bitwise is stored in the accumulator.         Operation       ACC $\leftarrow$ ACC "OR" x         Affected flag(s) $TC2 TC1 TO PD OV Z AC C$ OR A,[m]       Logical OR data memory with the accumulator.         Operation       ACC $\leftarrow$ ACC "OR" x         Affected flag(s) $TC2 TC1 TO PD OV Z AC C$ ORM A,[m]       Logical OR data memory with the accumulator         Description       Data in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the data         Operation       [m] $\leftarrow$ ACC "OR" [m]         Affected flag(s) $TC2 TC1 TO PD OV Z AC C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Affected flag(s) |                                                               |
| DescriptionData in the accumulator and the specified data memory (on<br>form a bitwise logical_OR operation. The result is stored in the<br>ACC $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{OR}$ $\overrightarrow{A,x}$ Logical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ ORM A,[m]Logical OR data memory with the accumulatorData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{Operation}$ [m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{Operation}$ [m] $\leftarrow$ ACC "OR" [m] $\overrightarrow{Affected flag(s)}$ $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  | TC2 TC1 TO PD OV Z AC C                                       |
| DescriptionData in the accumulator and the specified data memory (on<br>form a bitwise logical_OR operation. The result is stored in the<br>ACC $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{OR}$ $\overrightarrow{A,x}$ Logical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ ORM A,[m]Logical OR data memory with the accumulatorData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{Operation}$ [m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{Operation}$ [m] $\leftarrow$ ACC "OR" [m] $\overrightarrow{Affected flag(s)}$ $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |                                                               |
| DescriptionData in the accumulator and the specified data memory (on<br>form a bitwise logical_OR operation. The result is stored in the<br>ACC $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{OR}$ $\overrightarrow{A,x}$ Logical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ ORM A,[m]Logical OR data memory with the accumulatorData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{Operation}$ [m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{Operation}$ [m] $\leftarrow$ ACC "OR" [m] $\overrightarrow{Affected flag(s)}$ $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OR A.[m]         | Logical OR accumulator with data memory                       |
| form a bitwise logical_OR operation. The result is stored in the<br>ACC $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{OR}$ A,xLogical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ ORM A,[m]Logical OR data memory with the accumulatorData in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ <td></td> <td></td> |                  |                                                               |
| Affected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $       -$ OR A,x       Logical OR immediate data to the accumulator       Description       Data in the accumulator and the specified data perform a b         Description       Data in the accumulator and the specified data perform a b       The result is stored in the accumulator.         Operation       ACC $\leftarrow$ ACC "OR" x       Affected flag(s)         TC2       TC1       TO       PD       OV       Z       AC       C         ORM A,[m]       Logical OR data memory with the accumulator         Description       Data in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the data         Operation       [m] $\leftarrow$ ACC "OR" [m]         Affected flag(s)       TC2       TC1       TO       PD       OV       Z       AC       C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ·                |                                                               |
| TC2TC1TOPDOVZACC $        -$ OR A,xLogical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s)TC2TC1TOPDOVZACCORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s)TC2TC1TOPDOVZACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Operation        | $ACC \leftarrow ACC "OR" [m]$                                 |
| OR A,xLogical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $\overrightarrow{TC2}$ TC1 TO PD OV Z AC C<br>$ $ $ -$ ORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Affected flag(s) |                                                               |
| OR A,xLogical OR immediate data to the accumulatorDescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.OperationACC $\leftarrow$ ACC "OR" xAffected flag(s) $\overrightarrow{TC2}$ TC1 TO PD OV Z AC C<br>$ $ $ -$ ORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s) $\overrightarrow{TC2}$ TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | TC2 TC1 TO PD OV Z AC C                                       |
| DescriptionData in the accumulator and the specified data perform a brack<br>The result is stored in the accumulator.Operation $ACC \leftarrow ACC "OR" x$ Affected flag(s) $\overrightarrow{TC2}  \overrightarrow{TC1}  \overrightarrow{TO}  \overrightarrow{PD}  \overrightarrow{OV}  \overrightarrow{Z}  \overrightarrow{AC}  \overrightarrow{C}$ ORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow ACC "OR" [m]$ Affected flag(s) $\overrightarrow{TC2}  \overrightarrow{TC1}  \overrightarrow{TO}  \overrightarrow{PD}  \overrightarrow{OV}  \overrightarrow{Z}  \overrightarrow{AC}  \overrightarrow{C}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |                                                               |
| DescriptionData in the accumulator and the specified data perform a b<br>The result is stored in the accumulator.Operation $ACC \leftarrow ACC "OR" \times$ Affected flag(s) $\overrightarrow{TC2}  \overrightarrow{TC1}  \overrightarrow{TO}  \overrightarrow{PD}  \overrightarrow{OV}  \overrightarrow{Z}  \overrightarrow{AC}  \overrightarrow{C}$ ORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and<br>bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow ACC "OR" [m]$ Affected flag(s) $\overrightarrow{TC2}  \overrightarrow{TC1}  \overrightarrow{TO}  \overrightarrow{PD}  \overrightarrow{OV}  \overrightarrow{Z}  \overrightarrow{AC}  \overrightarrow{C}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OR A,x           | Logical OR immediate data to the accumulator                  |
| Operation $ACC \leftarrow ACC "OR" x$ Affected flag(s) $TC2$ $TC1$ $TO$ $PD$ $OV$ $Z$ $AC$ $C$ $ $ $ -$ ORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow ACC "OR" [m]$ Affected flag(s)TC2TC1TOPD $OV$ Z $AC$ C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description      | •                                                             |
| Affected flag(s) $TC2$ $TC1$ $TO$ PD $OV$ Z $AC$ C $ $ $ -$ ORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow ACC$ "OR" [m]Affected flag(s)TC2TC1TOPDOVZACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |                                                               |
| TC2TC1TOPDOVZACC $       -$ ORM A,[m]Logical OR data memory with the accumulatorDescriptionData in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the dataOperation[m] $\leftarrow$ ACC "OR" [m]Affected flag(s)TC2TC1TOPDOVZACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Operation        | ACC ← ACC ″OR″ x                                              |
| ORM A,[m]       Logical OR data memory with the accumulator         Description       Data in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the data         Operation       [m] ←ACC "OR" [m]         Affected flag(s)       TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Affected flag(s) |                                                               |
| ORM A,[m]       Logical OR data memory with the accumulator         Description       Data in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the data         Operation       [m] ←ACC "OR" [m]         Affected flag(s)       TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |                                                               |
| Description       Data in the data memory (one of the data memories) and bitwise logical_OR operation. The result is stored in the data         Operation       [m] ←ACC "OR" [m]         Affected flag(s)       TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                                                               |
| bitwise logical_OR operation. The result is stored in the data Operation [m] ←ACC "OR" [m] Affected flag(s) TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ORM A,[m]        | Logical OR data memory with the accumulator                   |
| Operation         [m] ← ACC "OR" [m]           Affected flag(s)         TC2         TC1         TO         PD         OV         Z         AC         C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description      |                                                               |
| Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  |                                                               |
| TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | [m] ←ACC ″OR″ [m]                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Affected flag(s) | [                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |                                                               |



| DescriptionThe program counter is restored from the stack. This is a 2-4Operation $PC \leftarrow Stack$ Affected flag(s) $\overline{TC2}$ $\overline{TC1}$ $\overline{TO}$ $\overline{PD}$ $\overline{OV}$ $Z$ $AC$ $C$ $         -$ <b>RET A,x</b> Return and place immediate data in the accumulatorDescriptionThe program counter is restored from the stack and the accum<br>fied 8-bit immediate data.Operation $PC \leftarrow Stack$<br>$ACC \leftarrow x$ Affected flag(s) $\overline{TC2}$ $\overline{TC1}$ $\overline{TO}$ $\overline{PD}$ $\overline{OV}$ $Z$ $AC$ $C$ <b>RETI</b> Return from interruptDescriptionThe program counter is restored from the stack, and interrup<br>EMI bit. EMI is the enable master (global) interrupt bit.Operation $PC \leftarrow Stack$<br>EMI $\leftarrow 1$ Affected flag(s) $\overline{TC2}$ $\overline{TC1}$ $\overline{TO}$ $\overline{PD}$ $\overline{OV}$ $Z$ $AC$ $C$ $         -$ Affected flag(s) $\overline{TC2}$ $\overline{TC1}$ $\overline{TO}$ $\overline{PD}$ $\overline{OV}$ $Z$ $AC$ $C$ $        -$ RETIRotate data memory leftDescriptionThe contents of the specified data memory is rotated 1 bit leftOperation $[m], (i+1) \leftarrow [m], i; [m], i:bit i of the data memory (i=0-6)$ $[m], 0 \leftarrow [m], 7$ Affected flag(s) $\overline{TC2}$ $\overline{TC1}$ $\overline{TO}$ <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RET              | Return from subroutine                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------|
| Affected flag(s) $             \begin{array}{c}             TC2 & TC1 & TO & PD & OV & Z & AC & C \\             \hline \hline$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Description      | The program counter is restored from the stack. This is a 2-o   |
| TC2TC1TOPDOVZACC $         -$ RET A,xReturn and place immediate data in the accumulatorThe program counter is restored from the stack and the accum<br>field 8-bit immediate data.OperationPC $\leftarrow$ Stack<br>ACC $\leftarrow x$ OperationPC $\leftarrow$ Stack<br>ACC $\leftarrow x$ ACCAffected flag(s)TC2TC1TOPDOVZACCRETIReturn from interruptDescriptionThe program counter is restored from the stack, and interrupt<br>EMI bit. EMI is the enable master (global) interrupt bit.OperationPC $\leftarrow$ Stack<br>EMI $\leftarrow$ 1ACCAffected flag(s)TC2TC1TOPDOVZACCC $         -$ RL [m]Rotate data memory leftPDOVZACC $                                                           -$ <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Operation        | $PC \leftarrow Stack$                                           |
| RET A,x       Return and place immediate data in the accumulator         Description       The program counter is restored from the stack and the accumulator         Operation       PC $\leftarrow$ Stack         ACC $\leftarrow x$ Affected flag(s)         TC2       TC1         TC2       TC1         TC2       TC1         TO       PD         OV       Z         ACC $\leftarrow x$ Affected flag(s)         TC2       TC1         TC2       TC1         TO       PD         OV       Z         ACC $\leftarrow x$ Affected flag(s)         TC2       TC1         TO       PD         OV       Z         AG       C         Operation       PC $\leftarrow$ Stack         EMI $\leftarrow 1$ Affected flag(s)       TC2         TC1       TO         PD       OV       Z         RL [m]       Rotate data memory left         Description       Image: the specified data memory (i=0-6)         [m].0 $\leftarrow$ [m].7       Affected flag(s)         TC2       TC1       TO       PD       OV       Z       AC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Affected flag(s) |                                                                 |
| DescriptionThe program counter is restored from the stack and the accur<br>fied 8-bit immediate data.OperationPC $\leftarrow$ Stack<br>ACC $\leftarrow$ xAffected flag(s)TC2 TC1 TO PD OV Z AC C<br>$-$ <b>RETI</b> Return from interruptDescriptionThe program counter is restored from the stack, and interrupt<br>EMI bit. EMI is the enable master (global) interrupt bit.OperationPC $\leftarrow$ Stack<br>EMI $\leftarrow$ 1Affected flag(s)TC2 TC1 TO PD OV Z AC C<br>$-$ <b>RL [m]</b> Rotate data memory left<br>DescriptionDescriptionThe contents of the specified data memory (i=0~6)<br>[m].0 $\leftarrow$ [m].7 <b>RL [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>OperationA</b> CC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  | TC2 TC1 TO PD OV Z AC C                                         |
| DescriptionThe program counter is restored from the stack and the accur<br>fied 8-bit immediate data.OperationPC $\leftarrow$ Stack<br>ACC $\leftarrow$ xAffected flag(s)TC2 TC1 TO PD OV Z AC C<br>$-$ <b>RETI</b> Return from interruptDescriptionThe program counter is restored from the stack, and interrupt<br>EMI bit. EMI is the enable master (global) interrupt bit.OperationPC $\leftarrow$ Stack<br>EMI $\leftarrow$ 1Affected flag(s)TC2 TC1 TO PD OV Z AC C<br>$-$ <b>RL [m]</b> Rotate data memory left<br>DescriptionDescriptionThe contents of the specified data memory (i=0~6)<br>[m].0 $\leftarrow$ [m].7 <b>RL [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Description <b>OperationA</b> CC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |                                                                 |
| fied 8-bit immediate data.Operation $PC \leftarrow Stack$<br>$ACC \leftarrow x$ Affected flag(s) $TC2  TC1  TO  PD  OV  Z  AC  C  C  -  -  -  -  -  -  -  $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RET A,x          | Return and place immediate data in the accumulator              |
| Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ <b>RETI</b> Return from interruptDescriptionThe program counter is restored from the stack, and interrupt<br>EMI bit. EMI is the enable master (global) interrupt bit.Operation $PC \leftarrow$ Stack<br>EMI $\leftarrow 1$ Affected flag(s) $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ <b>RL [m]</b> Rotate data memory leftDescriptionIntercontents of the specified data memory are rotated 1 bit leftOperation $[m].(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0-6)$<br>$[m].0 \leftarrow [m].7$ $\overrightarrow{AC}$ $\overrightarrow{C}$ <b>RL [m]</b> Rotate data memory left and place result in the accumulator<br>Description $\overrightarrow{TC2}$ $\overrightarrow{TC1}$ $\overrightarrow{TO}$ $\overrightarrow{PD}$ $\overrightarrow{OV}$ $\overrightarrow{Z}$ $\overrightarrow{AC}$ $\overrightarrow{C}$ <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>Data in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memory<br>(i=0-6)<br>$ACC.0 \leftarrow [m].7$ $\overrightarrow{Affected}$ flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description      |                                                                 |
| TC2TC1TOPDOVZACC $         -$ RETIReturn from interruptEMI bit emaster up to program counter is restored from the stack, and interrupt EMI bit. EMI is the enable master (global) interrupt bit.OperationPC $\leftarrow$ StackEMI $\leftarrow$ 1Affected flag(s)TC2TC1TOPDOVZACC $        -$ RL [m]Rotate data memory leftDescriptionThe contents of the specified data memory are rotated 1 bit leftOperation[m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0-6)[m].0 $\leftarrow$ [m].7Affected flag(s)TC2TC1TOPDOVZACC $         -$ RLA [m]Rotate data memory left and place result in the accumulatorData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memory left and place result in the accumulatorDescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memory left and place result in the accumulatorDescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memory left and place result in the accumulator. The contents of the data memory (i=0-6)<br>ACC.0 $\leftarrow$ [m].7Affected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Operation        |                                                                 |
| RETI       Return from interrupt         Description       The program counter is restored from the stack, and interrupt EMI bit. EMI is the enable master (global) interrupt bit.         Operation       PC $\leftarrow$ Stack         EMI $\leftarrow$ 1         Affected flag(s)         TC2       TC1         TO       PD         OV       Z         AC       C         -       -         RL [m]       Rotate data memory left         Description       Image:                                                                                                                                                                                                                                                                                                                                                                                      | Affected flag(s) |                                                                 |
| DescriptionThe program counter is restored from the stack, and interrupt<br>EMI bit. EMI is the enable master (global) interrupt bit.Operation $PC \leftarrow Stack$<br>EMI $\leftarrow 1$ Affected flag(s) $\overline{TC2}$ $\overline{TC1}$ $\overline{TO}$ $PD$ $OV$ $Z$ $AC$ $C$<br>$\Box$ RL [m]Rotate data memory leftDescriptionThe contents of the specified data memory are rotated 1 bit leftOperation[m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>[m].0 $\leftarrow$ [m].7Affected flag(s) $\overline{TC2}$ $\overline{TC1}$ $\overline{TO}$ $PD$ $OV$ $Z$ $AC$ $C$<br>$\Box$ RLA [m]Rotate data memory left and place result in the accumulator<br>DescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  | TC2 TC1 TO PD OV Z AC C                                         |
| DescriptionThe program counter is restored from the stack, and interrupt<br>EMI bit. EMI is the enable master (global) interrupt bit.Operation $PC \leftarrow Stack$<br>EMI $\leftarrow 1$ Affected flag(s) $\boxed{TC2  TC1  TO  PD  OV  Z  AC  C}$<br>$-  -  -  -  -  -  -  -  -  - $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |                                                                 |
| EMI bit. EMI is the enable master (global) interrupt bit.Operation $PC \leftarrow Stack$<br>$EMI \leftarrow 1$ Affected flag(s) $\boxed{TC2  TC1  TO  PD  OV  Z  AC  C}$<br>$-  -  -  -  -  -  -  -  -  - $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RETI             | Return from interrupt                                           |
| EMI $\leftarrow 1$ Affected flag(s) $\overline{\text{TC2}  \text{TC1}  \text{TO}  \text{PD}  \text{OV}  \text{Z}  AC  C}{$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Description      |                                                                 |
| TC2TC1TOPDOVZACC $       -$ RL [m]Rotate data memory leftDescriptionThe contents of the specified data memory are rotated 1 bit leftOperation[m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)[m].0 $\leftarrow$ [m].7Affected flag(s)TC2TC1TOPDOVZACC $      -$ RLA [m]Rotate data memory left and place result in the accumulatorDescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memoryOperationACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7Affected flag(s)TOTOTOTO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Operation        |                                                                 |
| RL [m]Rotate data memory leftDescriptionThe contents of the specified data memory are rotated 1 bit letOperation $[m].(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0~6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) $\overline{TC2}$ $TC2$ $TC1$ $TO$ PD $OV$ Z $AC$ $C$ $                                                                         -$ <t< td=""><td>Affected flag(s)</td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Affected flag(s) |                                                                 |
| DescriptionThe contents of the specified data memory are rotated 1 bit letOperation $[m].(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0~6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) $\boxed{\textbf{TC2}  TC1  TO  PD  OV  Z  AC  C}$ $-  -  -  -  -  -  -  -  -  - $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  | TC2 TC1 TO PD OV Z AC C                                         |
| DescriptionThe contents of the specified data memory are rotated 1 bit letOperation $[m].(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0~6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) $\boxed{\textbf{TC2}  TC1  TO  PD  OV  Z  AC  C}$ $-  -  -  -  -  -  -  -  -  - $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |                                                                 |
| Operation $[m].(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0~6)$<br>$[m].0 \leftarrow [m].7$ Affected flag(s) $\boxed{TC2  TC1  TO  PD  OV  Z  AC  C}$<br>$$ $$ $$ $$ $$ $$ <b>RLA [m]</b> Rotate data memory left and place result in the accumulator<br>DescriptionDescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memory<br>$ACC.(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0~6)$<br>$ACC.0 \leftarrow [m].7$ Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RL [m]           | Rotate data memory left                                         |
| Image: | Description      | The contents of the specified data memory are rotated 1 bit lef |
| TC2TC1TOPDOVZACC $       -$ RLA [m]Rotate data memory left and place result in the accumulatorDescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Operation        |                                                                 |
| RLA [m]Rotate data memory left and place result in the accumulatorDescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data nOperationACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Affected flag(s) |                                                                 |
| DescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data nOperation $ACC.(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0~6)$<br>$ACC.0 \leftarrow [m].7$ Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  | TC2 TC1 TO PD OV Z AC C                                         |
| DescriptionData in the specified data memory is rotated 1 bit left with bit 7<br>rotated result in the accumulator. The contents of the data nOperation $ACC.(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0~6)$<br>$ACC.0 \leftarrow [m].7$ Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |                                                                 |
| operationACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RLA [m]          | Rotate data memory left and place result in the accumulator     |
| $\label{eq:ACC.0} ACC.0 \leftarrow [m].7$ Affected flag(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Description      |                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Operation        |                                                                 |
| TC2         TC1         TO         PD         OV         Z         AC         C           —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …         …                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Affected flag(s) |                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  | TC2 TC1 TO PD OV Z AC C                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |                                                                 |



|                  | Detete                          |              |            | 6.0          |            |            |           |              |
|------------------|---------------------------------|--------------|------------|--------------|------------|------------|-----------|--------------|
| RLC [m]          | Rotate                          |              |            |              |            |            | d the or  | rry floo     |
| Description      | The cor<br>places               | the carr     | •          |              |            | •          |           |              |
| Operation        | [m].(i+1                        | ·            | .i; [m].i: | bit i of tl  | ne data    | memor      | y (i=0∼6  | 5)           |
|                  | → 0.[m]<br>C ← [n               |              |            |              |            |            |           |              |
| Affected flag(s) | 0 (~ [ii                        |              |            |              |            |            |           |              |
| / mooted hag(e)  | TC2                             | TC1          | то         | PD           | OV         | Z          | AC        | С            |
|                  |                                 |              |            |              |            | _          |           | √            |
|                  |                                 |              |            |              |            |            |           | , ,          |
| RLCA [m]         | Rotate                          | left thro    | ugh car    | ry and p     | place res  | sult in th | ne accu   | mulato       |
| Description      | Data in<br>carry bi<br>in the a | t and the    | e origina  | al carry     | flag is ro | tated ir   | nto bit 0 | positio      |
| Operation        | ACC.(i+                         | · -          | n].i; [m]. | i:bit i of   | the data   | a memo     | ory (i=0- | ~6)          |
|                  | ACC.0                           |              |            |              |            |            |           |              |
| Affected flog(c) | C ←[n                           | nj. <i>1</i> |            |              |            |            |           |              |
| Affected flag(s) | TC2                             | TC1          | то         | PD           | OV         | Z          | AC        | С            |
|                  | 102                             |              |            |              |            | 2          | 70        | √            |
|                  |                                 |              | _          |              |            |            |           | V            |
| RR [m]           | Rotate                          | data me      | emory ri   | ght          |            |            |           |              |
| Description      | The cor                         | ntents of    | the spe    | cified d     | ata men    | nory are   | rotated   | 1 bit rio    |
| Operation        | [m].i ←<br>[m].7 ←              |              | ); [m].i:  | bit i of tl  | ne data    | memor      | y (i=0~6  | 5)           |
| Affected flag(s) |                                 |              |            |              |            |            |           |              |
|                  | TC2                             | TC1          | ТО         | PD           | OV         | Z          | AC        | С            |
|                  | _                               |              | _          | _            |            |            | _         |              |
|                  |                                 |              |            |              |            |            |           |              |
| RRA [m]          | Rotate                          | -            |            |              |            |            |           |              |
| Description      | Data in<br>the rota             | •            |            |              |            |            | •         |              |
| Operation        |                                 | ← [m].(      |            | n].i:bit i d | of the da  | ata men    | nory (i=0 | 0~6)         |
|                  | ACC.7                           | ← [m].0      |            |              |            |            |           |              |
| Affected flag(s) |                                 |              |            |              |            |            |           |              |
|                  | TC2                             | TC1          | ТО         | PD           | OV         | Z          | AC        | С            |
|                  |                                 | _            | —          | _            | —          | _          |           | —            |
| RRC [m]          | Rotate                          | data me      | emory ri   | aht thro     | ugh car    | rv         |           |              |
| Description      | The co                          |              | •          | -            | -          | -          | and the   | carry f      |
| Decemption       | right. B                        |              |            |              |            |            |           |              |
| Operation        | [m].i ←                         | [m].(i+1     | ); [m].i:  | bit i of tl  | ne data    | memor      | y (i=0~6  | 5)           |
|                  | [m].7 ←                         |              |            |              |            |            |           |              |
|                  | C ← [m                          | ı].0         |            |              |            |            |           |              |
| Affected flag(s) | <b>—</b>                        |              |            |              |            |            |           |              |
|                  | TC2                             | TC1          | ТО         | PD           | OV         | Z          | AC        | С            |
|                  |                                 |              |            |              |            |            |           | $\checkmark$ |
|                  |                                 |              |            |              |            |            |           |              |

| RRCA [m]                                                                                                            |                                                                                                                                                                                         | ght through                                                                                                                                                                                                  | -                                                                                                                                                              |                                                                                                                                          |                                                                                                                            |                                                                                                                          |                                                                                   |                                                                                                     |                                                                                |
|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Description                                                                                                         | the carry                                                                                                                                                                               | bit and the c                                                                                                                                                                                                | riginal ca                                                                                                                                                     | arry flag                                                                                                                                | is rotate                                                                                                                  | ed into th                                                                                                               | ne bit 7                                                                          | ated 1 bit righ<br>position. The<br>remain unch                                                     | rotated res                                                                    |
| Operation                                                                                                           | ACC.i ←<br>ACC.7 ←<br>C ← [m].                                                                                                                                                          | -                                                                                                                                                                                                            | ı].i:bit i ol                                                                                                                                                  | the dat                                                                                                                                  | a memo                                                                                                                     | ory (i=0-                                                                                                                | -6)                                                                               |                                                                                                     |                                                                                |
| Affected flag(s)                                                                                                    |                                                                                                                                                                                         |                                                                                                                                                                                                              |                                                                                                                                                                |                                                                                                                                          |                                                                                                                            |                                                                                                                          |                                                                                   |                                                                                                     |                                                                                |
|                                                                                                                     | TC2                                                                                                                                                                                     | TC1 TO                                                                                                                                                                                                       | PD                                                                                                                                                             | OV                                                                                                                                       | Z                                                                                                                          | AC                                                                                                                       | С                                                                                 | ]                                                                                                   |                                                                                |
|                                                                                                                     |                                                                                                                                                                                         |                                                                                                                                                                                                              |                                                                                                                                                                | _                                                                                                                                        | _                                                                                                                          | —                                                                                                                        | $\checkmark$                                                                      |                                                                                                     |                                                                                |
| SBC A,[m]                                                                                                           | Subtract                                                                                                                                                                                | data memor                                                                                                                                                                                                   | y and ca                                                                                                                                                       | rry from                                                                                                                                 | the acc                                                                                                                    | cumulate                                                                                                                 | or                                                                                |                                                                                                     |                                                                                |
| Description                                                                                                         | The cont                                                                                                                                                                                |                                                                                                                                                                                                              | pecified o                                                                                                                                                     | data me                                                                                                                                  | mory ar                                                                                                                    | nd the co                                                                                                                | omplen                                                                            | nent of the ca<br>nulator.                                                                          | rry flag are                                                                   |
| Operation                                                                                                           | $ACC \leftarrow A$                                                                                                                                                                      | ACC+[m]+C                                                                                                                                                                                                    |                                                                                                                                                                |                                                                                                                                          |                                                                                                                            |                                                                                                                          |                                                                                   |                                                                                                     |                                                                                |
| Affected flag(s)                                                                                                    |                                                                                                                                                                                         |                                                                                                                                                                                                              |                                                                                                                                                                |                                                                                                                                          |                                                                                                                            |                                                                                                                          |                                                                                   | _                                                                                                   |                                                                                |
|                                                                                                                     | TC2                                                                                                                                                                                     | тсі то                                                                                                                                                                                                       | PD                                                                                                                                                             | OV                                                                                                                                       | Z                                                                                                                          | AC                                                                                                                       | С                                                                                 |                                                                                                     |                                                                                |
|                                                                                                                     |                                                                                                                                                                                         |                                                                                                                                                                                                              |                                                                                                                                                                |                                                                                                                                          | $\checkmark$                                                                                                               | $\checkmark$                                                                                                             |                                                                                   |                                                                                                     |                                                                                |
| SBCM A,[m]                                                                                                          | Subtract                                                                                                                                                                                | data memor                                                                                                                                                                                                   | y and ca                                                                                                                                                       | rry from                                                                                                                                 | the acc                                                                                                                    | cumulate                                                                                                                 | or                                                                                |                                                                                                     |                                                                                |
| Description                                                                                                         | The cont                                                                                                                                                                                | ents of the s                                                                                                                                                                                                | pecified of                                                                                                                                                    | data me                                                                                                                                  | mory ar                                                                                                                    | nd the co                                                                                                                | omplen                                                                            | nent of the ca                                                                                      | rry flag are                                                                   |
|                                                                                                                     |                                                                                                                                                                                         | om the accu                                                                                                                                                                                                  | mulator,                                                                                                                                                       | leaving                                                                                                                                  | the res                                                                                                                    | ult in the                                                                                                               | e data r                                                                          | nemory.                                                                                             |                                                                                |
| Operation                                                                                                           | [m] ← AC                                                                                                                                                                                | CC+[m]+C                                                                                                                                                                                                     |                                                                                                                                                                |                                                                                                                                          |                                                                                                                            |                                                                                                                          |                                                                                   |                                                                                                     |                                                                                |
| Affected flag(s)                                                                                                    |                                                                                                                                                                                         |                                                                                                                                                                                                              |                                                                                                                                                                |                                                                                                                                          |                                                                                                                            |                                                                                                                          |                                                                                   | 1                                                                                                   |                                                                                |
|                                                                                                                     |                                                                                                                                                                                         | TC1 TO                                                                                                                                                                                                       | PD                                                                                                                                                             | OV                                                                                                                                       | Z                                                                                                                          | AC                                                                                                                       | С                                                                                 |                                                                                                     |                                                                                |
|                                                                                                                     | TC2                                                                                                                                                                                     |                                                                                                                                                                                                              |                                                                                                                                                                |                                                                                                                                          |                                                                                                                            |                                                                                                                          |                                                                                   |                                                                                                     |                                                                                |
|                                                                                                                     | -                                                                                                                                                                                       |                                                                                                                                                                                                              | _                                                                                                                                                              | $\checkmark$                                                                                                                             | $\checkmark$                                                                                                               | $\checkmark$                                                                                                             | $\checkmark$                                                                      |                                                                                                     |                                                                                |
| SDZ [m]                                                                                                             |                                                                                                                                                                                         | ecrement dat                                                                                                                                                                                                 | a memor                                                                                                                                                        |                                                                                                                                          | V                                                                                                                          | V                                                                                                                        | V                                                                                 |                                                                                                     |                                                                                |
|                                                                                                                     | Skip if de                                                                                                                                                                              |                                                                                                                                                                                                              |                                                                                                                                                                | ry is 0                                                                                                                                  |                                                                                                                            |                                                                                                                          |                                                                                   | by 1. If the rea                                                                                    | sult is 0, the                                                                 |
|                                                                                                                     | Skip if de<br>The conte<br>instructio                                                                                                                                                   | ents of the sp<br>n is skipped                                                                                                                                                                               | ecified d<br>. If the re                                                                                                                                       | ry is 0<br>ata mer<br>sult is 0,                                                                                                         | nory are<br>the foll                                                                                                       | e decren<br>owing ir                                                                                                     | nented                                                                            | on, fetched d                                                                                       | uring the cu                                                                   |
|                                                                                                                     | Skip if de<br>The conte<br>instructio<br>instructio                                                                                                                                     | ents of the sp<br>n is skipped<br>n execution,                                                                                                                                                               | becified d<br>If the read<br>is discar                                                                                                                         | ry is 0<br>ata mer<br>sult is 0,<br>ded and                                                                                              | nory are<br>the foll<br>a dumr                                                                                             | e decren<br>owing ir<br>ny cycle                                                                                         | nented<br>istructio                                                               | on, fetched d<br>aced to get th                                                                     | uring the cu                                                                   |
| Description                                                                                                         | Skip if de<br>The conte<br>instructio<br>instructio<br>tion (2 cy                                                                                                                       | ents of the sp<br>n is skipped<br>n execution,<br>rcles). Other                                                                                                                                              | becified d<br>If the rea<br>is discar<br>wise proc                                                                                                             | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit                                                                                  | nory are<br>the foll<br>a dumr                                                                                             | e decren<br>owing ir<br>ny cycle                                                                                         | nented<br>istructio                                                               | on, fetched d<br>aced to get th                                                                     | uring the cu                                                                   |
| Description                                                                                                         | Skip if de<br>The conte<br>instructio<br>instructio<br>tion (2 cy                                                                                                                       | ents of the sp<br>n is skipped<br>n execution,                                                                                                                                                               | becified d<br>If the rea<br>is discar<br>wise proc                                                                                                             | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit                                                                                  | nory are<br>the foll<br>a dumr                                                                                             | e decren<br>owing ir<br>ny cycle                                                                                         | nented<br>istructio                                                               | on, fetched d<br>aced to get th                                                                     | uring the cu                                                                   |
| Description                                                                                                         | Skip if de<br>The conte<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r                                                                                                        | ents of the sp<br>n is skipped<br>in execution,<br>rcles). Other<br>n]–1)=0, [m]                                                                                                                             | ecified d<br>. If the re<br>is discar<br>wise proo<br>← ([m]–                                                                                                  | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)                                                                            | nory are<br>the foll<br>a dumr<br>h the ne                                                                                 | e decren<br>owing ir<br>ny cycle<br>ext instr                                                                            | nented<br>astructio<br>is repla<br>uction (                                       | on, fetched d<br>aced to get th                                                                     | uring the cu                                                                   |
| Description                                                                                                         | Skip if de<br>The conte<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r                                                                                                        | ents of the sp<br>n is skipped<br>n execution,<br>rcles). Other                                                                                                                                              | becified d<br>If the rea<br>is discar<br>wise proc                                                                                                             | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit                                                                                  | nory are<br>the foll<br>a dumr                                                                                             | e decren<br>owing ir<br>ny cycle                                                                                         | nented<br>istructio                                                               | on, fetched d<br>aced to get th                                                                     | uring the cu                                                                   |
| Description<br>Operation<br>Affected flag(s)                                                                        | Skip if de<br>The contr<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r<br>TC2<br>—                                                                                            | ents of the sp<br>n is skipped<br>n execution,<br>vcles). Other<br>n]–1)=0, [m]<br>TC1 TO<br>— —                                                                                                             | Pecified d<br>If the re-<br>is discar<br>wise proo<br>← ([m]–<br>PD                                                                                            | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV                                                                      | nory are<br>the foll<br>a dumr<br>h the no<br>Z                                                                            | e decren<br>owing ir<br>ny cycle<br>ext instri<br>AC                                                                     | nented<br>astructio<br>is repla<br>uction (<br>C                                  | on, fetched d<br>aced to get th                                                                     | uring the cu                                                                   |
| Description<br>Operation<br>Affected flag(s)                                                                        | Skip if de<br>The contr<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r<br>TC2<br>                                                                                             | ents of the sp<br>in is skipped<br>in execution,<br>icles). Other<br>n]–1)=0, [m]<br>TC1 TO<br><br>ent data men                                                                                              | ecified d<br>If the re-<br>is discar<br>wise proo<br>← ([m]–<br>PD<br>PD<br>nory and                                                                           | y is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV<br>place re                                                           | nory are<br>the foll<br>a dumr<br>h the no<br>Z<br><br>esult in <i>i</i>                                                   | e decren<br>owing ir<br>ny cycle<br>ext instri<br>AC<br>—<br>ACC, sk                                                     | nented<br>istructio<br>is replauction (<br>C<br>                                  | on, fetched d<br>aced to get th<br>1 cycle).                                                        | uring the cu<br>e proper ins                                                   |
| Description<br>Operation<br>Affected flag(s)                                                                        | Skip if de<br>The conte<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r<br>TC2<br>                                                                                             | ents of the sp<br>in is skipped<br>in execution,<br>icles). Other<br>n]–1)=0, [m]<br>TC1 TO<br><br>TC1 TO<br><br>ent data men<br>ents of the sp<br>in is skipped.                                            | ecified d<br>If the re-<br>is discar<br>wise prod<br>← ([m]–<br>PD<br>PD<br>nory and<br>pecified d<br>The resu                                                 | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV<br>place re<br>ata mer<br>ult is stor                                | nory are<br>the foll<br>a dumr<br>h the ne<br>Z<br><br>esult in /<br>nory are<br>red in th                                 | ACC, sk                                                                                                                  | nented<br>astructio<br>is replauction (<br>C<br>                                  | on, fetched d<br>aced to get th<br>1 cycle).                                                        | uring the cu<br>e proper ins<br>sult is 0, the<br>nemory rem                   |
| Description<br>Operation<br>Affected flag(s)                                                                        |                                                                                                                                                                                         | ents of the sp<br>n is skipped<br>n execution,<br>/cles). Other<br>n]–1)=0, [m]<br>TC1 TO<br><br>ent data men<br>ents of the sp<br>n is skipped<br>ed. If the res                                            | pecified d<br>If the re-<br>is discar<br>wise prod<br>$\leftarrow$ ([m]–<br>PD<br>PD<br>pocified d<br>The result is 0, th                                      | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV<br>place re<br>ata mer<br>ult is stor<br>e follow                    | nory are<br>the foll<br>a dumr<br>h the no<br>Z<br>z<br>sult in <i>i</i><br>nory are<br>red in th<br>ing instr             | ACC, sk<br>e decren<br>ny cycle<br>ext instr<br>AC<br>ACC, sk<br>e decren<br>e accun<br>ruction, f                       | nented<br>astructio<br>is repla<br>uction (<br>C<br>                              | on, fetched d<br>aced to get th<br>1 cycle).<br>by 1. If the re-<br>but the data r<br>during the cu | uring the cu<br>e proper ins<br>sult is 0, the<br>nemory rem<br>urrent instru  |
| Description<br>Operation<br>Affected flag(s)                                                                        | Skip if de<br>The conte<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r<br>TC2<br>Decreme<br>The conte<br>instructio<br>unchange<br>execution                                  | ents of the sp<br>n is skipped<br>n execution,<br>rcles). Other<br>n]–1)=0, [m]<br>TC1 TO<br>— — —<br>ent data men<br>ents of the sp<br>n is skipped<br>ed. If the res<br>n, is discarde                     | pecified d<br>If the re-<br>is discar<br>wise prov<br>$\leftarrow$ ([m]–<br>PD<br>PD<br>pocified d<br>The result is 0, the<br>ed and a                         | ry is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV<br>place re<br>ata mer<br>ult is stor<br>e follow<br>dummy           | nory are<br>the foll<br>a dumr<br>h the no<br>Z<br>z<br>sult in <i>i</i><br>nory are<br>red in th<br>ing instr<br>cycle is | ACC, sk<br>e decren<br>owing ir<br>ny cycle<br>ext instr<br>AC<br>ACC, sk<br>e decren<br>e accun<br>uction, f<br>replace | c<br>is replauction (<br>C<br>ip if 0<br>nented<br>nulator<br>fetched<br>ed to ge | on, fetched d<br>aced to get th<br>1 cycle).                                                        | uring the cu<br>e proper ins<br>sult is 0, the<br>nemory rem<br>urrent instru  |
| Description<br>Operation<br>Affected flag(s)<br>SDZA [m]<br>Description                                             | Skip if de<br>The contr<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r<br>TC2<br>—<br>Decreme<br>The contr<br>instructio<br>unchange<br>execution<br>cles). Oth               | ents of the sp<br>in is skipped<br>in execution,<br>rcles). Other<br>n]–1)=0, [m]<br>TC1 TO<br>— — —<br>ent data men<br>ents of the sp<br>in is skipped<br>ed. If the res<br>in, is discarde<br>nerwise proc | becified d<br>If the re-<br>is discar<br>wise prov<br>$\leftarrow$ ([m]–<br>PD<br>PD<br>Dory and<br>becified d<br>The result is 0, the<br>ed and a<br>eed with | y is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV<br>place re<br>ata mer<br>ult is stou<br>e follow<br>dummy<br>the nex | nory are<br>the foll<br>a dumr<br>h the no<br>Z<br>z<br>sult in <i>i</i><br>nory are<br>red in th<br>ing instr<br>cycle is | ACC, sk<br>e decren<br>owing ir<br>ny cycle<br>ext instr<br>AC<br>ACC, sk<br>e decren<br>e accun<br>uction, f<br>replace | c<br>is replauction (<br>C<br>ip if 0<br>nented<br>nulator<br>fetched<br>ed to ge | on, fetched d<br>aced to get th<br>1 cycle).<br>by 1. If the re-<br>but the data r<br>during the cu | uring the cu<br>e proper ins<br>sult is 0, the<br>nemory rem<br>urrent instruc |
| Description<br>Operation<br>Affected flag(s)<br>SDZA [m]<br>Description<br>Operation                                | Skip if de<br>The contr<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r<br>TC2<br>—<br>Decreme<br>The contr<br>instructio<br>unchange<br>execution<br>cles). Oth               | ents of the sp<br>n is skipped<br>n execution,<br>rcles). Other<br>n]–1)=0, [m]<br>TC1 TO<br>— — —<br>ent data men<br>ents of the sp<br>n is skipped<br>ed. If the res<br>n, is discarde                     | becified d<br>If the re-<br>is discar<br>wise prov<br>$\leftarrow$ ([m]–<br>PD<br>PD<br>Dory and<br>becified d<br>The result is 0, the<br>ed and a<br>eed with | y is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV<br>place re<br>ata mer<br>ult is stou<br>e follow<br>dummy<br>the nex | nory are<br>the foll<br>a dumr<br>h the no<br>Z<br>z<br>sult in <i>i</i><br>nory are<br>red in th<br>ing instr<br>cycle is | ACC, sk<br>e decren<br>owing ir<br>ny cycle<br>ext instr<br>AC<br>ACC, sk<br>e decren<br>e accun<br>uction, f<br>replace | c<br>is replauction (<br>C<br>ip if 0<br>nented<br>nulator<br>fetched<br>ed to ge | on, fetched d<br>aced to get th<br>1 cycle).<br>by 1. If the re-<br>but the data r<br>during the cu | uring the cu<br>e proper ins<br>sult is 0, the<br>nemory rem<br>urrent instruc |
| SDZ [m]<br>Description<br>Operation<br>Affected flag(s)<br>SDZA [m]<br>Description<br>Operation<br>Affected flag(s) | Skip if de<br>The contr<br>instructio<br>instructio<br>tion (2 cy<br>Skip if ([r<br>TC2<br>—<br>Decreme<br>The contr<br>instructio<br>unchang<br>executior<br>cles). Ott<br>Skip if ([r | ents of the sp<br>in is skipped<br>in execution,<br>rcles). Other<br>n]–1)=0, [m]<br>TC1 TO<br>— — —<br>ent data men<br>ents of the sp<br>in is skipped<br>ed. If the res<br>in, is discarde<br>nerwise proc | becified d<br>If the re-<br>is discar<br>wise prov<br>$\leftarrow$ ([m]–<br>PD<br>PD<br>Dory and<br>becified d<br>The result is 0, the<br>ed and a<br>eed with | y is 0<br>ata mer<br>sult is 0,<br>ded and<br>ceed wit<br>1)<br>OV<br>place re<br>ata mer<br>ult is stou<br>e follow<br>dummy<br>the nex | nory are<br>the foll<br>a dumr<br>h the no<br>Z<br>z<br>sult in <i>i</i><br>nory are<br>red in th<br>ing instr<br>cycle is | ACC, sk<br>e decren<br>owing ir<br>ny cycle<br>ext instr<br>AC<br>ACC, sk<br>e decren<br>e accun<br>uction, f<br>replace | c<br>is replauction (<br>C<br>ip if 0<br>nented<br>nulator<br>fetched<br>ed to ge | on, fetched d<br>aced to get th<br>1 cycle).<br>by 1. If the re-<br>but the data r<br>during the cu | uring the cu<br>e proper ins<br>sult is 0, the<br>nemory rem<br>urrent instru  |



|                                                                                       | Set data memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description                                                                           | Each bit of the specified data memory is set to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Operation                                                                             | $[m] \leftarrow FFH$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Affected flag(s)                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                       | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SET [m]. i                                                                            | Set bit of data memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Description                                                                           | Bit i of the specified data memory is set to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Operation                                                                             | [m].i ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Affected flag(s)                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                       | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SIZ [m]                                                                               | Skip if increment data memory is 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Description                                                                           | The contents of the specified data memory are incremented by 1. If the result is 0, the lowing instruction, fetched during the current instruction execution, is discarded a                                                                                                                                                                                                                                                                                                                                                |
|                                                                                       | dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed the next instruction (1 cycle).                                                                                                                                                                                                                                                                                                                                                                                                         |
| Operation                                                                             | Skip if $([m]+1)=0, [m] \leftarrow ([m]+1)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Affected flag(s)                                                                      | $Skp \coloneqq ([m]^+) = O, [m] \leftarrow ([m]^+)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Allected hag(3)                                                                       | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SIZA [m]                                                                              | Increment data memory and place result in ACC, skip if 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SIZA [m]<br>Description                                                               | Increment data memory and place result in ACC, skip if 0<br>The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memo                                                                                                                                                                                                                                                                                       |
|                                                                                       | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memo mains unchanged. If the result is 0, the following instruction, fetched during the current stores are stored in the accumulation.                                                                                                                                                                                                                 |
|                                                                                       | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the p                                                                                                                                                                         |
| Description                                                                           | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the printstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).                                                                                         |
| Description                                                                           | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the p                                                                                                                                                                         |
| Description                                                                           | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the print instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)                                          |
| Description                                                                           | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the printstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).                                                                                         |
| Description                                                                           | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the print instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)                                          |
| Description<br>Operation<br>Affected flag(s)                                          | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the print instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)                                          |
| Description                                                                           | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the printstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).<br>Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)<br>TC2 TC1 TO PD OV Z AC C<br>           |
| Description<br>Operation<br>Affected flag(s)                                          | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the prinstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)<br>TC2 TC1 TO PD OV Z AC C<br>               |
| Description<br>Operation<br>Affected flag(s)                                          | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the printstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).<br>Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)<br>TC2 TC1 TO PD OV Z AC C<br>           |
| Description<br>Operation<br>Affected flag(s)<br>SNZ [m].i                             | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the printstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).<br>Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)<br>TC2 TC1 TO PD OV Z AC C<br>           |
| Description<br>Operation<br>Affected flag(s)<br>SNZ [m].i<br>Description              | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the printstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)<br>$\frac{TC2  TC1  TO  PD  OV  Z  AC  C}{$ |
| Description<br>Operation<br>Affected flag(s)<br>SNZ [m].i<br>Description<br>Operation | The contents of the specified data memory are incremented by 1. If the result is 0, the instruction is skipped and the result is stored in the accumulator. The data memory mains unchanged. If the result is 0, the following instruction, fetched during the current struction execution, is discarded and a dummy cycle is replaced to get the printstruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). Skip if ([m]+1)=0, ACC $\leftarrow$ ([m]+1)<br>$\frac{TC2  TC1  TO  PD  OV  Z  AC  C}{$ |



|                          | 0.11                                                                                                                                                             |           |           | <i>c</i>          |              |              |                       |              |  |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-------------------|--------------|--------------|-----------------------|--------------|--|--|
| SUB A,[m]<br>Description | Subtract data memory from the accumulator<br>The specified data memory is subtracted from the contents of the accumulator, leaving<br>result in the accumulator. |           |           |                   |              |              |                       |              |  |  |
| Operation                | result in<br>ACC ←                                                                                                                                               |           | _         | lor.              |              |              |                       |              |  |  |
| Affected flag(s)         | AUU ←                                                                                                                                                            | ACC+[     | ]+ I      |                   |              |              |                       |              |  |  |
| / mooted hag(o)          | TC2                                                                                                                                                              | TC1       | то        | PD                | OV           | Z            | AC                    | С            |  |  |
|                          | _                                                                                                                                                                | _         |           |                   |              |              |                       | √            |  |  |
|                          |                                                                                                                                                                  |           |           |                   |              |              |                       |              |  |  |
| SUBM A,[m]               | Subtrac                                                                                                                                                          | ct data r | nemory    | from th           | e accun      | nulator      |                       |              |  |  |
| Description              | The specified data memory is subtracted from the contents of the accumulator, leav result in the data memory.                                                    |           |           |                   |              |              |                       |              |  |  |
| Operation                | [m] ← A                                                                                                                                                          | ACC+[m    | ī]+1      |                   |              |              |                       |              |  |  |
| Affected flag(s)         |                                                                                                                                                                  |           |           |                   |              |              |                       |              |  |  |
|                          | TC2                                                                                                                                                              | TC1       | то        | PD                | OV           | Z            | AC                    | С            |  |  |
|                          | _                                                                                                                                                                |           | _         |                   | $\checkmark$ | $\checkmark$ | $\checkmark$          | $\checkmark$ |  |  |
|                          | <b>.</b>                                                                                                                                                         |           |           |                   |              |              |                       |              |  |  |
| SUB A,x                  |                                                                                                                                                                  |           |           | ita from          |              |              |                       |              |  |  |
| Description              |                                                                                                                                                                  |           |           | ecified to the ac | •            |              | ubtracte              | dfrom        |  |  |
| Operation                | ACC ←                                                                                                                                                            | -         | _         |                   |              |              |                       |              |  |  |
| Affected flag(s)         |                                                                                                                                                                  |           |           |                   |              |              |                       |              |  |  |
|                          | TC2                                                                                                                                                              | TC1       | то        | PD                | OV           | Z            | AC                    | С            |  |  |
|                          | _                                                                                                                                                                |           |           |                   |              | $\checkmark$ |                       | √            |  |  |
|                          | L                                                                                                                                                                | 1         | 1         | 1                 | 1            | I            | 1                     | 1            |  |  |
| SWAP [m]                 | Swap n                                                                                                                                                           | ibbles v  | vithin th | e data r          | nemory       |              |                       |              |  |  |
| Description              | The lov<br>ries) ar                                                                                                                                              |           | •         |                   | nibbles      | of the s     | specified             | l data n     |  |  |
| Operation                | [m].3~[i                                                                                                                                                         | m].0 ↔    | [m].7~[r  | m].4              |              |              |                       |              |  |  |
| Affected flag(s)         |                                                                                                                                                                  |           |           |                   |              |              |                       |              |  |  |
|                          | TC2                                                                                                                                                              | TC1       | то        | PD                | OV           | Z            | AC                    | С            |  |  |
|                          | _                                                                                                                                                                |           | _         | _                 |              | _            | _                     | _            |  |  |
|                          |                                                                                                                                                                  |           |           |                   |              |              |                       |              |  |  |
| SWAPA [m]                |                                                                                                                                                                  |           |           |                   |              |              | cumula                |              |  |  |
| Description              |                                                                                                                                                                  |           | •         |                   |              |              | pecified<br>ts of the |              |  |  |
| Operation                | ACC.3-<br>ACC.7-                                                                                                                                                 |           |           |                   |              |              |                       |              |  |  |
| Affected flag(s)         | AUU.1*                                                                                                                                                           | 700.4     | <- [m].   | 5 '[i1].U         |              |              |                       |              |  |  |
| / moored mag(s)          | TC2                                                                                                                                                              | TC1       | то        | PD                | OV           | Z            | AC                    | С            |  |  |
|                          | 102                                                                                                                                                              |           | 10        |                   | 0.           | ~            | 70                    |              |  |  |
|                          |                                                                                                                                                                  | _         |           |                   |              |              |                       |              |  |  |



| SZ [m]           | Skip if data memory is 0                                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description      | If the contents of the specified data memory are 0, the following instruction, fetched during                                                                           |
| ·                | the current instruction execution, is discarded and a dummy cycle is replaced to get the                                                                                |
|                  | proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).                                                                                   |
| Operation        | Skip if [m]=0                                                                                                                                                           |
| Affected flag(s) |                                                                                                                                                                         |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                 |
|                  |                                                                                                                                                                         |
| SZA [m]          | Move data memory to ACC, skip if 0                                                                                                                                      |
| Description      | The contents of the specified data memory are copied to the accumulator. If the contents is                                                                             |
|                  | 0, the following instruction, fetched during the current instruction execution, is discarded                                                                            |
|                  | and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).                                          |
| Operation        | Skip if [m]=0                                                                                                                                                           |
| Affected flag(s) | and a final a                                                                                                                                                           |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                 |
|                  |                                                                                                                                                                         |
|                  |                                                                                                                                                                         |
| SZ [m].i         | Skip if bit i of the data memory is 0                                                                                                                                   |
| Description      | If bit i of the specified data memory is 0, the following instruction, fetched during the current                                                                       |
|                  | instruction execution, is discarded and a dummy cycle is replaced to get the proper instruc-<br>tion (2 cycles). Otherwise proceed with the next instruction (1 cycle). |
| Operation        | Skip if [m].i=0                                                                                                                                                         |
| Affected flag(s) |                                                                                                                                                                         |
| /                | TC2 TC1 TO PD OV Z AC C                                                                                                                                                 |
|                  |                                                                                                                                                                         |
|                  |                                                                                                                                                                         |
| TABRDC [m]       | Move the ROM code (current page) to TBLH and data memory                                                                                                                |
| Description      | The low byte of ROM code (current page) addressed by the table pointer (TBLP) is moved                                                                                  |
|                  | to the specified data memory and the high byte transferred to TBLH directly.                                                                                            |
| Operation        | $[m] \leftarrow ROM \text{ code (low byte)}$                                                                                                                            |
| Affected flag(s) | $TBLH \leftarrow ROM \text{ code (high byte)}$                                                                                                                          |
| Allected liag(s) | TC2 TC1 TO PD OV Z AC C                                                                                                                                                 |
|                  |                                                                                                                                                                         |
|                  |                                                                                                                                                                         |
| TABRDL [m]       | Move the ROM code (last page) to TBLH and data memory                                                                                                                   |
| Description      | The low byte of ROM code (last page) addressed by the table pointer (TBLP) is moved to                                                                                  |
|                  | the data memory and the high byte transferred to TBLH directly.                                                                                                         |
| Operation        | $[m] \leftarrow ROM \text{ code (low byte)}$                                                                                                                            |
|                  | $TBLH \leftarrow POM  code (high  byte)$                                                                                                                                |
| Affected flag(s) |                                                                                                                                                                         |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                 |
|                  |                                                                                                                                                                         |



| XOR A,[m]        | Logica                                                                                                                                         | XOR a               | ccumula | ator with | i data m | emory        |      |   |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|-----------|----------|--------------|------|---|--|--|
| Description      | Data in the accumulator and the indicated data memory perform a bitwise logical sive_OR operation and the result is stored in the accumulator. |                     |         |           |          |              |      |   |  |  |
| Operation        | ACC ←                                                                                                                                          | - ACC "             | XOR" [r | n]        |          |              |      |   |  |  |
| Affected flag(s) |                                                                                                                                                |                     |         |           |          |              |      |   |  |  |
|                  | TC2                                                                                                                                            | TC1                 | ТО      | PD        | OV       | Z            | AC   | С |  |  |
|                  | _                                                                                                                                              |                     |         | _         |          | $\checkmark$ |      |   |  |  |
|                  |                                                                                                                                                |                     |         |           |          |              | 1    |   |  |  |
| XORM A,[m]       | Logica                                                                                                                                         | XOR da              | ata men | nory wit  | h the ac | cumula       | ator |   |  |  |
| Description      |                                                                                                                                                | the ind<br>R opera  |         |           | -        |              |      | • |  |  |
| Operation        | [m] ← .                                                                                                                                        | ACC "X              | OR" [m] |           |          |              |      |   |  |  |
| Affected flag(s) |                                                                                                                                                |                     |         |           |          |              |      |   |  |  |
|                  | TC2                                                                                                                                            | TC1                 | ТО      | PD        | OV       | Z            | AC   | С |  |  |
|                  | _                                                                                                                                              | _                   | _       | _         |          | $\checkmark$ | _    | _ |  |  |
|                  |                                                                                                                                                |                     |         |           |          |              |      |   |  |  |
| XOR A,x          | Logica                                                                                                                                         | XOR in              | nmediat | e data t  | o the ac | cumula       | ator |   |  |  |
| Description      |                                                                                                                                                | the acc<br>. The re |         |           | •        |              | •    |   |  |  |
| Operation        | ACC ←                                                                                                                                          | - ACC "             | XOR″ x  |           |          |              |      |   |  |  |
| Affected flag(s) |                                                                                                                                                |                     |         |           |          |              |      |   |  |  |
|                  | TC2                                                                                                                                            | TC1                 | ТО      | PD        | OV       | Z            | AC   | С |  |  |
|                  | _                                                                                                                                              | _                   | _       | _         |          |              |      |   |  |  |



Holtek Semiconductor Inc. (Headquarters) No.3, Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Sales Office)

11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan Tel: 886-2-2782-9635 Fax: 886-2-2782-9636 Fax: 886-2-2782-7128 (International sales hotline)

# Holtek Semiconductor (Hong Kong) Ltd.

RM.711, Tower 2, Cheung Sha Wan Plaza, 833 Cheung Sha Wan Rd., Kowloon, Hong Kong Tel: 852-2-745-8288 Fax: 852-2-742-8657

#### Holtek Semiconductor (Shanghai) Inc.

7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn

# Holmate Technology Corp.

48531 Warm Springs Boulevard, Suite 413, Fremont, CA 94539 Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com

Copyright © 2002 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.