# **Agilent HCPL-0738 High Speed CMOS Optocoupler**Data Sheet #### **Description** The HCPL-0738 is a dual-channel 15 MBd CMOS optocoupler in SOIC-8 package. The HCPL-0738 optocoupler utilizes the latest CMOS IC technology to achieve outstanding performance with very low power consumption. Basic building blocks of HCPL-0738 are high speed LEDs and CMOS detector ICs. Agilent also offers the same performance in the single channel version, HCPL-0708. Each detector incorporates an integrated photodiode, a high speed transimpedance amplifier, and a voltage comparator with an output driver. #### **Functional Diagram** #### **Truth Table** | LED | V <sub>O</sub> , Output | |-----|-------------------------| | OFF | Н | | ON | L | Note: A 0.1 $\mu F$ bypass capacitor must be connected between pins 5 and 8. #### **Features** - 15 ns typical pulse width distortion - 40 ns maximum prop. delay skew - 20 ns typical prop. delay - High speed: 15 MBd - + 5 V CMOS compatibility - 10 kV/µS minimum common mode rejection - -40 to 100°C temperature range - Safety and regulatory approvals - -UL recognized (2500 V rms for 1 minute per UL 1577) - CSA component acceptance notice #5. - -VDE 0884 (TUV) approved for HCPL-0738 Option 060 #### **Applications** - PDP (plasma display panel) - Digital field bus isolation: DeviceNet, SDS, Profibus - Multiplexed data transmission - Computer peripheral interface - Microprocessor system interface - DC/DC converter **CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. #### **Selection Guide** #### **Small Outline SO-8** HCPL-0738 #### **Ordering Information** Specify Part Number followed by Option Number (if desired). Example HCPL-0738 -060 = VDE0884 Option HCPL-0738 -500 = Tape and Reel Packaging Option No Option Code contains 100 units per tube. Option 500 contains 1500 units per reel. Option data sheets available. Contact Agilent Technologies sales representative or authorized distributor. ### Package Outline Drawing HCPL-0738 Outline Drawing (Small Outline SO-8 Package) \*TOTAL PACKAGE LENGTH (INCLUSIVE OF MOLD FLASH) $5.207 \pm 0.254 \ (0.205 \pm 0.010)$ DIMENSIONS IN MILLIMETERS AND (INCHES). LEAD COPLANARITY = 0.10 mm (0.004 INCHES) MAX. #### **Solder Reflow Temperature Profile** #### **Regulatory Information** The HCPL-0738 has been approved by the following organizations: #### UL Recognized under UL 1577, component recognition program, File E55361. #### **CSA** Approved under CSA Component Acceptance Notice #5, File CA88324. #### TUV Approved according to VDE 0884/06.92, Certificate R9650938. #### Insulation and Safety Related Specifications (approval pending) | Parameter | Symbol | Value | Units | Conditions | |------------------------------------------------------|--------|-------|-------|-----------------------------------------------------------------------------------------------| | Minimum External Air Gap<br>(Clearance) | L(101) | 4.9 | mm | Measured from input terminals to output terminals, shortest distance through air. | | Minimum External Tracking (Creepage) | L(102) | 4.8 | mm | Measured from input terminals to output terminals, shortest distance path along body. | | Minimum Internal Plastic Gap<br>(Internal Clearance) | | 0.08 | mm | Insulation thickness between emitter and detector; also known as distance through insulation. | | Tracking Resistance<br>(Comparative Tracking Index) | CTI | ≥ 175 | Volts | DIN IEC 112/VDE 0303 Part 1 | | Isolation Group | | Illa | | Material Group (DIN VDE 0110, 1/89, Table 1) | All Agilent data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered. There are recommended techniques such as grooves and ribs which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level. #### **Absolute Maximum Ratings** | Parameter | Symbol | Minimum | Maximum | Units | | | | | |-----------------------------------|----------------|--------------------------------------------------|-----------------------|-------|--|--|--|--| | Storage Temperature | T <sub>S</sub> | <b>–</b> 55 | 125 | °C | | | | | | Ambient Operating Temperature | T <sub>A</sub> | -40 | 100 | °C | | | | | | Supply Voltage | $V_{DD}$ | 0 | 6.0 | Volts | | | | | | Output Voltage | V <sub>0</sub> | -0.5 | V <sub>DD</sub> + 0.5 | Volts | | | | | | Average Forward Input Current | l <sub>F</sub> | l <sub>F</sub> — 20 | | | | | | | | Average Output Current | I <sub>0</sub> | I <sub>0</sub> — 2 mA | | | | | | | | Lead Solder Temperature | 260°C for 10 s | 260°C for 10 seconds, 1.6 mm below seating plane | | | | | | | | Solder Reflow Temperature Profile | See Solder Re | See Solder Reflow Thermal Profile section | | | | | | | | | | | | | | | | | #### **Recommended Operating Conditions** | Parameter | Symbol | Minimum | Maximum | Units | | |-------------------------------|----------------|------------|---------|-------|--| | Ambient Operating Temperature | T <sub>A</sub> | <b>-40</b> | 100 | °C | | | Supply Voltages | $V_{DD}$ | 4.5 | 5.5 | V | | | Input Current (ON) | l <sub>F</sub> | 10 | 16 | mA | | #### **Electrical Specifications** Over recommended temperature (T<sub>A</sub> = $-40^{\circ}$ C to $+100^{\circ}$ C) and 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. All typical specifications are at T<sub>A</sub> = $25^{\circ}$ C, V<sub>DD</sub> = +5 V. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Notes | |-------------------------------------|------------------|------|------|------|-------|---------------------------------------------|------|-------| | Input Forward Voltage | V <sub>F</sub> | 1.3 | 1.5 | 1.8 | V | I <sub>F</sub> = 12 mA | 1 | | | Input Reverse Breakdown<br>Voltage | BV <sub>R</sub> | 5 | | | V | I <sub>R</sub> = 10 μA | | | | Logic High Output Voltage | V <sub>OH</sub> | 4.0 | 5 | | V | $I_F = 0$ , $I_0 = -20 \mu A$ | | | | Logic Low Output Voltage | V <sub>OL</sub> | | 0.01 | 0.1 | V | $I_F = 12 \text{ mA}, I_0 = 20 \mu\text{A}$ | | | | Input Threshold Current | I <sub>TH</sub> | | 4.5 | 8.2 | mA | I <sub>0L</sub> = 20 μA 2 | | | | Logic Low Output Supply<br>Current | I <sub>DDL</sub> | | 10 | 18.0 | mA | I <sub>F</sub> = 12 mA 4 | | | | Logic High Output Supply<br>Current | I <sub>DDH</sub> | | 8 | 15.0 | mA | $I_F = 0 \text{ mA}$ 3 | | | #### **Switching Specifications** Over recommended temperature (T<sub>A</sub> = $-40^{\circ}$ C to $+100^{\circ}$ C) and 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. All typical specifications are at T<sub>A</sub> = $25^{\circ}$ C, V<sub>DD</sub> = +5 V. | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | Fig. | Notes | |--------------------------------------------------------|--------------------|------|------|------|-------|-------------------------------------------------------------------------------------|------|-------| | Propagation Delay Time<br>to Logic Low Output | t <sub>PHL</sub> | 20 | 35 | 60 | ns | $I_F = 12 \text{ mA}, C_L = 15 \text{ pF}$<br>CMOS Signal Levels | 5 | 1 | | Propagation Delay Time<br>to Logic High Output | t <sub>PLH</sub> | 11 | 20 | 60 | ns | $I_F = 12 \text{ mA}, C_L = 15 \text{ pF}$<br>CMOS Signal Levels | 5 | 1 | | Pulse Width | PW | 100 | | | ns | | | | | Pulse Width Distortion | IPWDI | 0 | 15 | 30 | ns | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels | 5 | 2 | | Propagation Delay Skew | t <sub>PSK</sub> | | | 40 | ns | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels | | 3 | | Output Rise Time<br>(10% – 90%) | t <sub>R</sub> | | 20 | | ns | I <sub>F</sub> = 0 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels | | | | Output Fall Time<br>(90% – 10%) | t <sub>F</sub> | | 25 | | ns | $I_F = 12 \text{ mA, } C_L = 15 \text{ pF}$ CMOS Signal Levels | | | | Common Mode Transient<br>Immunity at Logic High Output | ICM <sub>H</sub> I | 10 | 15 | | kV/μS | $V/\mu S$ $V_{CM} = 1000 \text{ V}, T_A = 25^{\circ}\text{C},$ $I_F = 0 \text{ mA}$ | | 4 | | Common Mode Transient<br>Immunity at Logic Low Output | ICM <sub>L</sub> I | 10 | 15 | | kV/μS | $V_{CM} = 1000 \text{ V}, T_A = 25^{\circ}\text{C},$ $I_F = 12 \text{ mA}$ | | 5 | #### **Package Characteristics** All typicals at $T_A = 25^{\circ}C$ . | Parameter | Symbol | Min. | Тур. | Max. | Units | Test Conditions | |---------------------------------------------|------------------|------|------------------|------|-------|-------------------------------------------------------------------------| | Input-Output Insulation | I <sub>I-0</sub> | | | 1 | μΑ | 45% RH, t = 5 s<br>V <sub>I-0</sub> = 3 kV DC,<br>T <sub>A</sub> = 25°C | | Input-Output Momentary<br>Withstand Voltage | V <sub>ISO</sub> | 2500 | | | V rms | RH $\leq$ 50%, t = 1 min.,<br>T <sub>A</sub> = 25°C | | Input-Output Resistance | R <sub>I-0</sub> | | 10 <sup>12</sup> | | Ω | V <sub>I-0</sub> = 500 V DC | | Input-Output Capacitance | C <sub>I-O</sub> | | 0.6 | | pF | f = 1 MHz, T <sub>A</sub> = 25°C | #### Notes: - 1. tphL propagation delay is measured from the 50% level on the rising edge of the input pulse to the 2.5 V level of the falling edge of the V<sub>0</sub> signal. tpLH propagation delay is measured from the 50% level on the falling edge of the input pulse to the 2.5 V level of the rising edge of the V<sub>0</sub> signal. - 2. PWD is defined as $|t_{PHL} t_{PLH}|$ . - 3. tpsk is equal to the magnitude of the worst case difference in tphL and/or tpLH that will be seen between units at any given temperature within the recommended operating conditions. - 4. CMH is the maximum tolerable rate of rise of the common mode voltage to assure that the output will remain in a high logic state. - 5. CM<sub>1</sub> is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state. V<sub>DD</sub> = 5.0 V V<sub>DD</sub> = 5.0 V V<sub>DD</sub> = 5.0 V V<sub>DD</sub> = 20 μA 1th1 1th2 Figure 1. Typical input diode forward characteristic. Figure 2. Typical input threshold current vs. temperature. Figure 3. Typical logic high O/P supply current vs. temperature. Figure 5. Typical switching speed vs. pulse input current. #### **Application Information** #### **Bypassing and PC Board Layout** The HCPL-0738 optocoupler is extremely easy to use. No external interface circuitry is required because the HCPL-0738 uses high-speed CMOS IC technology allowing CMOS logic to be connected directly to the inputs and outputs. As shown in Figure 6, the only external component required for proper operation is the bypass capacitor. Capacitor values should be between 0.01 $\mu$ F and 0.1 $\mu$ F. For each capacitor, the total lead length between both ends of the capacitor and the power-supply pins should not exceed 20 mm. Figure 6. Recommended printed circuit board layout. ## Propagation Delay, Pulse-Width Distortion, and Propagation Delay Skew Propagation delay is a figure of merit which describes how quickly a logic signal propagates through a system. The propagation delay from low to high $(t_{PLH})$ is the amount of time required for an input signal to propagate to the output, causing the output to change from low to high. Similarly, the propagation delay from high to low ( $t_{PHL}$ ) is the amount of time required for the input signal to propagate to the output, causing the output to change from high to low (see Figure 7). Pulse-width distortion (PWD) results when $t_{\rm PLH}$ and $t_{\rm PHL}$ differ in value. PWD is defined as the difference between $t_{\rm PLH}$ and $t_{\rm PHL}$ and often determines the maximum data rate capability of a transmission system. PWD can be expressed in percent by dividing the PWD (in ns) by the minimum pulse width (in ns) being transmitted. Typically, PWD on the order of 20-30% of the minimum pulse width is tolerable; the exact figure depends on the particular application (RS232, RS422, T-1, etc.). Propagation delay skew, t<sub>PSK</sub>, is an important parameter to consider in parallel data applications where synchronization of signals on parallel data lines is a concern. If the parallel data is being sent through a group of optocouplers, differences in propagation delays will cause the data to arrive at the outputs of the optocouplers at different times. If this difference in propagation delays is large enough, it will determine the maximum rate at which parallel data can be sent through the optocouplers. Propagation delay skew is defined as the difference between the minimum and maximum propagation delays, either t<sub>PLH</sub> or t<sub>PHL</sub>, for any given group of optocouplers which are operating under the same conditions (i.e., the same supply voltage, output load, and operating temperature). As illustrated in Figure 8, if the inputs of a group of optocouplers are switched either ON or OFF at the same time, $t_{PSK}$ is the difference between the shortest propagation delay, either $t_{PLH}$ or $t_{PHL}$ , and the longest propagation delay, either $t_{\rm PLH}$ or $t_{\rm PHL}$ As mentioned earlier, t<sub>PSK</sub> can determine the maximum parallel data transmission rate. Figure 8 is the timing diagram of a typical parallel data application with both the clock and the data lines being sent through optocouplers. The figure shows data and clock signals at the inputs and outputs of the optocouplers. To obtain the maximum data transmission rate, both edges of the clock signal are being used to clock the data; if only one edge were used, the clock signal would need to be twice as fast. Propagation delay skew represents the uncertainty of where an edge might be after being sent through an optocoupler. Figure 7 shows that there will be uncertainty in both the data and the clock lines. It is important that these two areas of uncertainty not overlap, otherwise the clock signal might arrive before all of the data outputs have settled, or some of the data outputs may start to change before the clock signal has arrived. From these considerations, the absolute minimum pulse width that can be sent through optocouplers in a parallel application is twice $t_{PSK}$ . A cautious design should use a slightly longer pulse width to ensure that any additional uncertainty in the rest of the circuit does not cause a problem. The t<sub>PSK</sub> specified optocouplers offer the advantages of guaranteed specifications for propagation delays, pulse-width distortion and propagation delay skew over the recommended temperature, and power supply ranges. Figure 7. Propagation delay skew waveform. Figure 8. Parallel data transmission example. #### www.agilent.com/semiconductors For product information and a complete list of distributors, please go to our web site. For technical assistance call: Americas/Canada: +1 (800) 235-0312 or (408) 654-8675 Europe: +49 (0) 6441 92460 China: 10800 650 0017 Hong Kong: (+65) 6271 2451 India, Australia, New Zealand: (+65) 6271 2394 Japan: (+81 3) 3335-8152(Domestic/International), or 0120-61-1280(Domestic Only) Korea: (+65) 6271 2194 Malaysia, Singapore: (+65) 6271 2054 Taiwan: (+65) 6271 2654 Data subject to change. Copyright © 2002 Agilent Technologies, Inc. Obsoletes 5988-6493EN April 24, 2002 5988-6493EN