

# Agilent HCPL-0708 High Speed CMOS Optocoupler Data Sheet

#### **Description**

Available in SO-8 package, the HCPL-0708 optocoupler utilizes the latest CMOS IC technology to achieve outstanding performance with very low power consumption. Basic building blocks of the HCPL-

0708 are a high speed LED and a CMOS detector IC. The detector incorporates an integrated photodiode, a high-speed transimpedance amplifier, and a voltage comparator with an output driver.

#### **Functional Diagram**



TRUTH TABLE

| INCIII IABEE |                         |  |  |  |  |  |
|--------------|-------------------------|--|--|--|--|--|
| LED          | V <sub>O</sub> , OUTPUT |  |  |  |  |  |
| OFF          | Н                       |  |  |  |  |  |
| ON           | L                       |  |  |  |  |  |

\*A 0.1 µF bypass capacitor must be connected between pins 5 and 8.

#### **Features**

- +5 V CMOS compatibility
- 15 ns typical pulse width distortion
- 30 ns max. pulse width distortion
- 40 ns max. propagation delay skew
- High speed: 15 MBd
- 60 ns max. propagation delay
- 10 kV/µs minimum common mode rejection
- -40 to 100°C temperature range
- Safety and regulatory approvals pending
  - UL recognized
     2500 V rms for 1 min. per
     UL 1577 for HCPL-0708
  - CSA component acceptance Notice #5
  - VDE 0884 (TUV) approved for HCPL-0708 Option 060

#### **Applications**

- Scan drive in PDP
- Digital field bus isolation: DeviceNet, SDS, Profibus
- Multiplexed data transmission
- Computer peripheral interface
- Microprocessor system interface
- DC/DC converter

**CAUTION:** It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.



#### **Ordering Information**

Specify Part Number followed by Option Number (if desired)

#### Example



#### **Package Outline Drawing**

HCPL-0708 (Small Outline SO-8 Package)





DIMENSIONS IN MILLIMETERS AND (INCHES).
LEAD COPLANARITY = 0.10 mm (0.004 INCHES).
\*OPTION 500 NOT MARKED.

#### **Solder Reflow Thermal Profile**



#### **Regulatory Information**

The HCPL-0708 has been approved by the following organizations:

#### UL

Recognized under UL 1577, component recognition program, File E55361.

#### CSA

Approved under CSA Component Acceptance Notice #5, File CA88324.

#### **VDE**

Approved according to VDE 0884/06.92, File 6591-23-4880-1005.

#### TUV

Approved according to VDE 0884/06.92, Certificate R9650938.

#### **Insulation and Safety Related Specifications**

| Parameter                                            | Symbol | Value | Units | Conditions                                                                                    |
|------------------------------------------------------|--------|-------|-------|-----------------------------------------------------------------------------------------------|
| Minimum External Air<br>Gap (Clearance)              | L(101) | 4.9   | mm    | Measured from input terminals to output terminals, shortest distance through air.             |
| Minimum External<br>Tracking (Creepage)              | L(102) | 4.8   | mm    | Measured from input terminals to output terminals, shortest distance path along body.         |
| Minimum Internal Plastic<br>Gap (Internal Clearance) |        | 0.08  | mm    | Insulation thickness between emitter and detector; also known as distance through insulation. |
| Tracking Resistance<br>(Comparative Tracking Index)  | СТІ    | ≥175  | Volts | DIN IEC 112/VDE 0303 Part 1                                                                   |
| Isolation Group                                      |        | Illa  |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                                  |

All Agilent data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit

board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered.

There are recommended techniques such as grooves and ribs which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level.

#### **VDE 0884 Insulation Related Characteristics (Option 060)**

| Description                                                       | Symbol                | HCPL-0708 Option 060 | Units  |
|-------------------------------------------------------------------|-----------------------|----------------------|--------|
| Installation classification per DIN VDE 0110/1.89, Table 1        |                       |                      |        |
| for rated mains voltage ≤150 V rms                                |                       | I-IV                 |        |
| for rated mains voltage ≤300 V rms                                |                       | 1-111                |        |
| for rated mains voltage ≤450 V rms                                |                       |                      |        |
| Climatic Classification                                           |                       | 55/85/21             |        |
| Pollution Degree (DIN VDE 0110/1.89)                              |                       | 2                    |        |
| Maximum Working Insulation Voltage                                | V <sub>IORM</sub>     | 560                  | V peak |
| Input to Output Test Voltage, Method b†                           | $V_{PR}$              | 1050                 | V peak |
| V <sub>IORM</sub> x 1.875 = V <sub>PR</sub> , 100% Production     |                       |                      |        |
| Test with $t_m = 1$ sec, Partial Discharge $< 5$ pC               |                       |                      |        |
| Input to Output Test Voltage, Method a†                           | $V_{PR}$              | 840                  | V peak |
| $V_{IORM}$ x 1.5 = $V_{PR}$ , Type and Sample Test,               |                       |                      |        |
| $t_m$ = 60 sec, Partial Discharge < 5 pC                          |                       |                      |        |
| Highest Allowable Overvoltage†                                    | $V_{IOTM}$            | 4000                 | V peak |
| (Transient Overvoltage, t <sub>ini</sub> = 10 sec)                |                       |                      |        |
| Safety Limiting Values                                            |                       |                      |        |
| (Maximum values allowed in the event of a failure,                |                       |                      |        |
| also see Thermal Derating curve, Figure 11.)                      |                       |                      |        |
| Case Temperature                                                  | $T_S$                 | 150                  | °C     |
| Input Current                                                     | I <sub>S,INPUT</sub>  | 150                  | mA     |
| Output Power                                                      | P <sub>S,OUTPUT</sub> | 600                  | mW     |
| Insulation Resistance at T <sub>S</sub> , V <sub>10</sub> = 500 V | R <sub>IO</sub>       | ≥10 <sup>9</sup>     | Ω      |

†Refer to the front of the optocoupler section of the *Isolation and Control Component Designer's Catalog*, under Product Safety Regulations section (VDE 0884), for a detailed description.

Note: These optocouplers are suitable for "safe electrical isolation" only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits.

Note: The surface mount classification is Class A in accordance with CECC 00802.

#### **Absolute Maximum Ratings**

| Parameter                                    | Symbol                                        | Min.                 | Max.                  | Units           | Figure |  |
|----------------------------------------------|-----------------------------------------------|----------------------|-----------------------|-----------------|--------|--|
| Storage Temperature                          | T <sub>S</sub>                                | <b>–</b> 55          | 125                   | °C              |        |  |
| Ambient Operating Temperature <sup>[1]</sup> | T <sub>A</sub>                                | -40                  | +100                  | °C              |        |  |
| Supply Voltages                              | $V_{DD}$                                      | 0                    | 6                     | Volts           |        |  |
| Output Voltage                               | V <sub>0</sub>                                | -0.5                 | V <sub>DD2</sub> +0.5 | Volts           |        |  |
| Average Output Current                       | I <sub>0</sub>                                |                      | 2                     | mA              |        |  |
| Average Forward Input Current                | I <sub>F</sub>                                |                      | 20                    | mA              |        |  |
| Lead Solder Temperature                      | 260°C for 10 sec., 1.6 mm below seating plane |                      |                       |                 |        |  |
| Solder Reflow Temperature Profile            |                                               | See <b>Solder Re</b> | flow Temperature      | Profile Section | า      |  |

#### **Recommended Operating Conditions**

| Parameter                     | Symbol            | Min. | Max. | Units | Figure |
|-------------------------------|-------------------|------|------|-------|--------|
| Ambient Operating Temperature | T <sub>A</sub>    | -40  | +100 | °C    |        |
| Supply Voltages               | $V_{\mathrm{DD}}$ | 4.5  | 5.5  | V     |        |
| Input Current (ON)            | I <sub>F</sub>    | 10   | 16   | mA    | 1, 2   |

#### **Electrical Specifications**

Over recommended temperature (T  $_A$  =  $-40\,^{\circ}$  C to  $+100\,^{\circ}$  C) and 4.5 V  $\leq~$  V  $_{DD} \leq 5.5$  V. All typical specifications are at T  $_A$  =  $25\,^{\circ}$  C, V  $_{DD}$  = +5 V.

| Parameter                           | Symbol           | Min. | Тур. | Max. | Units | Test Conditions                             | Fig. | Notes |
|-------------------------------------|------------------|------|------|------|-------|---------------------------------------------|------|-------|
| Input Forward Voltage               | V <sub>F</sub>   | 1.3  | 1.5  | 1.8  | V     | I <sub>F</sub> = 12 mA                      | 1    |       |
| Input Reverse<br>Breakdown Voltage  | BV <sub>R</sub>  | 5    |      |      | V     | Ι <sub>R</sub> = 10 μΑ                      |      |       |
| Logic High Output<br>Voltage        | V <sub>OH</sub>  | 4.0  | 4.8  |      | V     | $I_F = 0$ , $I_0 = -20 \mu A$               |      |       |
| Logic Low Output<br>Voltage         | V <sub>OL</sub>  |      | 0.01 | 0.1  | V     | $I_F = 12 \text{ mA}, I_0 = 20 \mu\text{A}$ |      |       |
| Input Threshold Current             | I <sub>TH</sub>  |      |      | 8.2  | mA    | $I_{0L} = 20  \mu A$                        | 2    |       |
| Logic Low Output<br>Supply Current  | I <sub>DDL</sub> |      | 6.0  | 14.0 | mA    | I <sub>F</sub> = 12 mA                      | 4    |       |
| Logic High Output<br>Supply Current | I <sub>DDH</sub> |      | 4.5  | 11.0 | mA    | I <sub>F</sub> = 0                          | 3    |       |

#### **Switching Specifications**

Over recommended temperature (T<sub>A</sub> =  $-40^{\circ}$ C to  $+100^{\circ}$ C) and 4.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V. All typical specifications are at T<sub>A</sub> =  $25^{\circ}$ C, V<sub>DD</sub> = +5 V.

| Parameter                                                 | Symbol             | Min. | Тур. | Max. | Units | Test Conditions                                                             | Fig. | Notes |
|-----------------------------------------------------------|--------------------|------|------|------|-------|-----------------------------------------------------------------------------|------|-------|
| Propagation Delay Time to Logic Low Output                | t <sub>PHL</sub>   | 20   | 35   | 60   | ns    | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels        | 5    | 1     |
| Propagation Delay Time to Logic High Output               | t <sub>PLH</sub>   | 13   | 21   | 60   | ns    | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels        | 5    | 1     |
| Pulse Width                                               | PW                 | 100  |      |      | ns    |                                                                             |      |       |
| Pulse Width Distortion                                    | IPWDI              | 0    | 14   | 30   | ns    | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels        | 2    | 2     |
| Propagation Delay Skew                                    | t <sub>PSK</sub>   |      |      | 40   | ns    | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels        | 3    | 3     |
| Output Rise Time<br>(10 - 90%)                            | t <sub>R</sub>     |      | 20   |      | ns    | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels        |      |       |
| Output Fall Time<br>(90 - 10%)                            | t <sub>F</sub>     |      | 25   |      | ns    | I <sub>F</sub> = 12 mA, C <sub>L</sub> = 15 pF<br>CMOS Signal Levels        |      |       |
| Common Mode<br>Transient Immunity at<br>Logic High Output | ICM <sub>H</sub> I | 10   | 15   |      | kV/μs | $V_{CM} = 1000 \text{ V}, T_A = 25^{\circ}\text{C},$ $I_F = 0 \text{ mA}$   | 4    | 4     |
| Common Mode<br>Transient Immunity at<br>Logic Low Output  | ICM <sub>L</sub> I | 10   | 15   |      | kV/μs | $V_{CM} = 1000 \text{ V, } T_A = 25^{\circ}\text{C,}$ $I_F = 12 \text{ mA}$ | 5    | 5     |

#### **Package Characteristics**

All Typicals at  $T_A = 25^{\circ}C$ .

| Parameter                                   | Symbol           | Min. | Тур.             | Max. | Units | Test Conditions                                                         |
|---------------------------------------------|------------------|------|------------------|------|-------|-------------------------------------------------------------------------|
| Input-Output Insulation                     | I <sub>I-0</sub> |      |                  | 1    | μА    | 45% RH, t = 5 s<br>V <sub>I-0</sub> = 3 kV dc,<br>T <sub>A</sub> = 25°C |
| Input-Output Momentary<br>Withstand Voltage | V <sub>ISO</sub> | 2500 |                  |      | Vrms  | RH ≤ 50%, t = 1 min.,<br>T <sub>A</sub> = 25°C                          |
| Input-Output Resistance                     | R <sub>I-0</sub> |      | 10 <sup>12</sup> |      | Ω     | $V_{I-0} = 500 \text{ V dc}$                                            |
| Input-Output Capacitance                    | C <sub>I-0</sub> |      | 0.6              |      | pF    | f = 1 MHz, T <sub>A</sub> = 25°C                                        |

#### Notes:

- 1.  $t_{PHL}$  propagation delay is measured from the 50% level on the rising edge of the input pulse to the 2.5 V level of the falling edge of the  $V_O$  signal.  $t_{PLH}$  propagation delay is measured from the 50% level on the falling edge of the input pulse to the 2.5 V level of the rising edge of the  $V_O$  signal.
- 2. PWD is defined as  $|t_{PHL} t_{PLH}|$ .
- 3.  $t_{PSK}$  is equal to the magnitude of the worst case difference in  $t_{PHL}$  and/or  $t_{PLH}$  that will be seen between units at any given temperature within the recommended operating conditions.
- $4.\ CM_H$  is the maximum tolerable rate of rise of the common mode voltage to assure that the output will remain in a high logic state.
- $5.\ CM_L$  is the maximum tolerable rate of fall of the common mode voltage to assure that the output will remain in a low logic state.





Figure 1. Typical input diode forward characteristic.

 $\label{eq:Figure 2.} \textbf{Figure 2. Typical input threshold current vs.} \\ \textbf{temperature.}$ 

Figure 3. Typical logic high O/P supply current vs. temperature.





Figure 4. Typical logic low O/P supply current vs. temperature.

Figure 5. Typical switching speed vs. pulse input current.

### Application Information Bypassing and PC Board Layout

The HCPL-0708 optocoupler is extremely easy to use. No external interface circuitry is required because the HCPL-0708 uses high-speed CMOS IC technology allowing CMOS logic

to be connected directly to the inputs and outputs.

As shown in Figure 6, the only external component required for proper operation is the bypass capacitor. Capacitor values should be between 0.01 µF and

 $0.1~\mu F$ . For each capacitor, the total lead length between both ends of the capacitor and the power-supply pins should not exceed 20 mm. Figure 7 illustrates the recommended printed circuit board layout for the HPCL-0708.



Figure 6. Recommended printed circuit board layout.



Figure 7. Recommended printed circuit board layout.

## Propagation Delay, Pulse-Width Distortion and Propagation Delay Skew

Propagation Delay is a figure of merit which describes how quickly a logic signal propagates through a system. The propagation delay from low to high  $(t_{PLH})$  is the amount of time required for an input signal to propagate to the output, causing the output to change from low to high. Similarly, the propagation delay from high to low  $(t_{PHL})$  is the

amount of time required for the input signal to propagate to the output, causing the output to change from high to low. See Figure 8.



Figure 8.

Pulse-width distortion (PWD) is the difference between  $t_{PHL}$  and  $t_{PLH}$  and often determines the maximum data rate capability of a transmission system. PWD can be expressed in percent by dividing the PWD (in ns) by the minimum pulse width (in ns) being transmitted. Typically, PWD on the order of 20 - 30% of the minimum pulse width is tolerable; the exact figure depends on the particular application.

Propagation delay skew, t<sub>PSK</sub>, is an important parameter to consider in parallel data applications where synchronization of signals on parallel data lines is a concern. If the parallel data is

being sent through a group of optocouplers, differences in propagation delays will cause the data to arrive at the outputs of the optocouplers at different times. If this difference in propagation delay is large enough it will determine the maximum rate at which parallel data can be sent through the optocouplers.

Propagation delay skew is defined as the difference between the minimum and maximum propagation delays, either  $t_{\rm PLH}$  or  $t_{\rm PHL}$ , for any given group of optocouplers which are operating under the same conditions (i.e., the same drive current, supply voltage, output load, and operating temperature). As illustrated in

Figure 9, if the inputs of a group of optocouplers are switched either ON or OFF at the same time,  $t_{PSK}$  is the difference between the shortest propagation delay, either  $t_{PLH}$  or  $t_{PHL}$ , and the longest propagation delay, either  $t_{PLH}$  or  $t_{PHL}$ .

As mentioned earlier, t<sub>PSK</sub> can determine the maximum parallel data transmission rate. Figure 10 is the timing diagram of a typical parallel data application with both the clock and data lines being sent through the optocouplers. The figure shows data and clock signals at the inputs and outputs of the optocouplers. In this case the data is assumed to be clocked off of the rising edge of the clock.



Figure 9. Propagation delay skew waveform.



Figure 10. Parallel data transmission example.

Propagation delay skew represents the uncertainty of where an edge might be after being sent through an optocoupler. Figure 10 shows that there will be uncertainty in both the data and clock lines. It is important that these two areas of uncertainty not overlap, otherwise the clock signal might arrive before all of the data outputs have settled, or some of the data outputs may

start to change before the clock signal has arrived. From these considerations, the absolute minimum pulse width that can be sent through optocouplers in a parallel application is twice  $t_{\rm PSK}$ . A cautious design should use a slightly longer pulse width to ensure that any additional uncertainty in the rest of the circuit does not cause a problem.

The HCPL-0708 optocouplers offer the advantage of guaranteed specifications for propagation delays, pulse-width distortion, and propagation delay skew over the recommended temperature and power supply ranges.

#### www.agilent.com/semiconductors

For product information and a complete list of distributors, please go to our web site.

For technical assistance call:

Americas/Canada: +1 (800) 235-0312 or

(408) 654-8675

Europe: +49 (0) 6441 92460 China: 10800 650 0017 Hong Kong: (+65) 6271 2451

India, Australia, New Zealand: (+65) 6271 2394 Japan: (+81 3) 3335-8152(Domestic/International), or 0120-61-1280(Domestic Only)

Korea: (+65) 6271 2194

Malaysia, Singapore: (+65) 6271 2054

Taiwan: (+65) 6271 2654

Data subject to change.

Copyright © 2002 Agilent Technologies, Inc.

Obsoletes 5988-3611EN

April 22, 2002 5988-6492EN

