# **HAT1054R**

# Silicon P Channel Power MOS FET High Speed Power Switching

# **HITACHI**

Target Specification 1st. Edition Dec. 1999

#### **Features**

- Low on-resistance
- Capable of 2.5 V gate drive
- Low drive current
- High density mounting

### **Outline**





### **HAT1054R**

## **Absolute Maximum Ratings** $(Ta = 25^{\circ}C)$

| Item                                   | Symbol               | Ratings     | Unit |
|----------------------------------------|----------------------|-------------|------|
| Drain to source voltage                | V <sub>DSS</sub>     | -20         | V    |
| Gate to source voltage                 | V <sub>GSS</sub>     | ±12         | V    |
| Drain current                          | I <sub>D</sub>       | -6          | A    |
| Drain peak current                     | I Note1              | -48         | A    |
| Body-drain diode reverse drain current | I <sub>DR</sub>      | -6          | A    |
| Channel dissipation                    | Pch Note2            | 2           | W    |
| Channel dissipation                    | Pch <sup>Note3</sup> | 3           | W    |
| Channel temperature                    | Tch                  | 150         | °C   |
| Storage temperature                    | Tstg                 | -55 to +150 | °C   |

Note: 1. PW  $\leq$  10 $\mu$ s, duty cycle  $\leq$  1 %

- 2. 1 Drive operation : When using the glass epoxy board (FR4 40 x 40 x 1.6 mm), PW $\leq$  10s
- 3. 2 Drive operation : When using the glass epoxy board (FR4 40 x 40 x 1.6 mm), PW $\leq$  10s

## **Electrical Characteristics** (Ta = 25°C)

| Item                            | Symbol               | Min  | Тур     | Max     | Unit | <b>Test Conditions</b>                                      |
|---------------------------------|----------------------|------|---------|---------|------|-------------------------------------------------------------|
| Drain to source breakdown       | $V_{(BR)DSS}$        | -20  | _       | _       | V    | $I_{D} = -10 \text{mA}, \ V_{GS} = 0$                       |
| voltage                         |                      |      |         |         |      |                                                             |
| Gate to source breakdown        | V <sub>(BR)GSS</sub> | ±12  | _       | _       | V    | $I_{G} = \pm 100 \mu A, V_{DS} = 0$                         |
| voltage                         |                      |      |         |         |      |                                                             |
| Gate to source leak current     | I <sub>GSS</sub>     | _    | _       | ±10     | μΑ   | $V_{GS} = \pm 10V, V_{DS} = 0$                              |
| Zero gate voltege drain current | I <sub>DSS</sub>     | _    | _       | -1      | μΑ   | $V_{DS} = -20 \text{ V}, V_{GS} = 0$                        |
| Gate to source cutoff voltage   | $V_{GS(off)}$        | -0.4 | _       | -1.4    | V    | $V_{DS} = -10V, I_{D} = -1mA$                               |
| Static drain to source on state | R <sub>DS(on)</sub>  | _    | (24)    | 30      | mΩ   | I <sub>D</sub> =-3A,V <sub>GS</sub> =-4.5V <sup>Note4</sup> |
| resistance                      | R <sub>DS(on)</sub>  | _    | (35)    | 50      | mΩ   | I <sub>D</sub> =-3A,V <sub>GS</sub> =-2.5V <sup>Note4</sup> |
| Forward transfer admittance     | y <sub>fs</sub>      | (6)  | (10)    | _       | S    | $I_{D} = -3A, V_{DS} = -10V^{Note4}$                        |
| Input capacitance               | Ciss                 | _    | (1550)  | _       | pF   | V <sub>DS</sub> = -10V                                      |
| Output capacitance              | Coss                 | _    | (400)   | _       | pF   | $V_{GS} = 0$                                                |
| Reverse transfer capacitance    | Crss                 | _    | (300)   | _       | pF   | f = 1MHz                                                    |
| Total gate charge               | Qg                   | _    | (19)    | _       | nc   | V <sub>DD</sub> = -10 V                                     |
| Gate to source charge           | Qgs                  | _    | (3)     | _       | nc   | $V_{GS} = -4.5 \text{ V}$                                   |
| Gate to drain charge            | Qgd                  | _    | (7)     | _       | nc   | $I_{D} = -6 \text{ A}$                                      |
| Turn-on delay time              | t <sub>d(on)</sub>   | _    | (14)    | _       | ns   | $V_{GS} = -4.5V, I_{D} = -3A$                               |
| Rise time                       | t,                   | _    | (60)    | _       | ns   | V <sub>DD</sub> =-10V                                       |
| Turn-off delay time             | t <sub>d(off)</sub>  | _    | (170)   | _       | ns   | $R_L = 3.3\Omega$                                           |
| Fall time                       | t <sub>f</sub>       | _    | (150)   | _       | ns   | $R_g = 4.7\Omega$                                           |
| Body-drain diode forward        | V <sub>DF</sub>      | _    | (-0.85) | (-1.11) | V    | $IF = -6A$ , $V_{GS} = 0$ <sup>Note4</sup>                  |
| voltage                         |                      |      |         |         |      |                                                             |
| Body-drain diode reverse        | t <sub>rr</sub>      | _    | (60)    | _       | ns   | IF = -6A, V <sub>GS</sub> = 0                               |
| recovery time                   |                      |      |         |         |      | diF/ dt =20A/µs                                             |

Note: 4. Pulse test

### **HAT1054R**

## **Package Dimensions**

Unit: mm



When using this document, keep the following in mind:

- 1. This document may, wholly or partially, be subject to change without notice.
- 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission.
- 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document.
- 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein.
- 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd.
- 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS.

# HITACHI

#### Hitachi, Ltd.

Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111

Fax: (03) 3270-5109

#### For further information write to:

Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 U S A

Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30-00 Hitachi Europe Ltd.
Electronic Components Div.
Northern Europe Headquarters
Whitebrook Park
Lower Cookham Road
Maidenhead
Berkshire SL6 8YA
United Kingdom
Tel: 01628-585000
Fax: 01628-585160

Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071

Copyright © Hitachi, Ltd., 1997. All rights reserved. Printed in Japan.