64k SRAM (8-kword × 8-bit) Wide Temperature Range version # **HITACHI** ADE-203-492C (Z) Rev. 3.0 May. 8, 2000 #### **Description** The Hitachi HM6264BI is 64k-bit static RAM organized 8-kword $\times$ 8-bit. It realizes higher performance and low power consumption by 1.5 $\mu$ m CMOS process technology. The device, packaged in 450 mil SOP (foot print pitch width), 600 mil plastic DIP, is available for high density mounting. #### **Features** Single 5 V supply: 5 V ± 10% Access time: 100/120 ns (max) • Power dissipation: — Standby: $10 \mu W (typ)$ — Operation: 15 mW (typ) (f = 1 MHz) • Completely static memory — No clock or timing strobe required • Equal access and cycle times • Common data input and output — Three state output - Directly TTL compatible - All inputs and outputs - Battery backup operation capability - Operating temperature range: -40°C to +85°C #### **Ordering Information** | Type No. | Access time | Package | |-----------------|-------------|--------------------------------------| | HM6264BLPI-10 | 100 ns | 600-mil, 28-pin plastic DIP (DP-28) | | HM6264BLPI-12 | 120 ns | | | HM6264BLFPI-10T | 100 ns | 450-mil, 28-pin plastic SOP(FP-28DA) | | HM6264BLFPI-12T | 120 ns | | #### **Pin Arrangement** ### **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0 to A12 | Address input | | I/O1 to I/O8 | Data input/output | | CS1 | Chip select 1 | | CS2 | Chip select 2 | | WE | Write enable | | ŌĒ | Output enable | | NC | No connection | | V <sub>cc</sub> | Power supply | | $V_{SS}$ | Ground | #### **Block Diagram** #### **Function Table** | WE | CS1 | CS2 | OE | Mode | V <sub>cc</sub> current | I/O pin | Ref. cycle | |----|-----|-----|----|---------------------------|--------------------------|---------|--------------------| | × | Н | × | × | Not selected (power down) | $I_{SB}, I_{SB1}$ | High-Z | _ | | × | × | L | × | Not selected (power down) | $I_{\rm SB},I_{\rm SB1}$ | High-Z | _ | | Н | L | Н | Н | Output disable | I <sub>cc</sub> | High-Z | _ | | Н | L | Н | L | Read | I <sub>cc</sub> | Dout | Read cycle (1)–(3) | | L | L | Н | Н | Write | I <sub>cc</sub> | Din | Write cycle (1) | | L | L | Н | L | Write | I <sub>cc</sub> | Din | Write cycle (2) | Note: x: H or L #### **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |--------------------------------|-----------------|---------------------------------------------|------| | Power supply voltage*1 | V <sub>cc</sub> | -0.5 to +7.0 | V | | Terminal voltage*1 | V <sub>T</sub> | $-0.5^{*2}$ to V <sub>CC</sub> + $0.3^{*3}$ | 3 V | | Power dissipation | P <sub>T</sub> | 1.0 | W | | Operating temperature | Topr | -40 to +85 | °C | | Storage temperature | Tstg | -55 to +125 | °C | | Storage temperature under bias | Tbias | -40 to +85 | °C | Notes: 1. Relative to V<sub>ss</sub> 2. $V_T$ min: -3.0 V for pulse half-width $\leq 50$ ns 3. Maximum voltage is 7.0 V ### **Recommended DC Operating Conditions** ( $Ta = -40 \text{ to } +85^{\circ}\text{C}$ ) | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------|-----------------|--------------------|-----|-----------------------|------| | Supply voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | | V <sub>ss</sub> | 0 | 0 | 0 | V | | Input high voltage | V <sub>IH</sub> | 2.4 | _ | V <sub>cc</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | -0.3* <sup>1</sup> | _ | 0.6 | V | Note: 1. $V_{IL}$ min: -3.0 V for pulse half-width $\leq 50$ ns ### DC Characteristics (Ta = -40 to $+85^{\circ}$ C, $V_{CC} = 5$ V $\pm 10\%$ , $V_{SS} = 0$ V) | Parameter | Symbol | Min | Typ* <sup>1</sup> | Max | Unit | Test conditions | |----------------------------------------|-------------------|-----|-------------------|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input leakage current | I <sub>LI</sub> | _ | _ | 2 | μΑ | $Vin = V_{SS} to V_{CC}$ | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μΑ | $\overline{\text{CS1}} = \text{V}_{\text{IH}} \text{ or CS2} = \text{V}_{\text{IL}} \text{ or } \overline{\text{OE}} = \text{V}_{\text{IH}} \text{ or } \overline{\text{WE}} = \text{V}_{\text{IL}}, \text{ V}_{\text{I/O}} = \text{V}_{\text{SS}} \text{ to V}_{\text{CC}}$ | | Operating power supply current | I <sub>CCDC</sub> | _ | 7 | 20 | mA | $\overline{\text{CS1}} = \text{V}_{\text{IL}}, \text{CS2} = \text{V}_{\text{IH}}, \text{I}_{\text{I/O}} = 0 \text{ mA}$ others = $\text{V}_{\text{IH}}/\text{V}_{\text{IL}}$ | | Average operating power supply current | I <sub>CC1</sub> | _ | 30 | 50 | mA | $\frac{\text{Min cycle, duty} = 100\%,}{\overline{\text{CS1}} = \text{V}_{\text{IL}}, \text{CS2} = \text{V}_{\text{IH}}, \text{I}_{\text{I/O}} = 0 \text{ mA}}{\text{others} = \text{V}_{\text{IH}}/\text{V}_{\text{IL}}}$ | | | I <sub>CC2</sub> | _ | 3 | 8 | mA | $\begin{split} & \frac{\text{Cycle time}}{\text{CS1}} = 1 \text{ µs, duty} = 100\%, \ I_{\text{I/O}} = 0 \text{ mA} \\ & \frac{\text{CS1}}{\text{CS}} \leq 0.2 \text{ V, CS2} \geq V_{\text{CC}} - 0.2 \text{ V,} \\ & V_{\text{IH}} \geq V_{\text{CC}} - 0.2 \text{ V, } V_{\text{IL}} \leq 0.2 \text{ V} \end{split}$ | | Standby power supply current | I <sub>SB</sub> | _ | 1 | 3 | mA | $\overline{\text{CS1}} = \text{V}_{\text{IH}}, \text{CS2} = \text{V}_{\text{IL}}$ | | | <sub>SB1</sub> *2 | _ | 2 | 200 | μΑ | $\label{eq:cstate} \begin{split} \overline{CS1} \ge V_{\text{CC}} - 0.2 \ \text{V}, \ CS2 \ge V_{\text{CC}} - 0.2 \ \text{V} \ \text{or} \\ 0 \ \text{V} \le CS2 \le 0.2 \ \text{V}, \ 0 \ \text{V} \le \text{Vin} \end{split}$ | | Output low voltage | $V_{OL}$ | _ | _ | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Output high voltage | V <sub>OH</sub> | 2.4 | _ | _ | V | I <sub>OH</sub> = -1.0 mA | Notes: 1. Typical values are at $V_{cc} = 5.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and not guaranteed. 2. $V_{IL} \min = -0.3V$ #### **Capacitance** (Ta = 25°C, f = 1.0 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------------------|------------------|-----|-----|-----|------|-----------------| | Input capacitance*1 | Cin | _ | _ | 5 | pF | Vin = 0 V | | Input/output capacitance*1 | C <sub>I/O</sub> | _ | _ | 7 | pF | $V_{I/O} = 0 V$ | Note: 1. This parameter is sampled and not 100% tested. AC Characteristics (Ta = -40 to +85°C, $V_{CC} = 5$ V $\pm 10$ %, unless otherwise noted.) #### **Test Conditions** • Input pulse levels: 0.6 V to 2.4 V • Input and output timing reference level: 1.5 V • Input rise and fall time: 10 ns • Output load: 1 TTL Gate + C<sub>L</sub> (100 pF) (Including scope & jig) #### Read Cycle | | | | HM6264BI-10 | | HM6264BI-12 | | | | |-----------------------------------------|-----|------------------|-------------|-----|-------------|-----|------|-------| | Parameter | | Symbol | Min | Max | Min | Max | Unit | Notes | | Read cycle time | | t <sub>RC</sub> | 100 | _ | 120 | _ | ns | | | Address access time | | t <sub>AA</sub> | _ | 100 | _ | 120 | ns | | | Chip select access time | CS1 | t <sub>co1</sub> | _ | 100 | _ | 120 | ns | | | | CS2 | t <sub>CO2</sub> | _ | 100 | _ | 120 | ns | | | Output enable to output valid | | t <sub>oe</sub> | _ | 50 | _ | 60 | ns | | | Chip selection to output in low-Z | CS1 | t <sub>LZ1</sub> | 10 | _ | 10 | _ | ns | 2 | | | CS2 | t <sub>LZ2</sub> | 10 | _ | 10 | _ | ns | 2 | | Output enable to output in low-Z | | t <sub>oLZ</sub> | 5 | _ | 5 | _ | ns | 2 | | Chip deselection in to output in high-Z | CS1 | t <sub>HZ1</sub> | 0 | 35 | 0 | 40 | ns | 1, 2 | | | CS2 | t <sub>HZ2</sub> | 0 | 35 | 0 | 40 | ns | 1, 2 | | Output disable to output in high-Z | | t <sub>OHZ</sub> | 0 | 35 | 0 | 40 | ns | 1, 2 | | Output hold from address change | | t <sub>oh</sub> | 10 | _ | 10 | _ | ns | | Notes: 1. t<sub>HZ</sub> is defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. <sup>2.</sup> At any given temperature and voltage condition, $t_{HZ}$ maximum is less than $t_{LZ}$ minimum both for a given device and from device to device. <sup>3.</sup> Address must be valid prior to or simultaneously with $\overline{\text{CS1}}$ going low or CS2 going high. ### Read Timing Waveform (1) $(\overline{WE} = V_{IH})$ ### Read Timing Waveform (2) $(\overline{WE}=V_{IH},\,\overline{OE}=V_{IL})$ Read Timing Waveform (3) $(\overline{WE}=V_{IH},\,\overline{OE}=V_{IL})^{*3}$ #### Write Cycle | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | |------------------------------------|------------------|-----|-----|-----|-----|------|-------| | Write cycle time | t <sub>wc</sub> | 100 | _ | 120 | _ | ns | | | Chip selection to end of write | t <sub>cw</sub> | 80 | _ | 85 | _ | ns | 2 | | Address setup time | t <sub>AS</sub> | 0 | _ | 0 | _ | ns | 3 | | Address valid to end of write | t <sub>AW</sub> | 80 | _ | 85 | _ | ns | | | Write pulse width | t <sub>wP</sub> | 60 | _ | 70 | _ | ns | 1, 9 | | Write recovery time | t <sub>wr</sub> | 0 | _ | 0 | _ | ns | 4 | | WE to output in high-Z | t <sub>whz</sub> | 0 | 35 | 0 | 40 | ns | 5 | | Data to write time overlap | t <sub>DW</sub> | 40 | _ | 40 | _ | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | _ | 0 | _ | ns | | | Output active from end of write | t <sub>ow</sub> | 5 | _ | 5 | _ | ns | | | Output disable to output in high-Z | t <sub>OHZ</sub> | 0 | 35 | 0 | 40 | ns | 5 | - Notes: 1. A write occurs during the overlap of a low $\overline{CS1}$ , and high CS2, and a high $\overline{WE}$ . A write begins at the latest transition among $\overline{CS1}$ going low, CS2 going high and $\overline{WE}$ going low. A write ends at the earliest transition among $\overline{CS1}$ going high CS2 going low and $\overline{WE}$ going high. Time $t_{WP}$ is measured from the beginning of write to the end of write. - 2. $t_{cw}$ is measured from the later of $\overline{CS1}$ going low or CS2 going high to the end of write. - 3. $t_{AS}$ is measured from the address valid to the beginning of write. - 4. t<sub>wR</sub> is measured from the earliest of $\overline{\text{CS1}}$ or $\overline{\text{WE}}$ going high or CS2 going low to the end of write cycle. - 5. During this period, I/O pins are in the output state, therefore the input signals of the opposite phase to the outputs must not be applied. - 6. If CS1 goes low simultaneously with WE going low after WE goes low, the outputs remain in high impedance state. - 7. Dout is the same phase of the written data in this write cycle. - 8. Dout is the read data of the next address - 9. In the write cycle with $\overline{\text{OE}}$ low fixed, $t_{\text{WP}}$ must satisfy the following equation to avoid a problem of data bus contention $t_{WP} \ge t_{WHZ} \max + t_{DW} \min$ . #### Write Timing Waveform (1) $(\overline{OE} \ Clock)$ ### Write Timing Waveform (2) ( $\overline{OE}$ Low Fixed) ( $\overline{OE}$ = $V_{IL}$ ) #### **Low V**<sub>CC</sub> **Data Retention Characteristics** (Ta = -40 to +85°C) | Parameter | Symbol | Min | Typ*1 | Max | Unit | Test conditions*3 | |--------------------------------------|-------------------|-----|-------------------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>cc</sub> for data retention | $V_{DR}$ | 2.0 | _ | _ | V | $\label{eq:cstart} \begin{split} \overline{CS1} &\geq V_{\rm CC} - 0.2 \text{ V}, \\ CS2 &\geq V_{\rm CC} - 0.2 \text{ V or } CS2 \leq 0.2 \text{ V} \\ \text{Vin} &\geq 0 \text{ V} \end{split}$ | | Data retention current | I <sub>CCDR</sub> | _ | <b>1</b> * <sup>1</sup> | 100*2 | μА | $\begin{tabular}{ll} $V_{CC} = 3.0 \text{ V}, 0 \text{ V} \leq \text{Vin} \leq \text{V}_{CC} \\ \hline $CS1 \geq \text{V}_{CC}$ -0.2 \text{ V}, $CS2 \geq \text{V}_{CC}$ -0.2 \text{ V} \\ $\text{or } 0 \text{ V} \leq \text{CS2} \leq 0.2 \text{ V} \\ \end{tabular}$ | | Chip deselect to data retention time | t <sub>CDR</sub> | 0 | _ | _ | ns | See retention waveform | | Operation recovery time | t <sub>R</sub> | 5 | _ | _ | ms | _ | Notes: 1. Reference data at Ta = 25°C. - 2. $10 \mu A \text{ max at Ta} = -40 \text{ to} + 40^{\circ} \text{C}.$ - 3. CS2 controls address buffer, $\overline{WE}$ buffer, $\overline{CS1}$ buffer, $\overline{OE}$ buffer, and Din buffer. If CS2 controls data retention mode, Vin levels (address, $\overline{WE}$ , $\overline{OE}$ , $\overline{CS1}$ , I/O) can be in the high impedance state. If $\overline{CS1}$ controls data retention mode, CS2 must be $CS2 \ge V_{cc} 0.2$ V or 0 V $\le CS2 \le 0.2$ V. The other input levels (address, $\overline{WE}$ , $\overline{OE}$ , I/O) can be in the high impedance state. #### $\textbf{Low}~\textbf{V}_{CC}~\textbf{Data}~\textbf{Retention}~\textbf{Timing}~\textbf{Waveform}~\textbf{(1)}~(\overline{CS1}~\textbf{Controlled})$ #### $\textbf{Low}~\textbf{V}_{\text{CC}}~\textbf{Data}~\textbf{Retention}~\textbf{Timing}~\textbf{Waveform}~\textbf{(2)}~(\text{CS2}~\text{Controlled})$ ### **Package Dimensions** #### HM6264BLPI Series (DP-28) #### Package Dimensions (cont.) #### HM6264BLFPI Series (FP-28DA) #### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. # IITACH| Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 **URL** NorthAmerica : http:semiconductor.hitachi.com/ http://www.hitachi-eu.com/hel/ecg Europe Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm http://www.hitachi.com.hk/eng/bo/grp3/index.htm http://www.hitachi.co.jp/Sicd/index.htm Japan #### For further information write to: Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose.CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533 Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167 Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180 Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX Copyright © Hitachi, Ltd., 1998. All rights reserved. Printed in Japan. #### **Revision Record** | Rev. | Date | Contents of Modification | Drawn by | Approved by | |------|--------------|-------------------------------------------------------------------------------------------------------------------------|------------|--------------| | 0.0 | Dec. 1, 1995 | Initial issue | I. Ogiwara | K. Yoshizaki | | 1.0 | Sep. 5, 1996 | Deletion of Preliminary | I. Ogiwara | K. Imato | | 2.0 | Feb. 9, 1998 | Change of subtitle<br>Change of FP-28DA | I. Ogiwara | K. Imato | | 3.0 | May. 8, 2000 | Low $V_{CC}$ Data Retention Characteristics<br>Note 2: $V_{IL}$ min = -0.3 V to<br>10 $\mu$ A max at Ta = -40 to + 40°C | | |