(120-Channel Common Driver Packaged in a Slim Tape Carrier Package) # **HITACHI** ADE-207-281(Z) '99.9 Rev. 0.0 ### **Description** The HD66113T is a common driver for large dot matrix liquid crystal graphics displays. It features 120 channels which can be divided into two groups of 60 channels by selecting data input/output pins. The driver is powered by about 3V, making it suitable for the design of portable equipment which fully utilizes the low power dissipation of liquid crystal elements. The HD66113T, packaged in a slim tape carrier package (slim-TCP), makes it possible to reduce the size of the user area (wiring area). ### **Features** Duty cycle: About 1/100 to 1/480 • 120 LCD drive circuits • High LCD driving voltage: 14V to 40V • Output division function $(2 \times 60$ -channel outputs) · Display off function • Operating voltage: 2.5V to 5.5V Slim-TCP • Low output impedance: $0.7 \text{ k}\Omega$ (typ) ### **Ordering Information** | Type No. | Outer Lead Pitch (μm) | |------------|-----------------------| | HD66113TA0 | 190 | | HD66113TA1 | 240 | Note: The details of TCP pattern are shown in "The Information of TCP." ### **Pin Arrangement** ### **Pin Assignments** | VLCD1 | V1L | N9F | V5L | V2L | GND | DIO1 | Σ | DISPOFF | SHL | CH | П | CL | DIO2 | Vcc | V2R | V5R | V6R | V1R | VLCD2 | |-------|-----|-----|-----|-----|-----|------|-----|---------|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-------| | 140 | 139 | 138 | 137 | 136 | 135 | 134 | 133 | 132 | 131 | 130 | 129 | 128 | 127 | 126 | 125 | 124 | 123 | 122 | 121 | ### **Pin Descriptions** | Symbol | Pin No. | Pin Name | Input/Output | Classification | |-----------------|----------|-----------------|--------------|------------------| | VLCD1, 2 | 140, 121 | VLCD | _ | Power supply | | V <sub>cc</sub> | 126 | V <sub>cc</sub> | _ | Power supply | | GND | 135 | GND | _ | Power supply | | V1L, V1R | 139, 122 | V1 | Input | Power supply | | V2L, V2R | 136, 125 | V2 | Input | Power supply | | V5L, V5R | 137, 124 | V5 | Input | Power supply | | V6L, V6R | 138, 123 | V6 | Input | Power supply | | CL | 128 | Clock | Input | Control signal | | M | 133 | М | Input | Control signal | | СН | 130 | СН | Input | Control signal | | SHL | 131 | Shift left | Input | Control signal | | DIO1 | 134 | Data | Input/output | Control signal | | DIO2 | 127 | Data | Input/output | Control signal | | DI | 129 | Data | Input | Control signal | | DISPOFF | 132 | Display off | Input | Control signal | | X1-X120 | 1–120 | X1–X120 | Output | LCD drive output | #### Pin Functions #### **Power Supply** $V_{CC}$ , GND: Supply power to the internal logic circuits. VLCD, GND: Supply power to the LCD drive circuits (Figure 1). V1L, V1R, V2L, V2R, V5L, V5R, V6L, V6R: Supply different power levels to drive the LCD. V1 and V2 are selected levels, and V5 and V6 are non-selected levels. ### **Control Signals** **CL:** Inputs data shift clock pulses for the shift register. At the falling edge of each CL pulse, the shift register shifts data input via the DIO pins. M: Changes the LCD drive outputs to AC. **CH:** Selects the data shift mode. (CH = high: $2 \times 60$ -output mode, CH = low: 120-output mode) SHL: Selects the data shift direction for the shift register and the common signal scan direction (Figure 2). **DIO1, DIO2:** Input or output data. DIO1 is input and DIO2 is output when SHL is high. DIO1 is output and DIO2 is input when SHL is low. DI: Input data. DI is input to X61–X120 when CH and SHL are high, and to X60–X1 when SHL is low. $\overline{\text{DISPOFF}}$ : Controls LCD output level. A low $\overline{\text{DISPOFF}}$ sets the LCD drive outputs X1–X120 to the V2 level. A high $\overline{\text{DISPOFF}}$ is normally used. #### **LCD Drive Outputs** **X1–X120:** Each X outputs one of four voltage levels V1, V2, V5, or V6, depending on the combination of the M signal and the data level (Figure 3). Figure 1 Power Supply for LCD Driver Note: SR1 to SR120 correspond to the outputs of X1 to X120, respectively. Figure 2 Selection of Data Shift Direction and Common Signal Scan Direction by SHL Figure 3 Selection of LCD Drive Output Level **HITACHI** ### **Block Diagram** ### **Block Functions** #### LCD Drive Circuit The 120-bit LCD drive circuit generates four voltage levels V1, V2, V5, and V6, which drive the LCD panel. One of these four levels is output to the corresponding X pin, depending on the combination of the M signal and the data in the shift register. #### **Level Shifter** The level shifter changes logic control signals (2.5 V-5.5 V) into high-voltage signals for the LCD drive circuit. ### **Shift Register** The 120-bit shift register shifts the data input via the DIO pin by one bit at a time. The one bit of shifted-out data is output from the DIO pin to the next driver IC. Both actions occur simultaneously at the falling edge of each shift clock (CL) pulse. The SHL pin selects the data shift direction. HITACHI 7 ### **Absolute Maximum Ratings** | Item | Symbol | Rating | Unit | Notes | |---------------------------------------------|------------------|------------------------------|------|-------| | Power supply voltage for logic circuits | V <sub>cc</sub> | -0.3 to +7.0 | V | 1, 5 | | Power supply voltage for LCD drive circuits | VLCD | -0.3 to +42 | V | 1, 5 | | Input voltage 1 | VT1 | $-0.3$ to $V_{\rm cc}$ + 0.3 | V | 1, 2 | | Input voltage 2 | VT2 | -0.3 to VLCD + 0.3 | V | 1, 3 | | Input voltage 3 | VT3 | -0.3 to +7.0 | V | 1, 4 | | Operating temperature | $T_{opr}$ | -30 to +75 | °C | _ | | Storage temperature | T <sub>stg</sub> | -55 to +110 | °C | | Notes: 1. The reference point is GND (0V). - 2. Applies to pins CL, M, SHL, DI, DISPOFF, and CH. - 3. Applies to pins V1 and V6. - 4. Applies to pins V2 and V5. - 5. Power should be applied to $V_{cc}$ -GND first, and then VLCD-GND. It should be disconnected in the reverse order. - If the LSI is used beyond its absolute maximum ratings, it may be permanently damaged. It should always be used within its specified operating range in order to prevent malfunctions or loss of reliability. ### **Electrical Characteristics** DC Characteristics ( $V_{CC}$ = 2.5V to 5.5V, GND = 0V, and $T_a$ = -30°C to +75°C, unless otherwise stated) | Item | Symbol | Pins | Min | Тур | Max | Unit | Test Condition | Notes | |-------------------------|------------------|------|-----------------------|-----|---------------------|------|-------------------------------------------------------|-------| | Input high voltage | VIH | 1 | $0.8 \times V_{cc}$ | _ | V <sub>cc</sub> | V | | | | Input low voltage | VIL | 1 | 0 | _ | $0.2 \times V_{cc}$ | V | | | | Output high voltage | VOH | 2 | V <sub>cc</sub> – 0.4 | _ | _ | V | $I_{OH} = -0.4 \text{ mA}$ | | | Output low voltage | VOL | 2 | _ | _ | 0.4 | V | I <sub>OL</sub> = 0.4 mA | | | Vi–Xj on resistance | R <sub>on</sub> | 3 | _ | 0.7 | 1.0 | kΩ | I <sub>ON</sub> = 150 mA | 1 | | Input leakage current 1 | I <sub>IL1</sub> | 1 | <b>-</b> 5 | _ | 5 | μΑ | $VIN = V_{CC}$ to GND | | | Input leakage current 2 | I <sub>IL2</sub> | 4 | -25 | _ | 25 | μΑ | VIN = VLCD to GND | | | Current consumption 1 | I <sub>GND</sub> | _ | _ | _ | 0.5 | mA | $f_{CL} = 36 \text{ kHz}$<br>$f_{M} = 75 \text{ kHz}$ | 2 | | Current consumption 2 | I <sub>LCD</sub> | _ | _ | _ | 1.0 | mA | _ | | Note: Pins: 1. CL, M, SHL, CH, DI, DIO1, DIO2, DISPOFF - 2. DIO1, DIO2 - 3. X1-X120, V - 4. V1, V2, V5, V6 Notes: 1. Indicates the resistance between one of the pins X1–X120 and one of the voltage supply pins V1, V2, V5, or V6, when load current is applied to the X pin; defined under the following conditions: All voltages must be within $\Delta V$ , $VLCD \ge V1 \ge V6 \ge VLCD - 7.0V$ , and $7.0V \ge V5 \ge V2 \ge GND$ . Note that $\Delta V$ depends on the power supply voltage VLCD–GND (Figure 5). 2. Input and output currents are excluded. When a CMOS input is left floating, excess current flows from the power supply through the input circuit. To avoid this, VIH and VIL must be held at V<sub>CC</sub> and GND, respectively. Figure 4 Relation between Driver Output Waveform and Voltage Levels Figure 5 Relation between VLCD–GND and $\Delta V$ # AC Characteristics ( $V_{CC}$ = 2.5V to 5.5V, GND = 0V, and $T_a$ = -30°C to +75°C, unless otherwise stated) | Item | Symbol | Pins | Min | Max | Unit | Notes | |------------------------|------------------|--------------------|------|-----|------|-------| | Clock cycle time | t <sub>CYC</sub> | CL | 400 | _ | ns | | | Clock high-level width | t <sub>cwH</sub> | CL | 30 | _ | ns | | | Clock low-level width | t <sub>cwL</sub> | CL | 370 | _ | ns | | | Clock rise time | t <sub>r</sub> | CL | _ | 30 | ns | 1 | | Clock fall time | t <sub>f</sub> | CL | _ | 30 | ns | 1 | | Data setup time | t <sub>DS</sub> | DI, DIO1, DIO2, CL | 100 | _ | ns | | | Data hold time | t <sub>DH</sub> | DI, DIO1, DIO2, CL | 30 | _ | ns | | | Data output delay time | t <sub>DD</sub> | DIO1, DIO2, CL | _ | 350 | ns | 2 | | M phase difference | t <sub>M</sub> | M, CL | -300 | 300 | ns | | | Output delay time 1 | t <sub>pd1</sub> | X (n), CL | _ | 1.2 | μs | 3 | | Output delay time 2 | t <sub>pd2</sub> | X (n), M | _ | 1.2 | μs | 3 | # AC Characteristics ( $V_{CC}$ = 5.0 V $\pm$ 10%, GND = 0 V, and $T_a$ = -30°C to +75°C, unless otherwise stated) | Item | Symbol | Pins | Min | Max | Unit | Notes | |------------------------|-------------------------------------|--------------------|------|-----|------|-------| | Clock cycle time | t <sub>cyc</sub> | CL | 400 | _ | ns | | | Clock high-level width | $t_{\scriptscriptstyle \text{CWH}}$ | CL | 30 | _ | ns | | | Clock low-level width | t <sub>CWL</sub> | CL | 370 | _ | ns | | | Clock rise time | t <sub>r</sub> | CL | _ | 30 | ns | 1 | | Clock fall time | t <sub>f</sub> | CL | _ | 30 | ns | 1 | | Data setup time | t <sub>DS</sub> | DI, DIO1, DIO2, CL | 100 | _ | ns | | | Data hold time | t <sub>DH</sub> | DI, DIO1, DIO2, CL | 30 | _ | ns | | | Data output delay time | t <sub>DD</sub> | DIO1, DIO2, CL | _ | 150 | ns | 2 | | M phase difference | t <sub>M</sub> | M, CL | -300 | 300 | ns | | | Output delay time 1 | t <sub>pd1</sub> | X (n), CL | _ | 0.7 | μs | 3 | | Output delay time 2 | t <sub>pd2</sub> | X (n), M | _ | 0.7 | μs | 3 | Notes: 1. $t_r$ , $t_f < (t_{cyc} - t_{CWH} - t_{CWL})/2$ and $t_r$ , $t_f \le 30$ ns 2, 3 The load circuit shown in Figure 6 is connected. Figure 6 Load Circuit Figure 7 LCD Controller Interface Timing ### **Operation Timing (1/240 Duty Cycle)** ### **Connection Examples** Figures 8 and 9 show examples of how HD66113Ts can be configured to drive a 600-line LCD panel with a 1/300 duty cycle. Figures 10 and 11 show examples of how HD66113Ts can be configured to drive a 240-line LCD panel with a 1/240 duty cycle. The HD66113T's 120 channels can be divided into two groups of 60 channels, and its data shift direction can be changed by selecting the data output mode pin (CH) and data shift pin (SHL), respectively. Figure 8 Dual-Screen Configuration of a 600-Line LCD Panel with a 1/300 Duty Cycle (1) Figure 9 Dual-Screen Configuration of a 600-Line LCD Panel with a 1/300 Duty Cycle (2) **HITACHI** Figure 10 Single-Screen Configuration of a 240-Line LCD Panel with a 1/240 Duty Cycle (1) Figure 11 Single-Screen Configuration of a 240-Line LCD Panel with a 1/240 Duty Cycle (2) ### Notes on Power-On/Off of the LCD Driver To prevent an LCD driver display error at power on/off, the sequence for power-on signal activation must be as follows (see Figure 12): Figure 12 Sequence of Power-On/Off #### At Power On - (1) Power on $V_{CC}$ . At this time, input 0 to the $\overline{DISP}$ pin. - (2) Display-off function forces the LCD driver to output a V2 level (lowest level). - (3) Display-off function takes priority even if the input signal status becomes irregular immediately after $V_{\rm CC}$ power-on. - (4) Input the specified signals to initialize registers of the LCD driver. Its period must be 1 frame or longer. - (5) Set the $\overline{\text{DISP}}$ level to 1 to cancel display-off function after steps (1) to (4). At this time, VLCD and each V pin input must be at the specified levels. #### At Power Off Basically, the power-off procedure is the reverse of the power-on procedure. - (1) Set the $\overline{\text{DISP}}$ level to 0. - (2) Lower LCD driver power supply to 0V - (3) Lower $V_{\text{CC}}$ and each input signals to 0V At this time, each V pin input must be at 0V. Display-off function stops when $V_{\rm CC}$ falls to 0V, and therefore, the LCD driver may output a level other than V2 (lowest level). As a result, a display error may be caused at power-off or power-on. HITACHI 19 ### LCD Driver LSI Power Supply Pin Connection A feature of the LCD driver is the LCD drive power supply. As the number of pixel drives per LSI increases, so does the voltage and number of outputs. Consequently, if multi-output CMOS circuits are switched simultaneously, a wiring voltage drop may occurs due to transient currents, and the potential between the LCD drive circuit power supply $(V_{LCD})$ and LCD drive level power supplies (V1, V6, and V3) or GND and the LCD level power supplies $(V2, \overline{V5}, \text{ and } V4)$ may be inverted, resulting in latchup breakdown. To prevent this, it is recommended that, when designing the LCD drive power supply and board power supply wiring, the power supply wiring be designed as low-impedance and capacitors be inserted in the wiring between $V_{LCD}$ and V1, V3, V6, and V4, V5 and GND. In set evaluation, it is recommended that a check $\overline{De}$ carried out to confirm that there is no inversion of the LCD drive power supply and level power supplies in the period between when the LCD drive power supply is turned on and turned off. Figure 13 Example of Capacitor Insertion #### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. # HITACHI Hitachi. Ltd. Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 URL NorthAmerica : http:semiconductor.hitachi.com/ Europe : http://www.hitachi-eu.com/hel/ecg Asia (Singapore) Asia (Taiwan) Asia (HongKong) : http://www.hias.hitachi.com.sg/grp3/sicd/index.htm Asia (HongKong) : http://www.hitachi.com.hk/eng/bo/grp3/index.htm Japan : http://www.hitachi.co.jp/Sicd/indx.htm #### For further information write to: Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533 Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180 Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tal: \_88.5 (2) \_735 \_9218 Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX Copyright © Hitachi, Ltd., 1998. All rights reserved. Printed in Japan.