# AC/DC to Logic Interface Hermetically Sealed Optocouplers ## Technical Data # HCPL-576X\* 5962-8947701 \*See matrix for available extensions #### **Features** - Dual Marked with Device Part Number and DSCC Standard Microcircuit Drawing - Manufactured and Tested on a MIL-PRF-38534 Certified Line - QML-38534, Class H and K - Hermetically Sealed 8-pin Dual In-Line Packages - Performance Guaranteed over -55°C to +125°C - ac or dc Input - Programmable Sense Voltage - Hysteresis - HCPL-3700 Operating Compatibility - Logic Compatible Output - 1500 Vdc Withstand Test Voltage - Thresholds Guaranteed over Temperature - Thresholds Independent of LED Characteristics #### **Applications** - Military and Space - High Reliability Systems - Transportation, Medical, and Life Critical Systems - Limit Switch Sensing - Low Voltage Detector - ac/dc Voltage Sensing - Relay Contact Monitor - Relay Coil Voltage Monitor - Current Sensing - Microprocessor Interface - Telephone Ring Detection - Harsh Industrial Environments #### **Description** These devices are single channel, hermetically sealed, voltage/ current threshold detection optocouplers. The products are capable of operation and storage over the full military temperature range and can be purchased as either standard product, or with full MIL-PRF-38534 Class Level H or K testing, or from the DSCC Standard Microcircuit Drawing (SMD) 5962-89477. All devices are manufactured and tested on a MIL-PRF-38534 certified line and are included in the DSCC Qualified Manufacturers List, QML-38534 for Hybrid Microcircuits. #### **Schematic** | TRUTH TABLE | | |----------------------------|--------| | INPUT | OUTPUT | | $H(V_{TH+} < V_{dc})(on)$ | L. | | $L(V_{dc} < V_{TH-})(off)$ | Н | The connection of a 0.1 $\mu\!F$ bypass capacitor between pins 8 and 5 is recommended. CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD. Each unit contains a light emitting diode (LED), a threshold sensing input buffer IC, and a high gain photon detector to provide an optocoupler which permits adjustable external threshold levels. The input buffer circuit has a nominal turn on threshold of 2.5 mA ( $\rm I_{TH+})$ and 3.6 volts ( $\rm V_{TH+})$ . The addition of one or more external attenuation resistors permits the use of this device over a wide range of input voltages and currents. Threshold sensing prior to the LED and detector elements minimizes effects of any variation in optical coupling. Hysteresis is also provided in the buffer for extra noise immunity and switching stability. The buffer circuit is designed with internal clamping diodes to protect the circuitry and LED from a wide range of over-voltage and over-current transients while the diode bridge enables easy use with ac voltage input. These units combine several unique functions in a single package, providing the user with an ideal component for computer input boards and other applications where a predetermined input threshold optocoupler level is desirable. The high gain output stage features an open collector output providing both TTL compatible saturation voltages and CMOS compatible breakdown voltages. This is an eight pin DIP which may be purchased with a variety of lead bend and plating options. See Selection Guide Table for details. Standard Microcircuit Drawing (SMD) parts are available for each lead style. ### Selection Guide-Package Styles and Lead Configuration Options | HCPL-5760 | |-------------| | HCPL-5761 | | HCPL-576K | | Gold | | Option #200 | | Option #100 | | Option #300 | | Option #600 | | | | 5962- | | 8947701PX | | 8947701PC | | 8947701PA | | 8947701YC | | 8947701YA | | 8947701XA | | Available | | Available | | | | 5962- | | 8947702KPX | | 8947702KPC | | 8947702KPA | | 8947702KYC | | 8947702KYA | | 8947702KXA | | Available | | Available | | | #### **Absolute Maximum Ratings** | Storage Temperature Range | -65°C to +150°C | |--------------------------------------------------|---------------------------------| | Operating Temperature | 55°C to 125°C | | Lead Solder Temperature | $\dots 260$ °C for $10 s^{[2]}$ | | Average Input Current, I <sub>IN</sub> | 15 mA <sup>[3]</sup> | | Surge Input Current, I <sub>IN,SG</sub> | 140 mA <sup>[3,4]</sup> | | Peak Transient Input Current, I <sub>IN.PK</sub> | 500 mA <sup>[3,4]</sup> | | Input Power Dissipation, P <sub>IN</sub> | 195 mW <sup>[5]</sup> | | Total Package Power Dissipation, P <sub>d</sub> | 260 mW | | Output Power Dissipation, Po | 65 mW | | Average Output Current, I <sub>O</sub> | 40 mA | | Supply Voltage, V <sub>CC</sub> (Pins 8-5)( | 0.5 min., 20 V max. | | Output Voltage, V <sub>0</sub> (Pins 6-5) | 0.5 min., 20 V max. | #### **ESD Classification** #### **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | |------------------------------------|-----------------|------|------|-------| | Power Supply | V <sub>CC</sub> | 3.0 | 18 | V | | Operating Frequency <sup>[1]</sup> | f | 0 | 10 | KHz | ### **Outline Drawing** 8 Pin DIP Through Hole NOTE: DIMENSIONS IN MILLIMETERS (INCHES). #### **Device Marking** #### **Hermetic Optocoupler Options** Note: Dimensions in millimeters (inches). # **Electrical Characteristics** $T_A = -55$ °C to 125°C, unless otherwise specified. See note 16. | Para | meter | Symbol | Conditions | Group A<br>Subgroup | Min. | Тур.* | Max. | Units | Fig. | Note | |------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|-------|------|-------|------|------| | T (M) 1 11 | | $I_{\mathrm{TH}+}$ | $V_{\rm IN} = V_{\rm TH+}; V_{\rm CC} = 4.5 \text{ V}; \ V_{\rm O} = 0.4 \text{ V}; I_{\rm O} \ge 2.6 \text{ mA}$ | 1, 2, 3 | 1.75 | 2.5 | 3.20 | mA | | | | Input Thresl<br>Current | noia | $I_{TH-}$ | $V_{\rm IN} = V_{\rm TH}; V_{\rm CC} = 4.5 \ \rm V; \ V_{\rm O} = 2.4 \ \rm V; I_{\rm OH} \leq 250 \ \mu A$ | 1, 2, 3 | 0.93 | 1.3 | 1.62 | mA | | | | dc | | $V_{\mathrm{TH}+}$ | $\begin{array}{c} V_{\rm IN} = V_2 - V_3; {\rm Pins} \; 1 \\ \& \; 4 \; {\rm Open} \\ V_{\rm CC} = \; 4.5 \; V; V_{\rm O} = \; 0.4 \; V; \\ I_{\rm O} \geq \; 2.6 \; {\rm mA} \end{array}$ | 1, 2, 3 | 3.18 | 3.6 | 4.10 | V | | 7 | | Input | (Pins 2, 3) | V <sub>TH-</sub> | $\begin{array}{c} V_{\rm IN} = V_2 - V_3; {\rm Pins} 1 \\ \& 4 {\rm Open} \\ V_{\rm CC} = 4.5 V; V_{\rm O} = 2.4 V; \\ I_{\rm O} \leq 250 \mu {\rm A} \end{array}$ | 1, 2, 3 | 1.90 | 2.5 | 3.00 | V | 1, 2 | | | Voltage | $ m V_{TH+}$ | | $V_{\rm IN} = V_1 - V_4 $ ; Pins 2 & 3 Open $V_{\rm CC} = 4.5 \ \rm V; V_O = 0.4 \ \rm V;$ $I_O \ge 2.6 \ \rm mA$ | 1, 2, 3 | 3.79 | 5.0 | 5.62 | V | | 7 2 | | (F | (Pins 1, 4) | $ m V_{TH-}$ | $V_{\rm IN} = V_1 - V_4 $ ; Pins 2 & 3 Open $V_{\rm CC} = 4.5 \ \rm V; V_O = 2.4 \ \rm V;$ $I_{\rm O} \le 250 \ \mu \rm A$ | 1, 2, 3 | 2, 3 2.57 3.7 | | 4.52 | V | | 7, 8 | | Input Clamp Voltage | | $V_{IHC1} = V_2 - V_3; \\ V_3 = GND; \\ I_{IN} = 10 \text{ mA; Pin } 1 \& 4 \\ Connected \text{ to Pin } 3$ | | 1, 2, 3 | 5.3 | 5.9 | 7.5 | V | | | | | | V <sub>IHC2</sub> | $V_{IHC2} = V_1 - V_4 ;$<br>$ I_{IN} = 10 \text{ mA};$<br>Pins 2 & 3 Open | 1, 2, 3 | 6.0 | 6.6 | 8.0 | V | 3 | 15 | | | | V <sub>IHC3</sub> | $V_{IHC3} = V_2 - V_3;$<br>$V_3 = GND;$<br>$I_{IN} = 13.5 \text{ mA};$<br>Pins 1 & 4 Open | 1, 2, 3 | | 12.0 | 14.0 | V | | | | Input Curre | put Current $I_{IN} \qquad V_{IN} = V_2 - V_3 = 5.0 \ V; \\ Pins 1 \ \& \ 4 \ Open$ | | | 1, 2, 3 | 3.0 | 3.9 | 4.5 | mA | 4 | | | Logic Low V <sub>OL</sub> Output Voltage | | $V_{\mathrm{OL}}$ | $V_{CC} = 4.5 \text{ V};$<br>$I_{OL} = 2.6 \text{ mA}$ | 1, 2, 3 | | 0.05 | 0.4 | V | 4 | | | Logic High<br>Output Current | | $I_{\mathrm{OH}}$ | $V_{OH} = V_{CC} = 18 \text{ V}$ | 1, 2, 3 | | | 250 | μА | | | | Logic Low<br>Supply Current | | $I_{CCL}$ | $V_2 - V_3 = 5.0 \text{ V};$<br>$V_0 = \text{Open}; V_{CC} = 18 \text{ V}$ | 1, 2, 3 | | 0.8 | 3.0 | mA | | . 7 | | Logic High<br>Supply Current | | $I_{\rm CCH}$ | $V_{CC} = 18 \text{ V}; V_{O} = \text{Open}$ | 1, 2, 3 | | 0.001 | 20 | μА | 5 | | | Input-Outpu<br>Insulation | | | | | 1 | μА | | 9, 10 | | | ## **Electrical Characteristics** $T_A = -55$ °C to 125 °C, $V_{CC} = 5.0$ V, unless otherwise specified (continued). | Parameter | Symbol | Condi | tions | Group A<br>Subgroup | Min. | Typ.* | Max. | Units | Fig. | Note | |---------------------------------------------------------|--------------------|----------------------------------------|----------------------------------|---------------------|------|----------|------|-------|------|-----------| | Propagation Delay<br>Time to Logic Low<br>Output Level | $ m t_{PHL}$ | $R_L$ = 1.8 k $\Omega$ , $C_L$ = 15 pF | | 9, 10, 11 | | 4 | 20 | μs | 6, 7 | 6, 11 | | Propagation Delay<br>Time to Logic High<br>Output Level | $\mathrm{t_{PLH}}$ | $R_L = 1.8 \text{ k}\Omega,$ | $C_L = 15 \text{ pF}$ | 9, 10, 11 | | 8 | 40 | μs | 0, 1 | 6, 12 | | Logic High Common<br>Mode Transient | ICM I | $V_{CM} = 50 \text{ V}$ | $T_A = 25$ °C<br>$I_{IN} = 0$ mA | 9 | 1000 | ≥ 10,000 | | V/µs | | | | Immunity | $ \mathrm{CM_H} $ | $V_{CM} = 450 \text{ V}$ | I <sub>IN</sub> – U IIIA | | | ≥ 10,000 | | V/μS | 8 | 13, | | Logic Low Common | LCM 1 | $V_{CM} = 50 \text{ V}$ | $T_A = 25^{\circ}C$ | 9 | 1000 | ≥ 5,000 | | V/ua | o | 14,<br>17 | | Mode Transient<br>Immunity | $ CM_L $ | $V_{\rm CM} = 250 \rm V$ | $I_{IN} = 4 \text{ mA}$ | | | ≥ 5,000 | | V/µs | | | <sup>\*</sup>All typical values are at $T_A$ = 25°C, $V_{CC}$ = 5 V unless otherwise noted. Figure 1. Typical Transfer Characteristics. Figure 2. Typical dc Threshold Levels vs. Temperature. | Parameter | Symbol | Тур. | Units | Conditions | Fig. | Note | |------------------------------|---------------------------|-------|-------|---------------------------------------------------------------------------|------|------| | Hysteresis | $I_{\rm HYS}$ | 1.2 | mA | $I_{_{\mathrm{HYS}}} = I_{_{\mathrm{TH}+}} - I_{_{\mathrm{TH}-}}$ | 1 | | | Hysteresis | V <sub>HYS</sub> | 1.1 | V | $V_{HYS} = V_{TH+} - V_{TH-}$ | 1 | | | Input Clamp Voltage | $ m V_{ILC}$ | -0.76 | V | $V_{ILC} = V_2 - V_3; V_3 = GND;$<br>$I_{IN} = -10 \text{ mA}$ | | | | Bridge Diode | $V_{_{\mathrm{D1,2}}}$ | 0.62 | | $I_{IN} = 3 \text{ mA (see schematic)}$ | | | | Forward Voltage | $V_{_{\mathrm{D3,4}}}$ | 0.73 | | | | | | Input-Output Resistance | R <sub>I-O</sub> | 1012 | Ω | $V_{I-O} = 500 \text{ Vdc}$ | | 9 | | Input-Output Capacitance | $C_{\text{I-O}}$ | 2.0 | pF | $f = 1 \text{ MHz}, V_{I-O} = 0 \text{ Vdc}$ | | 9 | | Input Capacitance | $C_{IN}$ | 50 | pF | $f = 1 \text{ MHz}; V_{IN} = 0 \text{ V},$<br>Pins 2 & 3, Pins 1 & 4 Open | | | | Output Rise Time (10-90%) | $\mathbf{t}_{\mathrm{r}}$ | 10 | μs | | 7 | | | Output Fall Time<br>(90-10%) | $\mathbf{t}_{\mathrm{f}}$ | 0.5 | μs | | 7 | | #### Notes: - 1. Maximum operating frequency is defined when output waveform (Pin 6) attains only 90% of $V_{CC}$ with $R_L=1.8$ k $\Omega$ , $C_L=15$ pF using a 5 V square wave input signal. - 2. Measured at a point 1.6 mm below seating plane. - 3. Current into/out of any single lead. - 4. Surge input current duration is 3 ms at 120 Hz pulse repetition rate. Transient input current duration is 10 µs at 120 Hz pulse repetition rate. Note that maximum input power, P<sub>IN</sub>, must be observed. - 5. Derate linearly above 100°C free-air temperature at a rate of 4.26 mW/°C. Maximum input power dissipation of 195 mW allows an input IC junction temperature of 150°C at an ambient temperature of $T_A=125^\circ\text{C}$ with a typical thermal resistance from junction to ambient of $\theta_{JAi}=235^\circ\text{C/W}.$ The typical thermal resistance from junction to case is equal to 170°C/W. Excessive $P_{IN}$ and $T_J$ may result in device degradation. - 6. The 1.8 k $\Omega$ load represents 1 TTL unit load of 1.6 mA and the 4.7 k $\Omega$ pull-up resistor. - 7. Logic low output level at Pin 6 occurs under the conditions of $V_{IN} \geq V_{TH+}$ as well as the range of $V_{IN} > V_{TH}$ once $V_{IN}$ has exceeded $V_{TH+}$ . Logic high output level at Pin 6 occurs under the conditions of $V_{IN} \leq V_{TH-}$ as well as the range of $V_{IN} < V_{TH+}$ once $V_{IN}$ has decreased below $V_{TH-}$ . - 8. The ac voltage is instantaneous voltage. - 9. Device considered a two terminal device: Pins 1, 2, 3, 4 connected together, Pins 5, 6, 7 8 connected together. - 10. This is a momentary withstand test, not an operating condition. - 11. The t<sub>PHL</sub> propagation delay is measured from the 2.5 V level of the leading edge of a 5.0 V input pulse (1 µs rise time) to the 1.5 V level on the leading edge of the output pulse (see Figure 7). - 12. The $t_{PLH}$ propagation delay is measured from the 2.5~V level of the trailing edge of a 5.0~V input pulse (1 $\mu s$ fall time) to the 1.5~V level on the trailing edge of the output pulse (see Figure 7). - $\begin{array}{ll} 13. \ Common \ mode \ transient \ immunity \ in \\ Logic \ High \ level \ is \ the \ maximum \\ tolerable \ dV_{CM/dt} \ of \ the \ common \ mode \\ \end{array}$ - voltage, $V_{CM}$ , to ensure that the output will remain in a Logic High state (i.e., $V_{\rm O} > 2.0$ V). Common mode transient immunity in Logic Low level is the maximum tolerable $dV_{\rm CM/dt}$ of the common mode voltage, $V_{\rm CM}$ , to ensure that the output will remain in a Logic Low state (i.e., $V_{\rm O} < 0.8$ V). See Figure 8. - 14. In applications where $dV_{CM/dt}$ may exceed 50,000 V/µs (such as static discharge), a series resistor, $R_{CC}$ , should be included to protect the detector IC from destructively high surge currents. The recommended value for $R_{CC}$ is 240 $\Omega$ per volt of allowable drop in $V_{CC}$ (between Pin 8 and $V_{CC}$ ) with a minimum value of 240 $\Omega$ . - 15. $D_1$ and $D_2$ are Schottky diodes; $D_3$ and $D_4$ are zener diodes. - 16. Standard parts receive 100% testing at 25°C (Subgroups 1 and 9). SMD, Class H and Class K parts receive 100% testing at 25, 125, and -55°C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively.) - 17. Parameters shall be tested as part of device initial characterization and after process changes. Parameters shall be guaranteed to the limits specified for all lots not specifically tested. Figure 3. Typical Input Characteristics, $\boldsymbol{I}_{_{\mathrm{IN}}}$ vs. $\boldsymbol{V}_{_{\mathrm{IN}}}.$ (AC Voltage is Instantaneous Value.) Figure 5. Typical High Level Supply Current, $\mathbf{I}_{\text{CCH}}$ vs. Temperature. Figure 7. Switching Test Circuit. Figure 4. Typical Input Current, $I_{\rm IN}$ , and Low Level Output $\label{eq:Voltage} \textbf{Voltage}, \textbf{V}_{\textbf{OL}}, \textbf{vs. Temperature}.$ Figure 6. Typical Propagation Delay vs. Temperature. \*\*CL IS 15 pF, WHICH INCLUDES PROBE AND STRAY WIRING CAPACITANCE. Figure 8. Test Circuit for Common Mode Transient Immunity and Typical Waveforms. #### **Electrical Considerations** The HCPL-5760, HCPL-5761, HCPL-576K or 5962-89477 optocoupler has internal temperature compensated, predictable voltage and current threshold points which allow selection of an external resistor, R, to determine larger external threshold voltage levels. For a desired external threshold voltage, V<sub>+</sub>, a corresponding typical value of R<sub>x</sub> can be obtained from Figure 10. Specific calculation of R<sub>v</sub> can be obtained from Equation (1) of Figure 11. Specification of both V<sub>+</sub> and V<sub>-</sub> voltage threshold levels simultaneously can be obtained by the use of $R_x$ and $R_p$ as shown in Figure 11 and determined by Equations (2) and (3). $R_{\rm x}$ can provide over-current transient protection by limiting input current during a transient condition. For monitoring contacts with a relay or switch, the HCPL-5760/1/K, or $5962\text{-}89477\,$ combination with $R_{\rm x}$ and $R_{\rm p}$ can be used to allow a specific current to be conducted through the contacts for cleaning purposes (wetting current). The choice of which input voltage clamp level to choose depends upon the application of this device (see Figure 3). It is recommended that the low clamp condition be used when possible to lower the input power dissipation as well as the LED current, which minimizes LED degradation over time. In applications where dV $_{\rm CM/dt}$ may be extremely large (such as static discharge), a series resistor, R $_{\rm CC}$ , should be connected in series with V $_{\rm CC}$ and Pin 8 to protect the Figure 9. Operating Circuit for Burn-In and Steady State Life Tests. detector IC from destructively high surge currents. See note 14 for determination of $R_{\rm CC}.$ In addition, it is recommended that a ceramic disc bypass capacitor of 0.01 $\mu F$ to 0.1 $\mu F$ be placed between Pins 8 and 5 to reduce the effect of power supply noise. For interfacing ac signals to TTL systems, output low pass filtering can be performed with a pullup resistor of 1.5 k $\Omega$ and 20 $\mu$ F capacitor. This application requires a Schmitt trigger gate to avoid slow rise time chatter problems. For ac input applications, a filter capacitor can be placed across the dc input terminals for either signal or transient filtering. Either ac (Pins 1, 4) or dc (Pins 2, 3) input can be used to determine external threshold levels. For one specifically selected external threshold voltage level $V_+$ or $V_-$ , $R_{_{\rm X}}$ can be determined without use of $R_{_{\rm D}}$ via $$R_{x} = \frac{V_{+} - V_{TH+}}{(-)}$$ (-) (1) Figure 10. Typical External Threshold Characteristic, $V_+$ vs. $R_{_{\rm x}}$ . For two specifically selected external threshold voltage levels, $V_+$ and $V_-$ , the use of $R_x$ and $R_p$ will permit this selection via equations (2), (3) provided the following conditions are met: $$\frac{V_{+}}{V_{-}} \ge \frac{V_{TH}^{+}}{V_{TH}^{-}}$$ and $\frac{V_{+}^{-} V_{TH}^{-}}{V_{-}^{-} V_{TH}^{-}} < \frac{I_{TH}^{-}}{I_{TH}^{-}}$ $$R_{x} = \frac{V_{TH-}(V_{+}) - V_{TH+}(V_{-})}{I_{TH+}(V_{TH-}) - I_{TH-}(V_{TH+})}$$ (2) $$\begin{split} R_{p} &= \\ &\frac{V_{\text{TH-}}(V_{+}) - V_{\text{TH+}}(V)}{I_{\text{TH+}}(V_{-} - V_{\text{TH-}}) + I_{\text{TH-}}(V_{\text{TH+}} - V_{+})} (3) \end{split}$$ See Application Note 1004 for more information. #### MIL-PRF-38534 Class H, Class K, and DSCC SMD Test Program Agilent Technologies' Hi-Rel Optocouplers are in compliance with MIL-PRF-38534 Class H and K. Class H and Class K devices are also in compliance with DSCC drawing 5962-89477. Testing consists of 100% screening and quality conformance inspection to MIL-PRF-38534. Figure 11. External Threshold Voltage Level Selection.