HC-5504DLC NOT RECOMMENDED FOR NEW DESIGNS See HC5504B and HC5504B1 Subscriber Line Interface Circuit May 1997 #### Features - Pin for Pin Replacement for the HC-5504 - Capable of +5V or +12V (VB+) Operation - · Monolithic Integrated Device - DI High Voltage Process - Compatible With Worldwide PBX Performance Requirements - Controlled Supply of Battery Feed Current for Short Loops (41mA) - · Internal Ring Relay Driver - Allows Interfacing With Negative Superimposed Ringing Systems - Low Power Consumption During Standby - Switch Hook Ground Key and Ring Trip Detection Functions - Selective Denial of Power to Subscriber Loops ### **Applications** - Solid State Line Interface Circuit for Analog and Digital PBX Systems - · Direct Inward Dial (DID) Trunks - Voice Messaging PBXs - Allows Multi-Phone Operation ### Description The Harris SLIC incorporates many of the BORSHT functions on a single IC chip. This includes DC battery feed, a ring relay driver, supervisory and hybrid functions. This device is designed to maintain transmission performance in the presence of externally induced longitudinal currents. Using the unique Harris dielectric isolation process, the SLIC can operate directly with a wide range of station battery voltages. The SLIC also provides selective denial of power. If the PBX system becomes overloaded during an emergency, the SLIC will provide system protection by denying power to selected subscriber loops. The Harris SLIC is ideally suited for the design of new digital PBX systems by eliminating bulky hybrid transformers. ## Ordering Information | PART<br>NUMBER | TEMPERATURE<br>RANGE | PACKAGE | |----------------|----------------------|---------------------| | HC1-5504DLC-5 | 0° to +75°C | 24 Lead Ceramic DIP | | HC1-5504DLC-9 | -40° to +85°C | 24 Lead Ceramic DIP | | HC3-5504DLC-5 | 0° to +75°C | 24 Lead Plastic DIP | | HC3-5504DLC-9 | -40° to +85°C | 24 Lead Plastic DIP | | HC4P5504DLC-5 | 0° to +75°C | 28 Lead PLCC | | HC4P5504DLC-9 | -40° to +85°C | 28 Lead PLCC | | HC9P5504DLC-5 | 0° to +75°C | 24 Lead SOIC | | HC9P5504DLC-9 | -40° to +85°C | 24 Lead SOIC | #### **Pinouts** # HC-5504DLC (PDIP, CDIP, SOIC) TOP VIEW # HC-5504DLC (PLCC) #### Absolute Maximum Ratings (Note 1) **Operating Conditions** Maximum Continuous Supply Voltages Operating Temperature Range (V<sub>B</sub>-) . . . . . . -60 to +0.5 V HC-5504DLC-5 . . . . . . . . . . . . . . . . 0°C to +75°C (V<sub>B</sub>+)....--0.5 to +15 V (V<sub>B</sub>+ - V<sub>B</sub>-) .....+75V Storage Temperature Range.....-65°C to 150°C Relay Drive Voltage (V<sub>RD</sub>) .....-0.5 to +15V Relay Driver Voltage (V<sub>RD</sub>) . . . . . . . . . . +5 to +12V Positive Supply Voltage (V<sub>B</sub>+) . . . . . . 4.75 to 5.25 or 10.8 to 13.2V Junction Temperature Ceramic. . . . . . . . . . . . . . +175°C Junction Temperature Plastic . . . . . . . . . . . . . . . +150°C Negative Supply Voltage (V<sub>B</sub>-) . . . . . . . . . . . . -42 to -58V Lead Temperature (Soldering 10 Sec.).....+300°C High Level Logic Input Voltage . . . . . . . . . . . . 2.4V CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. **Electrical Specifications** Unless Otherwise Specified, $V_{B^-}$ = -48V, $V_{B^+}$ = +12V and +5V, AG = BG = DG = 0V, Typical Parameters $T_A$ = +25°C. Min-Max Parameters are Over Operating Temperature Range. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------|-----|----------------| | On Hook Power Dissipation | $I_{LONG}^* = 0, V_{B}^+ = +12V$ | - | 170 | 235 | mW | | Off Hook Power Dissipation $R_L = 600\Omega$ , $I_{LONG}^* = 0$ , $V_B + = +12V$ | | - | 425 | 550 | mW | | Off Hook IB+ | $R_L = 600\Omega$ , $I_{LONG}^* = 0$ , $T_A = -40^{\circ}$ C | - | - | 6.0 | mA | | Off Hook IB+ | $R_L = 600\Omega$ , $I_{LONG}^* = 0$ , $T_A = +25^{\circ}C$ | - | - | 5.3 | mA | | Off Hook IB- | $R_{L} = 600\Omega, I_{LONG}^{*} = 0$ | - | 35 | 41 | mA | | Off Hook Loop Current | $R_L = 1200\Omega, I_{LONG}^* = 0$ | - | 21 | - | mA | | Off Hook Loop Current | $R_L = 1200\Omega$ , $V_{B^-} = -42V$ , $I_{LONG}^* = 0$<br>$T_A = +25^{\circ}C$ | 17.5 | - | - | mA | | Off Hook Loop Current | $R_L = 200\Omega, I_{LONG}^* = 0$ | 36 | 41 | 48 | mA | | Fault Currents | | | | | | | TIP to Ground | | - | 14 | - | mA | | RING to Ground | | - | 55 | - | mA | | TIP to RING | | - | 41 | - | mA | | TIP and RING to Ground | | - | 55 | - | mA | | Ring Relay Drive V <sub>OL</sub> | I <sub>OL</sub> = 62mA | - | 0.2 | 0.5 | V | | Ring Relay Driver Off Leakage | $V_{RD} = +12V, \overline{RC} = 1 = HIGH, T_A = +25^{\circ}C$ | - | - | 100 | μА | | Ring Trip Detection Period | $R_L = 600\Omega$ | - | 2 | 3 | Ring<br>Cycles | | On Hook Ringing Current | | - | - | 30 | mApk | | Switch Hook Detection Threshold | SHD = V <sub>OL</sub> | 18 | - | - | mA | | | SHD = V <sub>OH</sub> | - | - | 12 | mA | | Ground Key Detection Threshold | GKD = V <sub>OL</sub> | 20 | - | - | mA | | | GKD = V <sub>OH</sub> | - | - | 10 | mA | | Loop Current During Power Denial | $R_L = 200\Omega$ | - | ±2 | - | mA | | Dial Pulse Distortion | | 0 | - | 5 | ms | | Receive Input Impedance | (Note 2) | - | 110 | - | kΩ | | Transmit Output Impedance | (Note 2) | - | 10 | 20 | Ω | | Two Wire Return Loss | (Referenced to $600\Omega + 2.16\mu$ F), (Note 2) | | | | | | SR <sub>L</sub> LO | | - | 15.5 | - | dB | | ER <sub>L</sub> | | - | 24 | - | dB | | SR <sub>L</sub> HI | | - | 31 | - | dB | | Longitudinal Balance | 1V <sub>RMS</sub> 200Hz - 3400Hz, (Note 2) IEEE Method | | | | | | 2 Wire Off Hook | | 58 | 65 | - | dB | | 2 Wire On Hook | | 60 | 63 | - | dB | | $4 \text{ Wire Off Hook} \qquad \qquad 0^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +75^{\circ}\text{C}$ | | 50 | 58 | - | dB | **Electrical Specifications** Unless Otherwise Specified, $V_B$ - = -48V, $V_B$ + = +12V and +5V, AG = BG = DG = 0V, Typical Parameters $T_A$ = +25°C. Min-Max Parameters are Over Operating Temperature Range. (Continued) | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|---------------------------------------------------------------------------------|------|-------|-------|----------| | Low Frequency Longitudinal Balance | R.E.A. Method, (Note 2), $R_L = 600\Omega$ | - | - | 23 | dBrnC | | | $0^{\circ}C \le T_{A} \le +75^{\circ}C$ | - | - | -67 | dBm0p | | Insertion Loss | at 1kHz, 0dBm Input Level, Referenced $600\Omega$ | | | | | | 2 Wire - 4 Wire, 4 Wire - 2 Wire | | - | ±0.05 | ±0.2 | dB | | Frequency Response | 200 - 3400Hz Referenced to Absolute Loss at 1kHz and 0dBm Signal Level (Note 2) | - | ±0.02 | ±0.05 | dB | | Idle Channel Noise | (Note 2) | | | | | | 2 Wire - 4 Wire, 4 Wire - 2 Wire | , , | - | 1 | 5 | dBrnC | | | | - | -89 | -85 | dBm0p | | Absolute Delay | (Note 2) | | | | <u> </u> | | 2 Wire - 4 Wire, 4 Wire - 2 Wire | | - | _ | 2 | ms | | Trans Hybrid Loss | Balance Network Set Up for $600\Omega$ Termination at 1kHz | 36 | 40 | - | dB | | Overload Level | $V_{B}$ + = +5 $V$ | 1.5 | - | - | Vpeak | | 2 Wire - 4 Wire, 4 Wire - 2 Wire | V <sub>B</sub> + = +12V | 1.75 | - | - | Vpeak | | Level Linearity | At 1kHz, (Note 2) Referenced to 0dBm Level | | | | | | 2 Wire - 4 Wire, 4 Wire - 2 Wire | +3 to -40dBm | - | - | ±0.05 | dB | | | -40 to -50dBm | - | - | ±0.1 | dB | | | -50 to -55dBm | - | - | ±0.3 | dB | | Power Supply Rejection Ratio | (Note 2) | | | | | | V <sub>B</sub> + to 2 Wire | 30 - 60Hz, R <sub>L</sub> = $600$ Ω | 15 | - | - | dB | | V <sub>B</sub> + to Transmit | <b>-</b> | 15 | - | - | dB | | V <sub>B</sub> - to 2 Wire | $\neg$ | 15 | - | - | dB | | V <sub>B</sub> - to Transmit | | 15 | - | - | dB | | V <sub>B</sub> + to 2 Wire | 200 - 16kHz $R_L$ = 600 $\Omega$ | 30 | - | - | dB | | V <sub>B</sub> + to Transmit | $\neg$ | 30 | - | - | dB | | V <sub>B</sub> - to 2 Wire | | 30 | - | - | dB | | V <sub>B</sub> - to Transmit | <b>-</b> | 30 | - | - | dB | | Logic Input Current (RS, RC, PD) | 0V ≤ V <sub>IN</sub> ≤ + 5V | - | - | ±100 | μΑ | | Logic Inputs | | | | | | | Logic '0' V <sub>IL</sub> | | - | - | 0.8 | V | | Logic '1' V <sub>IH</sub> | | 2.0 | - | 5.5 | V | | Logic Outputs | | | | | | | Logic '0' V <sub>OL</sub> | $I_{LOAD}$ 800 $\mu$ A, $V_{B}$ + = +12 $V$ , +5 $V$ | - | 0.1 | 0.5 | V | | Logic '1' V <sub>OH</sub> | $I_{LOAD}$ 80µA, $V_{B}$ + = +12V | 2.7 | 5.0 | 5.5 | V | | - | $I_{LOAD}$ 40 $\mu$ A, $V_{B}$ + = +5 $V$ | 2.7 | - | 5.0 | V | <sup>\*</sup> I<sub>LONG</sub> = Longitudinal Current #### NOTES: - 1. Absolute maximum ratings are limiting values, applied individually, beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied. - These parameters are controlled by design or process parameters and are not directly tested. These parameters are characterized upon initial design release, upon design changes which would affect these characteristics, and at intervals to assure product quality and specification compliance. ### **Uncommitted Op Amp Specifications** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------|------------|-----|-----|-----|-------| | Input Offset Voltage | | - | ±5 | - | mV | # **Uncommitted Op Amp Specifications** | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-------------------------------|-----|-----|-----|-------------------| | Input Offset Current | | - | ±10 | - | nA | | Input Bias Current | | - | 20 | - | nA | | Differential Input Resistance | (Note 2) | - | 1 | - | ΜΩ | | Output Voltage Swing | $R_L = 10K, V_B + = +12V$ | - | ±5 | - | V <sub>PEAK</sub> | | | $R_L = 10K, V_B + = +5V$ | - | ±3 | - | $V_{PEAK}$ | | Output Resistance | A <sub>VCL</sub> = 1 (Note 2) | - | 10 | - | Ω | | Small Signal GBW | (Note 2) | - | 1 | - | MHz | # Pin Descriptions | 28 PIN<br>PLCC | 24 PIN<br>DIP/SOIC | SYMBOL | DESCRIPTION | |----------------|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 1 | TIP | An analog input connected to the TIP (more positive) side of the subscriber loop through a $150\Omega$ feed resistor and a ring relay contact. Functions with the Ring terminal to receive voice signals from the telephone and for loop monitoring purposes. | | 3 | 2 | RING | An analog input connected to the RING (more negative) side of the subscriber loop through a $150\Omega$ feed resistor and a ring relay contact. Functions with the Tip terminal to receive voice signals from the telephone and for loop monitoring purposes. | | 4 | 3 | RFS | Senses ring side of loop for ground key and ring trip detection. During ringing, the ring signal is inserted into the line at this node and RF is isolated from RFS via a relay. | | 5 | 4 | V <sub>B</sub> + | Positive Voltage Source - Most positive supply. V <sub>B</sub> + is typically 12V or 5V. | | 6 | 5 | C3 | Capacitor #3 - An external capacitor to be connected between this terminal and analog ground Required for proper operation of the loop current limiting function, and for filtering $V_B$ Typical value is $0.3\mu F$ , 30V. | | 7 | 6 | DG | Digital Ground - To be connected to zero potential and serves as a reference for all digital inputs and outputs on the SLIC microcircuit. | | 9 | 7 | RS | Ring Synchronization Input - A TTL - compatible clock input. The clock should be arranged such that a positive pulse transition occurs on the zero crossing of the ring voltage source, as it appears at the RFS terminal. For Tip side injected systems, the RS pulse should occur on the negative going zero crossing and for Ring injected systems, on the positive going zero crossing. This ensures that the ring relay activates and deactivates when the instantaneous ring voltage is near zero. If synchronization is not required, the pin should be tied to +5V. | | 10 | 8 | RD | Relay Driver - A low active open collector logic output. When enabled, the external ring relay is energized. | | 11 | 9 | TF | Tip Feed - A low impedance analog output connected to the TIP terminal through a $150\Omega$ feed resistor Functions with the RF terminal to provide loop current, feed voice signals to the telephone set, and sink longitudinal current. | | 12 | 10 | RF | Ring Feed - A low impedance analog output connected to the RING terminal through a $150\Omega$ feed resistor. Functions with the TF terminal to provide loop current, feed voice signals to the telephone set, and sink longitudinal current. | | 13 | 11 | V <sub>B</sub> - | Negative Voltage Source - Most negative supply. $V_{B^-}$ is typically -48V with an operational range o -42V to -58V. Frequently referred to as "battery". | | 14 | 12 | BG | Battery Ground - To be connected to zero potential. All loop current and some quiescent current flows into this ground terminal. | | 16 | 13 | SHD | Switch Hook Detection - A low active LS TTL - compatible logic output. | | 17 | 14 | GKD | Ground Key Detection - A low active LS TTL - compatible logic output. This output is enabled if the DC current into the ring lead exceeds the DC current out of the tip lead by more than 20mA, and dis abled if this current difference is below an internally set threshold. | | 18 | 15 | PD | Power Denial - A low active TTL - Compatible logic input. When enabled, the switch hook detect (SHD) and ground key detect (GKD) are not necessarily valid, and the relay driver (RD) output is disabled. | | 19 | 16 | RC | Ring Command - A low active TTL - Compatible logic input. When enabled, the relay driver $(\overline{RD})$ output goes low on the next high level of the ring sync (RS) input, as long as the SLIC is not in the power denial state $(\overline{PD}) = 0$ or the subscriber is not already off- hook $(\overline{SHD}) = 0$ . | # Pin Descriptions (Continued) | 28 PIN<br>PLCC | 24 PIN<br>DIP/SOIC | SYMBOL | DESCRIPTION | |----------------|--------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | 17 | C2 | Capacitor #2 - An external capacitor to be connected between this terminal and digital ground. Prevents false ground key indications from occurring during ring trip detection. Typical value is $0.15\mu F$ , 10V. This capacitor is not used if ground key function is not required and (Pin 17) may be left open or connected to digital ground. | | 21 | 18 | OUT | The analog output of the spare operational amplifier. The output voltage swing is typically $\pm 5$ V. | | 23 | 19 | -IN | The inverting analog input of the spare operational amplifier. | | 24 | 20 | +IN | The non-inverting analog input of the spare operational amplifier. | | 25 | 21 | RX | Receive Input, Four Wire Side - A high impedance analog input which is internally biased. Capacitive coupling to this input is required. AC signals appearing at this input differentially drive the Tip feed and Ring feed terminals, which in turn drive tip and ring through $300\Omega$ of feed resistance on each side of the line. | | 26 | 22 | C4 | Capacitor #4 - An external capacitor to be connected between this terminal and analog ground. This capacitor prevents false ground key indication and false ring trip detection from occurring when longitudinal currents are induced onto the subscriber loop from near by power lines and other noise sources. This capacitor is also required for the proper operation of ring trip detection. Typical value is $0.5\mu F$ , to $1.0\mu F$ , 20V. This capacitor should be nonpolarized. | | 27 | 23 | AG | Analog Ground - To be connected to zero potential and serves as a reference for the transmit output (TX) and receive input (RX) terminals. | | 28 | 24 | TX | Transmit Output, Four Wire Side - A low impedance analog output which represents the differential voltage across Tip and Ring. Transhybrid balancing must be performed (using the SLIC microcircuit's spare op amp) beyond this output to completely implement two to four wire conversion. This output is unbalanced and referenced to analog ground. Since the DC level of this output varies with loop current, capacitive coupling to the next stage is essential. | | 1,8,15,22 | | NC | No Internal Connection. | NOTE: All grounds (AG, BG, & DG) must be applied before V<sub>B</sub>+ or V<sub>B</sub>-. Failure to do so may result in premature failure of the part. If a user wishes to run separate grounds off a line card, the AG must be applied first. # Functional Diagram # Schematic (Continued) #### **LOGIC GATE SCHEMATIC** ### Die Characteristics | Transistor Count | | | |--------------------------|---------------|-------------------| | Die Dimensions | | | | Substrate Potential | | Connected | | Process | | . Bipolar-DI | | Thermal Constants (°C/W) | $\theta_{JA}$ | $\theta_{\sf JC}$ | | Ceramic DIP | 52 | 15 | | Plastic DIP | 52 | 22 | | PLCC | 67 | 29 | | SOIC | 76 | 24 | # Overvoltage Protection and Longitudinal Current Protection The SLIC device, in conjunction with an external protection bridge, will withstand high voltage lightning surges and power line crosses. High voltage surge conditions are as specified in Table 1. The SLIC will withstand longitudinal currents up to a maximum or 30mArms, 15mArms per leg, without any performance degradation. TABLE 1 | PARAMETER | TEST<br>CONDITION | PERFORMANCE<br>(MAX) | UNITS | |-----------------|----------------------|----------------------|-------------------| | Longitudinal | 10μs Rise/ | ±1000 (Plastic) | V <sub>PEAK</sub> | | Surge | 1000μs/Fall | ±500 (Ceramic) | V <sub>PEAK</sub> | | Metallic Surge | 10μs Rise/ | ±1000 (Plastic) | V <sub>PEAK</sub> | | | 1000μ Fall | ±500 (Ceramic) | V <sub>PEAK</sub> | | T/GND | 10μs Rise/ | ±1000 (Plastic) | V <sub>PEAK</sub> | | R/GND | 1000μs Fall | ±500 (Ceramic) | V <sub>PEAK</sub> | | 50/60Hz Current | | | | | T/GND | 11 Cycles | 700 (Plastic) | $V_{RMS}$ | | R/GND | Limited to<br>10Arms | 350 (Ceramic) | V <sub>RMS</sub> | ## **Applications Diagram** FIGURE 1. TYPICAL LINE CIRCUIT APPLICATION WITH THE MONOLITHIC SLIC ### **Typical Component Values** $C2 = 0.15 \mu F$ , 10 V $C3 = 0.3 \mu F, 30 V$ $C4 = 0.5\mu F$ to $1.0\mu F$ , 10%, 20V (Should be nonpolarized) $C5 = 0.5 \mu F$ , 20V $C6 = C7 = 0.5\mu F$ (10% Match Required) (Note 2) $C8 = 0.01\mu F$ , 100V $C9 = 0.01 \mu F$ , 20V, $\pm 20\%$ R1 = R2 = R3 = 100k (0.1% Match Required, 1% absolute value) ZB = 0 for $600\Omega$ Terminations (Note 2) $RB_1 = RB_2 = RB_3 = RB_4 = 150\Omega$ (0.1% Match Required, 1% absolute value) $R_{S1} = R_{S2} = 1k\Omega$ , typically. $C_{S1} = C_{S2} = 0.1 \mu F,\, 200 V$ typically, depending on $V_{RING}$ and line length. $Z_1 = 150V$ to 200V transient protection. PTC used as ring generator ballast. #### NOTES: - 1. Secondary protection diode bridge recommended is a 2A, 200V type. - 2. To obtain the specified transhybrid loss it is necessary for the three legs of the balance network, C6-R1 and R2 and C7-ZB-R3, to match in impedance to within 0.3%. Thus, if C6 and C7 are 1μF each, a 20% match is adequate. It should be noted that the transmit output to C6 sees a -22V step when the loop is closed. Too large a value for C6 may produce an excessively long transient at the op amp output to the PCM Filter/CODEC. - A $0.5\mu F$ and $100k\Omega$ gives a time constant of 50msec. The uncommitted op amp output is internally clamped to stay within $\pm 5.5 V$ and also has current limiting protection. - 3. All grounds (AG, BG, & DG) must be applied before V<sub>B</sub>+ or V<sub>B</sub>-. Failure to do so may result in premature failure of the part. If a user wishes to run separate grounds off a line card, the AG must be applied first. - 4. To prevent saturation of longitudinal amplifier during ringing, the ringer current should be limited to less than 30mA peak. - 5. Application shows Ring injected ringing, a Balanced or Tip injected configuration may be used. - 6. Pin numbers given for DIP/SOIC package. Additional information is contained in Application Note 549, "The HC-550X Telephone SLICs" By Geoff Phillips