# HGTP20N36G3VL,HGT1S20N36G3VLS, HGT1S20N36G3VL 20A, 360V N-Channel, Logic Level, Voltage Clamping IGBTs **July 2003** #### **Features** - · Logic Level Gate Drive - Internal Voltage Clamp - ESD Gate Protection - T<sub>.1</sub> = 175°C - Ignition Energy Capable ## Description This N-Channel IGBT is a MOS gated, logic level device which is intended to be used as an ignition coil driver in automotive ignition circuits. Unique features include an active voltage clamp between the collector and the gate which provides Self Clamped Inductive Switching (SCIS) capability in ignition circuits. Internal diodes provide ESD protection for the logic level gate. Both a series resistor and a shunt resistor are provided in the gate circuit. #### **PACKAGING** | PART NUMBER | PACKAGE | BRAND | |-----------------|----------|----------| | HGTP20N36G3VL | TO-220AB | 20N36GVL | | HGT1S20N36G3VL | TO-262AA | 20N36GVL | | HGT1S20N36G3VLS | TO-263AB | 20N36GVL | The development type number for this device is TA49296. ## Symbol HGTP20N36G3VL ### **Absolute Maximum Ratings** $T_C = +25^{\circ}C$ , Unless Otherwise Specified | HGT1S20N36G3VL | | |-----------------|----------------------------------------------------------------------| | HGT1S20N36G3VLS | UNITS | | 395 | V | | 28 | V | | 37.7 | Α | | 26 | Α | | ±10 | V | | 26 | Α | | 18 | Α | | 775 | mJ | | 150 | W | | 1.0 | W/oC | | -40 to +175 | °C | | 260 | °C | | 6 | KV | | | HGT1S20N36G3VLS 395 28 37.7 26 ±10 26 18 775 150 1.0 -40 to +175 260 | NOTE: May be exceeded if I<sub>GEM</sub> is limited to 10mA. # **Electrical Specifications** $T_C = +25^{\circ}C$ , Unless Otherwise Specified | | | | | | LIMITS | | | |----------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------|--------|-------|-------| | PARAMETERS | SYMBOL | TEST C | ONDITIONS | MIN | TYP | MAX | UNITS | | Collector-Emitter Breakdown Voltage | BV <sub>CES</sub> | I <sub>C</sub> = 10mA, | T <sub>C</sub> = +175°C | 345 | 380 | 415 | V | | | | V <sub>GE</sub> = 0V | $T_{\rm C} = +25^{\rm o}{\rm C}$ | 355 | 385 | 415 | V | | | | | $T_{\rm C} = -40^{\rm o}{\rm C}$ | 355 | 390 | 425 | V | | Collector-Emitter Breakdown Voltage | BV <sub>CER</sub> | $I_{C} = 10\text{mA}$ $V_{GE} = 0V$ $R_{GE} = 1k\Omega$ | T <sub>C</sub> = +175°C | 320 | 360 | 395 | V | | | | | $T_{\rm C} = +25^{\rm o}{\rm C}$ | 335 | 365 | 395 | V | | | | | $T_{\rm C} = -40^{\rm o}{\rm C}$ | 335 | 370 | 410 | V | | Gate-Emitter Plateau Voltage | $V_{GEP}$ | I <sub>C</sub> = 10A<br>V <sub>CE</sub> = 12V | T <sub>C</sub> = +25°C | - | 3.7 | - | V | | Gate Charge | Q <sub>G(ON)</sub> | I <sub>C</sub> = 10A<br>V <sub>GE</sub> = 5V<br>V <sub>CE</sub> = 12V | $T_C = +25^{\circ}C$ | - | 28.7 | - | nC | | Collector-Emitter Clamp Breakdown<br>Voltage | BV <sub>CE(CL)</sub> | $I_C = 10A$<br>$R_G = 0\Omega$ | T <sub>C</sub> = +175°C | 330 | 360 | 390 | V | | Emitter-Collector Breakdown Voltage | BV <sub>ECS</sub> | I <sub>C</sub> = 10mA | $T_{\rm C} = +25^{\rm o}{\rm C}$ | 28 | 36 | - | V | | Collector-Emitter Leakage Current | I <sub>CES</sub> | V <sub>CE</sub> = 250V | T <sub>C</sub> = +25°C | - | - | 5 | μΑ | | | | V <sub>CE</sub> = 250V | T <sub>C</sub> = +175°C | - | - | 250 | μΑ | | Emitter-Collector Leakage Current | I <sub>ECS</sub> | V <sub>EC</sub> = 24V | T <sub>C</sub> = +25°C | - | - | 1.0 | mA | | Collector-Emitter Saturation Voltage | V <sub>CE(SAT)</sub> | I <sub>C</sub> = 10A<br>V <sub>GE</sub> = 4.5V | T <sub>C</sub> = +25°C | - | 1.3 | 1.6 | V | | | v <sub>GE</sub> = 4.5 v | $T_{C} = +175^{\circ}C$ | - | 1.25 | 1.5 | V | | | | | I <sub>C</sub> = 20A<br>V <sub>GE</sub> = 5.0V | $T_{C} = +25^{\circ}C$ | - | 1.6 | 1.9 | V | | | | v <sub>GE</sub> = 5.0 v | T <sub>C</sub> = +175°C | - | 1.9 | 2.4 | V | | Gate-Emitter Threshold Voltage | V <sub>GE(TH)</sub> | I <sub>C</sub> = 1mA<br>V <sub>CE</sub> = V <sub>GE</sub> | T <sub>C</sub> = +25°C | 1.1 | 1.6 | 2.3 | V | | Gate Series Resistance | R <sub>1</sub> | | T <sub>C</sub> = +25°C | - | 75 | - | Ω | | Gate-Emitter Resistance | R <sub>2</sub> | | $T_{\rm C} = +25^{\rm o}{\rm C}$ | 10 | 20 | 30 | kΩ | | Gate-Emitter Leakage Current | I <sub>GES</sub> | V <sub>GE</sub> = ±10V | | ±330 | ±500 | ±1000 | μΑ | | Gate-Emitter Breakdown Voltage | BV <sub>GES</sub> | I <sub>GES</sub> = ±2mA | | ±12 | ±14 | - | V | | Current Turn-Off Time-Inductive Load | t <sub>D(OFF)I</sub> + t <sub>F(OFF)I</sub> | $I_{C} = 10A, R_{G} = 25\Omega,$ $L = 550\mu\text{H}, R_{L} = 26.4\Omega, V_{GE} = 5\text{V},$ $V_{CL} = 300\text{V}, T_{C} = +175^{\circ}\text{C}$ | | - | 15 | 30 | μs | | Inductive Use Test | I <sub>SCIS</sub> | L = 2.3mH,<br>V <sub>G</sub> = 5V, | T <sub>C</sub> = +175°C | 18 | - | - | Α | | | | $V_G = 5V,$ $R_G = 0\Omega$ | $T_{C} = +25^{\circ}C$ | 26 | - | - | Α | | Thermal Resistance | $R_{ heta JC}$ | | • | - | - | 1.0 | °C/W | # **Typical Performance Curves** FIGURE 1. TRANSFER CHARACTERISTICS FIGURE 2. SATURATION CHARACTERISTICS FIGURE 3. COLLECTOR to EMITTER CURRENT AS A FUNCTION OF SATURATION VOLTAGE FIGURE 4. COLLECTOR to EMITTER CURRENT AS A FUNC-TION OF SATURATION VOLTAGE FIGURE 5. SATURATION VOLTAGE AS A FUNCTION OF JUNCTION TEMPERATURE FIGURE 6. SATURATION VOLTAGE AS A FUNCTION OF JUNCTION TEMPERATURE # Specifications HGTP20N36G3VL, HGT1S20N36G3VL, HGT1S20N36G3VLS ## Typical Performance Curves (Continued) 1.1 I<sub>CE</sub> = 1mA I<sub></sub> FIGURE 7. COLLECTOR-EMITTER CURRENT AS A FUNCTION OF CASE TEMPERATURE FIGURE 8. NORMALIZED THRESHOLD VOLTAGE AS A FUNCTION OF JUNCTION TEMPERATURE FIGURE 9. LEAKAGE CURRENT AS A FUNCTION OF JUNCTION TEMPERATURE FIGURE 10. TURN-OFF TIME AS A FUNCTION OF JUNCTION TEMPERATURE FIGURE 11. SELF CLAMPED INDUCTIVE SWITCHING CURRENT AS A FUNCTION OF INDUCTANCE FIGURE 12. SELF CLAMPED INDUCTIVELY SWITCHING ENERGY AS A FUNCTION OF INDUCTANCE # Typical Performance Curves (Continued) FIGURE 13. CAPACITANCE AS A FUNCTION OF COLLECTOR-EMITTER VOLTAGE FIGURE 14. GATE CHARGE WAVEFORMS FIGURE 15. NORMALIZED TRANSIENT THERMAL IMPEDANCE, JUNCTION TO CASE FIGURE 16. BREAKDOWN VOLTAGE AS A FUNCTION OF GATE - EMITTER RESISTANCE # **Test Circuits** FIGURE 17. USE TEST CIRCUIT FIGURE 18. INDUCTIVE SWITCHING TEST CIRCUIT #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ΑŒ | CEx™ | FACT™ | ImpliedDisconnect™ | PACMAN™ | SPM™ | |-------|--------------------|--------------------------------|--------------------|---------------------|------------------------| | Αc | ctiveArray™ | FACT Quiet Series™ | ISOPLANAR™ | POP™ | Stealth™ | | В | ottomless™ | FAST® | LittleFET™ | Power247™ | SuperSOT™-3 | | Co | oolFET™ | FASTr™ | MicroFET™ | PowerTrench® | SuperSOT™-6 | | CI | ROSSVOLT™ | FRFET™ | MicroPak™ | QFET® | SuperSOT™-8 | | D | OME™ | GlobalOptoisolator™ | MICROWIRE™ | QS™ | SyncFET™ | | E | coSPARK™ | GTO™ . | MSX™ | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | $E^2$ | <sup>2</sup> CMOS™ | HiSeC™ | MSXPro™ | Quiet Series™ | TruTranslation™ | | Er | nSigna™ | I <sup>2</sup> C <sup>TM</sup> | $OCX^{TM}$ | RapidConfigure™ | UHC™ | | A | cross the board. | Around the world.™ | OCXPro™ | RapidConnect™ | UltraFET <sup>®</sup> | | Th | ne Power Franch | nise™ | OPTOLOGIC® | SILENT SWITCHER® | VCX™ | | Pı | rogrammable Ac | tive Droop™ | OPTOPLANAR™ | SMART START™ | | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |