# Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp. The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Renesas Technology Home Page: http://www.renesas.com Renesas Technology Corp. Customer Support Dept. April 1, 2003 # **Cautions** Keep safety first in your circuit designs! Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. # Notes regarding these materials - 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party. - 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein. The HD74LS170 is organized as 4 words of 4 bits each and separate on-chip decoding is provided for addressing the four word locations to either write-in or retrieve data. This permits simultaneous writing into one location and reading from another word location. Four data inputs are available which are used to supply the 4-bit word to be stored. Location of the word is determined by the write-address inputs A and B in conjunction with a write-enable signal. Data applied at the inputs should be in its true form. That is, if a high-level signal is desired from the output, a high level is applied at the data input for that particular bit location. The latch inputs are arranged so that new data will be accepted only if both internal address gate inputs are high. When this condition exists, data at the D input is transferred to the latch output. When the write-enable input, $G_W$ , is high, the data inputs are inhibited and their levels can cause no change in the information stored in the internal latches. When the read-enable input, $G_R$ , is high, the data outputs are inhibited and remain high, the individual address lines permit direct acquisition of data stored in any four of the latches. Four individual decoding gates are used to complete the address for reading a word. When the read address is made in conjunction with the readenable signal the word appears at the four outputs. ## **■BLOCK DIAGRAM** #### ■PIN ARRANGEMENT #### ■FUNCTION TABLE | W | rite Inpu | its | Word | | | | | | |----------------|-----------|-----|----------------|----------------|------------------|----------------|--|--| | W <sub>B</sub> | WA | Gw | 0 | l | 2 | 3 | | | | L | L | L | QD | $Q_6$ | $Q_o$ | $Q_0$ | | | | L | н | L | $Q_0$ | Q-D | $Q_0$ | Q <sub>0</sub> | | | | Н | L | I. | $\mathbf{Q}_0$ | Q <sub>0</sub> | Q=D | Q <sub>n</sub> | | | | Н | н | 1. | $Q_0$ | $Q_n$ | $\mathbf{Q}_{0}$ | Q= ]) | | | | >: | × | H | $Q_0$ | $Q_0$ | Q <sub>0</sub> | Qo | | | | F | lead Input | s | Outputs | | | | | | |----------------|----------------|----|-------------------------------|-------------------------------|-------------------------------|-------------------------------|--|--| | W <sub>B</sub> | W <sub>A</sub> | Gw | 0 | 1 | 2 | 3 | | | | 1. | I. | L | W <sub>0</sub> B <sub>1</sub> | W 10 B2 | W ₀ B₃ | W₀ B₄ | | | | 1. | Н | I. | $W_1/B_1$ | $W_{\perp} B_2$ | $W_{\perp} B_3$ | W <sub>+</sub> B <sub>•</sub> | | | | Н | l. | L | W 2 B1 | W z Bz | W <sub>2</sub> B <sub>3</sub> | W <sub>2</sub> B <sub>4</sub> | | | | Н | Н | L | W <sub>3</sub> B <sub>1</sub> | W <sub>3</sub> B <sub>2</sub> | W <sub>3</sub> B <sub>3</sub> | W <sub>3</sub> B <sub>4</sub> | | | | >: | × | Н | Н | н | н | Н | | | Notes: H = high level, L = low level, X = irrelevant. (Q=D) = The four selected internal flip-flop outputs will assume the states applied to the four external data inputs. Q<sub>0</sub> = The level of Q before the indicated input conditions were established. W.B. = The first bit of word 0, etc. # ■ RECOMMENDED OPERATING CONDITIONS | | Item | Symbol | min | typ | max | Unit | | |----------------------------------------------|--------------|----------|----------|----------|----------|--------------|--| | Supply Voltage Output Voltage Output Current | | Vcc | 4.75<br> | 5 | 5.25 | V<br>V<br>mA | | | | | Von | | | 5.5 | | | | | | Iou | | | 8 | | | | Pulse | Read enable | | 25 | | T | | | | width | Write enable | - tw | 60 | _ | | ns | | | Setup | Data input | | 10 | | - | J | | | Time | Write select | - t., | 15 | <u> </u> | T - | ns | | | Hold | Data input | <b>—</b> | 15 | | | Ι., | | | Time | Write select | th | 5 | | <u> </u> | ns | | | Latch time | | Linteh | 60 | _ | _ | ns | | # **ELECTRICAL CHARACTERISTICS** $(Ta = -20 - +75^{\circ}C)$ | Item | | Symbol | Test Conditi | on | min | typ* | max | Unit | |---------------------|---------------|-----------------|--------------------------------------------------|-----------------------|-----|------|------|------------| | Input Voltage | | V <sub>tH</sub> | | | 2.0 | | | V | | | | $V_{IL}$ | | | _ | | 0.8 | V | | Output Cu | rrent | I <sub>OH</sub> | $V_{CC}$ = 4.75V, $V_{OH}$ = 5.5V, $V_{IL}$ | -0.8V, VIH-2V | | _ | 100 | μΑ | | Output Voltage | | | $V_{CC} = 4.75 \text{V}, V_{IH} = 2 \text{V},$ | $H-2V$ , $I_{OL}-4mA$ | _ | | 0.4 | v | | | | Vol | V <sub>1L</sub> -0.8V | IoL -8mA | | | 0.5 | | | | Any D, R or W | | V <sub>cc</sub> -5.25V, V <sub>i</sub> -2.7V | | _ | | 20 | μA<br>mA | | | GR OF GW | IIH | | | | | 40 | | | | Any D, R or W | <u> </u> | Vcc-5.25V, V <sub>1</sub> -0.4V | | _ | | -0.4 | | | Current | GR OF GW | I <sub>IL</sub> | | | | | -0.8 | | | Any D, R or | | | | | . — | | 0.1 | <b>_</b> _ | | | Gr or Gw | $I_i$ | $V_{cc} = 5.25 \text{V}, V_i = 7 \text{V}$ | | | | 0.2 | mA | | Supply Current | | Icc** | Vcc-5.25V | | | 25 | 40 | mA | | Input clamp voltage | | Vix | $V_{cc} = 4.75 \text{V}, I_{IN} = -18 \text{mA}$ | | _ | _ | -1.5 | V | <sup>•</sup> VCC=5V, Ta=25°C Typical $I_{CC}$ shown is an average for 50% duty cycle. Maximum $I_{CC}$ is guaranteed for the following worst case conditions: 4.5V is applied to all data inputs and both enable inputs, all address inputs are grounded, and all outputs are open. # **ESWITCHING CHARACTERISTICS** $(V_{cc}=5V, Ta=25^{\circ}C)$ | Item | Symbol | Inputs | Outputs | Test Conditions | min | typ | max | Unit | |------------------------|------------------|--------|------------------|--------------------------------------------------------------------------------------------|-------|-----|-----|------| | | tplH | Read | $Q_1\!\sim\!Q_4$ | $Q_{1} \sim Q_{4}$ $Q_{1} \sim Q_{4}$ $Q_{1} \sim Q_{4}$ $C_{L} = 15pF$ $R_{L} = 2k\Omega$ | T - " | 20 | 30 | ns | | | tPHL | enable | | | | 20 | 30 | | | | t <sub>PLH</sub> | Read | Q1~Q4 | | - | 25 | 40 | | | | t <sub>PHL</sub> | select | | | _ | 24 | 40 | | | Propagation Delay Time | t <sub>PLH</sub> | Write | $Q_1\!\sim\!Q_4$ | | | 30 | 45 | | | | tPHL | enable | | | | 26 | 40 | | | | tPLH | _ | $Q_1 \sim Q_4$ | | | 30 | 45 | 1 | | | tpHL | Data | | | | 22 | 30 | ] | ### **E**TESTING METHOD 1. $C_L$ includes probe and jig capacitance. 2. All diodes are 1S2074 $\bigoplus$ . Notes: # HD74LS170 - High-level input pulses at the select and data inputs are illustrated in Waveform-1; however, times associated with low-level pulses are measured from the same reference points. - When measuring delay times from a read-select input, the readenable input is low. When measuring delay times from the read-enable input, both read-select inputs have been established at steady states. - Input pulse; t<sub>TLH</sub> ≤ 15ns, t<sub>THL</sub> ≤ 6ns, PRR ≤ 1MHz, duty cycle 50%. #### Waveform-2 Note: In Waveform-2, each select address is tested. Prior to the start of each of the above tests, both write and read address inputs are stabilized with $W_A = R_A$ and $W_B = R_B$ . During the test $G_R$ is low. 3V Unit: mm 19.20 20.00 Max 16 7.40 Max 6.30 1.3 1.11 Max 7.62 5.06 Max 2.54 Min 0.51 Min $0.25^{+0.13}_{-0.05}$ $0.48 \pm 0.10$ $2.54\pm0.25$ $0^{\circ} - 15^{\circ}$ Hitachi Code DP-16 **JEDEC** Conforms EIAJ Conforms Weight (reference value) 1.07 g Unit: mm \*Dimension including the plating thickness Base material dimension EIAJ Conforms Weight (reference value) 0.24 g FP-16DA Hitachi Code **JEDEC** Unit: mm \*Dimension including the plating thickness Base material dimension | Hitachi Code | FP-16DN | |--------------------------|----------| | JEDEC | Conforms | | EIAJ | Conforms | | Weight (reference value) | 0.15 g | # **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. # HTACHI # Hitachi, Ltd. Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 NorthAmerica URL Europe http://www.hitachi-eu.com/hel/ecg http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm http:semiconductor.hitachi.com/ http://www.hitachi.co.jp/Sicd/indx.htm Japan For further information write to: Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Stra§e 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322 Lower Cookham Road Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533 Hitachi Asia Ltd. Taipei Branch Office 3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281 Telex: 40815 HITEC HX Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) Copyright ' Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.