# HT47R20 8-Bit OTP Microcontroller #### **Features** - Operating voltage: 3V~5.5V - Eight bidirectional I/O lines - Four input lines - One interrupt input - One 16-bit programmable timer/event counter with PFD (programmable frequency divider) function - On-chip crystal and RC oscillator for system clock - One 32.768kHz crystal oscillator for real time clock or system clock - Watchdog Timer - 2K × 16 program memory ROM - 64 × 8 data memory RAM - One Real Time Clock (RTC) - One 8-bit prescaler for RTC - One low voltage detector - One low voltage reset circuit - One buzzer output - HALT function and wake-up feature reduce power consumption - LCD bias C type and R type - One LCD driver with 20 × 2, 20 × 3 or 19 × 4 segments - One 38kHz or 40kHz IR carrier output (455kHz or 480kHz system clock only) - Two channels RC type A/D converter - Four-level subroutine nesting - Bit manipulation instruction - 16-bit table read instruction - Up to 1µs instruction cycle with 4MHz system clock - All instructions in one or two machine cycles - 63 powerful instructions - 64-pin QFP package ## **General Description** The HT47R20 is an 8-bit high performance RISC-like microcontroller. Its single cycle instruction and two-stage pipeline architecture make it suitable for high speed applications. The device is suitable also for multiple LCD low power applications among which are calculators, clock timers, games, scales, toys, thermometers, hygrometers, body thermometers, capacitor scaler, other hand held LCD products, and battery systems in particular. Rev. 1.00 1 June 29, 2001 ## **Block Diagram** ## **Pin Assignment** ## **Pin Description** | Pin No. | Pin Name | I/O | ROM<br>Code<br>Option | Function | |----------------------------|--------------------------------------------------|------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1~8 | PA0/BZ<br>PA1/BZ<br>PA2/IR<br>PA3/PFD<br>PA4~PA7 | I/O | Wake-up<br>Pull-high<br>or None<br>CMOS or<br>NMOS | Bidirectional 8-bit input/output port. The low nibble of the PA can be configured as CMOS output or NMOS output with or without pull-high resistors (determined by pull-high option). NMOS output can be configured as Schmitt trigger input with or without pull-high resistors. Each bit of NMOS output can be configured as wake up input by options. Of the eight bits, PA0~PA1 can be set as I/O pins or buzzer outputs by options. PA2 can be set as an I/O pin or an IR carrier output also by options. PA3 can be set as an I/O pin or a PFD output also by options. | | 9~12 | PB0/ĪNT<br>PB1<br>PB2/TMR<br>PB3 | I | _ | 4-bit Schmitt trigger input port. The PB is configured with pull-high resistors. Of the four bits, PB0 can be set as an input pin or an external interrupt input pin ( $\overline{\text{INT}}$ ) by software application. While PB2 can be set as an input pin or a timer/event counter input pin also by software application. | | 13~18,<br>63~64 | NC | _ | _ | No connection | | 19 | VSS | _ | _ | Negative power supply, GND | | 23<br>22<br>21<br>20 | IN1<br>CS1<br>RS1<br>RT1 | I<br>0<br>0 | _ | Oscillation input pin of channel 1 Reference capacitor connection pin of channel 1 Reference resistor connection pin of channel 1 Resistor sensor connection pin for measurement of channel 1 | | 28<br>27<br>26<br>25<br>24 | INO CSO RSO CRTO | I<br>O<br>O<br>O | _ | Oscillation input pin of channel 0 Reference capacitor connection pin of channel 0 Reference resistor connection pin of channel 0 Resistor/capacitor sensor connection pin for measurement of channel 0 Resistor sensor connection pin for measurement of channel 0 | | 32<br>31~29 | COM3/SEG19<br>COM2~COM0 | 0 | 1/2 or 1/3<br>or 1/4<br>Duty | SEG19/COM3 can be set as segment or common output driver for LCD panel by options. COM2~COM0 are outputs for LCD panel plate. | | 33~51 | SEG18~SEG0 | О | _ | LCD driver outputs for LCD panel segments | | 54, 52,<br>56, 55 | V1, V2, C1, C2 | | _ | Voltage pump | Rev. 1.00 4 June 29, 2001 | Pin No. | Pin Name | I/O | ROM<br>Code<br>Option | Function | |----------|--------------|-----|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 53 | VLCD | I | _ | LCD power supply | | 57<br>58 | OSC4<br>OSC3 | O | RTC or<br>System<br>Clock | Real time clock oscillators<br>OSC3 and OSC4 are connected to a 32768Hz crystal os-<br>cillator for timing purposes or to a system clock source<br>(depending on the options). | | 59 | VDD | _ | _ | Positive power supply | | 60<br>61 | OSC2<br>OSC1 | O | Crystal<br>or RC | OSC1 and OSC2 are connected to an RC network or a crystal (by options) for the internal system clock. | | 62 | RES | I | _ | Schmitt trigger reset input. Active low. | ## **Absolute Maximum Ratings** | Supply Voltage0.3V to 5.5V | Input Voltage $V_{SS}$ -0.3V to $V_{DD}$ +0.3V | |----------------------------------|------------------------------------------------| | Storage Temperature50°C to 125°C | Operating Temperature40°C to 85°C | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ## **D.C. Characteristics** $Ta=25^{\circ}C$ | Gl 1 | D | | Test Conditions | М. | m | М. | Unit | |--------------------|----------------------------------|----------|---------------------------|------|------|------|------| | Symbol | Parameter | $V_{DD}$ | Conditions | Min. | Тур. | Max. | Unit | | $V_{\mathrm{DD}}$ | Operating Voltage | _ | _ | 3 | _ | 5.5 | V | | Inn. | Operating Current | 3V | No load, | | 3 | 5 | mA | | $I_{\mathrm{DD1}}$ | (Crystal OSC) | 5V | f <sub>SYS</sub> =4MHz | _ | 8 | 10 | mA | | T | | | No load, | _ | 3 | 5 | mA | | $I_{\mathrm{DD2}}$ | Operating Current (RC OSC) | 5V | f <sub>SYS</sub> =3MHz | _ | 8 | 10 | mA | | T | Operating Current | 3V | No load | _ | 3 | 5 | mA | | $I_{DD3}$ | $(f_{SYS} = 32768 Hz)$ | 5V | 1N0 10aa | _ | 8 | 10 | mA | | T | Standby Current | 3V | No load, system HALT | _ | _ | 1 | μА | | $I_{STB1}$ | $(*f_S=T1)$ | 5V | LCD off at HALT | _ | _ | 2 | μА | | | Standby Current | 3V | No load, system HALT | _ | 4 | 10 | μА | | $I_{STB2}$ | (*f <sub>S</sub> =32.768kHz OSC) | 5V | LCD on at HALT,<br>C type | _ | 14 | 20 | μА | | | | | Test Conditions | 3.51 | <b>A</b> | 3.5 | | |----------------------|----------------------------------|----------|------------------------------------------|----------------|----------|-------------------|------| | Symbol | Parameter | $V_{DD}$ | Conditions | Min. | Тур. | Max. | Unit | | | Standby Current | 3V | No load, system HALT | _ | 2 | 5 | μΑ | | $I_{STB3}$ | (*f <sub>S</sub> =WDT RC OSC) | 5V | LCD on at HALT,<br>C type | _ | 6 | 10 | μΑ | | _ | Standby Current | 3V | No load, system HALT | | 17 | 30 | μΑ | | $I_{STB4}$ | (*f <sub>S</sub> =32.768kHz OSC) | 5V | LCD on at HALT<br>R type, 1/2 bias | | 34 | 60 | μΑ | | _ | Standby Current | 3V | No load, system HALT | _ | 13 | 25 | μΑ | | $I_{STB5}$ | (*f <sub>S</sub> =32.768kHz OSC) | 5V | LCD on at HALT<br>R type, 1/3 bias | _ | 28 | 50 | μΑ | | _ | Standby Current | 3V | No load, system HALT | | 14 | 25 | μΑ | | $I_{STB6}$ | (*f <sub>S</sub> =WDT RC OSC) | 5V | LCD on at HALT<br>R type, 1/2 bias | _ | 26 | 50 | μΑ | | _ | Standby Current | 3V | No load, system HALT | _ | 10 | 20 | μΑ | | $I_{STB7}$ | (*f <sub>S</sub> =WDT RC OSC) | | LCD on at HALT<br>R type, 1/3 bias | _ | 19 | 40 | μА | | $V_{\mathrm{IL}1}$ | Input Low Voltage for I/O | 3V | | 0 | _ | $0.3V_{ m DD}$ | V | | VIL1 | Ports | 5V | | 0 | _ | $0.3V_{ m DD}$ | V | | $ vert_{ m V_{IH1}}$ | Input High Voltage for I/O | 3V | _ | $0.7V_{ m DD}$ | _ | $V_{\mathrm{DD}}$ | V | | VIH1 | Ports | 5V | _ | $0.7V_{ m DD}$ | _ | $V_{\mathrm{DD}}$ | V | | $ m V_{IL2}$ | Input Low Voltage (RES) | 3V | _ | 0 | _ | $0.4 V_{ m DD}$ | V | | V IL2 | input Low Voltage (RES) | 5V | _ | 0 | _ | $0.4 V_{ m DD}$ | V | | $ m V_{IH2}$ | Input High Voltage (RES) | 3V | _ | $0.9V_{ m DD}$ | _ | $V_{\mathrm{DD}}$ | V | | V1H2 | Input High voltage (RES) | 5V | _ | $0.9V_{ m DD}$ | _ | $V_{\mathrm{DD}}$ | V | | $I_{OL}$ | I/O Port Sink Current | 3V | $V_{\mathrm{OL}}$ =0.1 $V_{\mathrm{DD}}$ | 6 | 12 | | mA | | TOL | DO FOR SHIK CUFFER | 5V | $V_{\mathrm{OL}}$ =0.1 $V_{\mathrm{DD}}$ | 10 | 25 | | mA | | $I_{OH}$ | I/O Port Source Current | 3V | $V_{\mathrm{OH}}$ =0.9 $V_{\mathrm{DD}}$ | -2 | -4 | | mA | | тОН | TO Fort Source Current | 5V | $V_{OH}$ =0.9 $V_{DD}$ | -5 | -8 | | mA | | $ m R_{PH}$ | Pull-high Resistance of | 3V | _ | 40 | 60 | 80 | kΩ | | **PH | I/O Ports | | _ | 10 | 30 | 50 | kΩ | | $V_{ m LVR}$ | Low Voltage Reset Voltage | | LVD voltage 3.3V option | 2.7 | 3.2 | 3.6 | V | | $V_{ m LVD}$ | Low Voltage Detector Voltage | _ | LVD voltage 3.3V option | 3.0 | 3.3 | 3.6 | V | Note: "\*" $t_{SYS}$ = $1/f_{SYS}$ "\*\*" for power on protection ## A.C. Characteristics $Ta=25^{\circ}C$ | G 1 1 | D | | Test Conditions | 3.4. | m | 3.4 | TT •, | | |---------------------|-----------------------------------|----------|-------------------|------|-------|------|----------------|--| | Symbol | Parameter | $V_{DD}$ | Conditions | Min. | Тур. | Max. | Unit | | | f | G | 3V | _ | 400 | _ | 2000 | kHz | | | $f_{\mathrm{SYS1}}$ | System Clock (Crystal OSC) | 5V | _ | 400 | _ | 4000 | kHz | | | f | Contain Clash (BC OCC) | 3V | _ | 400 | _ | 2000 | kHz | | | $f_{ m SYS2}$ | System Clock (RC OSC) | | _ | 400 | _ | 3000 | kHz | | | $f_{ m RTCOSC}$ | RTC Frequency | | _ | _ | 32768 | _ | Hz | | | r | | 3V | _ | 0 | _ | 2000 | kHz | | | $f_{ m TIMER}$ | Timer I/P Frequency (TMR) | 5V | _ | 0 | _ | 4000 | kHz | | | _ | Watalalan Oadillatan | 3V | _ | 45 | 90 | 180 | μs | | | $t_{ m WDTOSC}$ | Watchdog Oscillator | 5V | _ | 35 | 65 | 130 | μs | | | $t_{ m RES}$ | External Reset Low Pulse<br>Width | | _ | 1 | _ | _ | μs | | | $t_{\rm SST}$ | System Start-up Timer<br>Period | | Wake-up from HALT | _ | 1024 | _ | ${ m t_{SYS}}$ | | | $t_{ m INT}$ | Interrupt Pulse Width | _ | _ | 1 | _ | | μs | | ## **Functional Description** #### **Execution flow** The system clock for the HT47R20 is derived from either a crystal or an RC oscillator. The system clock is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles. Instruction fetching and execution are pipelined in such a way that a fetch takes one instruction cycle while decoding and execution takes the next instruction cycle. However, the pipelining scheme causes each instruction to effectively execute in one cycle. If an instruction changes the program counter, two cycles are required to complete the instruction. #### Program counter - PC The 11-bit program counter (PC) controls the sequence in which the instructions stored in the program EPROM are executed and its contents specify a maximum of 2048 addresses. After accessing a program memory word to fetch an instruction code, the contents of the program counter are incremented by 1. The program counter then points to the memory word containing the next instruction code. When executing a jump instruction, conditional skip execution, loading PCL register, subroutine call or Return from subroutine, initial reset, internal interrupt, external interrupt or return from interrupt, the PC manipulates the program transfer by loading the address corresponding to each instruction. The conditional skip is activated by instruction. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. Otherwise proceed with the next instruction. The lower byte of the program counter (PCL) is a readable and writeable register (06H). Moving data into the PCL performs a short jump. The destination will be within 256 locations. When a control transfer takes place, an additional dummy cycle is required. #### **Program memory - PROM** The program memory is used to store the program instructions which are to be executed. It also contains data, table, and interrupt entries, and is organized into 2048×16 bits, addressed by the program counter and table pointer. Certain locations in the program memory are reserved for special usage #### Location 000H This area is reserved for the initialization program. After chip reset, the program always begins execution at location 000H. #### • Location 004H This area is reserved for the external interrupt service program. If the $\overline{\text{INT}}$ input pin is activated, and the interrupt is enabled and the stack is not full, the program begins execution at location 004H. Execution flow Rev. 1.00 8 June 29, 2001 #### Location 008H This area is reserved for the time base interrupt service program. If time base interrupt results from a time base overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 008H. #### • Location 00CH This area is reserved for the real time clock interrupt service program. If a real time clock interrupt results from a real time clock overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 00CH. #### • Location 010H This area is reserved for the timer/event counter interrupt service program. If a timer interrupt results from a timer/event counter A or B overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 010H. #### • Table location Any location in the ROM space can be used as look up tables. The instructions TABRDC [m] (the current page, one page=256 words) and TABRDL [m] (the last page) transfer the contents of the lower-order byte to the specified data memory, and the higher-order byte to TBLH (08H). Only the destination of the Note: n ranges from 0 to 7 ## Program memory lower-order byte in the table is well-defined, the higher-order byte of the table word are transferred to the TBLH. The table higher-order byte register (TBLH) is read only. The table pointer (TBLP) is a read/write register (07H), which indicates the table location. Before accessing the table, the location must be placed in TBLP. The TBLH is read only and cannot be restored. If the main rou- | M - 1 - | | Program Counter | | | | | | | | | | |-------------------------------|-----|-----------------|----|----|----|------|----|----|----|----|----| | Mode | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | Initial reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | External interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Time base interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | RTC interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | Timer/event counter interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Skip | | | | | | PC+2 | | | | | | | Loading PCL | *10 | *9 | *8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | Jump, call branch | #10 | #9 | #8 | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 | | Return from subroutine | S10 | S9 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | ## Program counter Note: $*10 \sim *0$ : Program counter bits #10~#0: Instruction code bits S10~S0: Stack register bits @7~@0: PCL bits tine and the ISR (Interrupt Service Routine) both employ the table read instruction, the contents of the TBLH in the main routine are likely to be changed by the table read instruction used in the ISR. Errors can occur. In other words, using the table read instruction in the main routine and the ISR simultaneously should be avoided. However, if the table read instruction has to be applied in both the main routine and the ISR, the interrupt is supposed to be disabled prior to the table read instruction. It will not be enabled until the TBLH has been backed up. All table related instructions need two cycles to complete the operation. These areas may function as normal program memory depending upon the requirements. ### Stack register - STACK This is a special part of the memory which is used to save the contents of the program counter (PC) only. The stack is organized into four levels and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the stack pointer (SP) and is neither readable nor writeable. At a subroutine call or interrupt acknowledgment, the contents of the program counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction (RET or RETI), the program counter is restored to its previous value from the stack. After a chip reset, the SP will point to the top of the stack. If the stack is full and a non-masked interrupt takes place, the interrupt request flag will be recorded but the acknowledgment will be inhibited. When the stack pointer is decremented (by RET or RETI), the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. In a similar case, if the stack is full and a "CALL" is subsequently executed, stack overflow occurs and the first entry will be lost (only the most recent four return addresses are stored). #### Data memory - RAM The data memory is designed with $85 \times 8$ bits. The data memory and is divided into two functional groups: special function registers and general purpose data memory ( $64 \times 8$ ). Most are read/write, but some are read only. The special function registers include the indirect addressing register 0 (00H), the memory pointer register 0 (mp0; 01H), the indirect addressing register 1 (02H), the memory pointer register 1 (MP1;03H), the bank pointer (BP;04H), the accumulator (ACC;05H), the program counter lower-order byte register (PCL;06H), the table pointer (TBLP;07H), the table higher-order byte register (TBLH;08H), the real time clock control register (RTCC;09H), the status register (STATUS;0AH), the interrupt control register 0 (INTC0;0BH), the I/O registers (PA;12H, PB;14H), the interrupt control register 1 (INTC1;1EH), the timer/event counter A higher order byte register (TMRAH; 20H), the timer/event counter A lower order byte register (TMRAL; 21H), the timer/event counter control register (TMRC; 22H), the timer/event counter B higher order byte register (TMRBH; 23H), the timer/event counter B lower order byte register (TMRBL; 24H), and the RC oscillator type A/D converter control register (ADCR; 25H). The remaining space before the 40H are reserved for fu- | To ad our add a set (a) | | | | | Tabl | e Loca | tion | | | | | |-------------------------|-----|----|----|----|------|--------|------|----|----|----|----| | Instruction(s) | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | TABRDC [m] | P10 | P9 | P8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | TABRDL [m] | 1 | 1 | 1 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | Table location Note: \*10~\*0: Table location bits @7~@0: Table pointer bits P10~P8: Current program counter bits Rev. 1.00 June 29, 2001 RAM mapping (bank 0) ture expanded usage and reading these location will return the result 00H. The general purpose data memory, addressed from 40H to 7FH, is used for data and control information under instruction command. All data memory areas can handle arithmetic, logic, increment, decrement and rotate operations. Except for some dedicated bits, each bit in the data memory can be set and reset by the SET [m].i and CLR [m].i instruction, respectively. They are also indirectly accessible through memory pointer registers (MP0;01H, MP1;03H). ## Indirect addressing register Location 00H and 02H are indirect addressing registers that are not physically implemented. Any read/write operation of [00H] and [02H] access data memory pointed to by MP0 (01H) and MP1 (03H) respectively. Reading location 00H or 02H indirectly will return the result 00H. Writing indirectly results in no operation. The function of data movement between two indirect addressing registers are not supported. The memory pointer registers, MP0 and MP1, are both 7-bit registers which can be used to access the data memory by combining corresponding indirect addressing registers. Only MP0 can be applied to data memory, while MP1 can be applied to data memory and LCD display memory. #### **Accumulator** The accumulator is closely related to ALU operations. It is also mapped to location 05H of the data memory and is capable of carrying out immediate data operations. The data movement between two data memory locations must pass through the accumulator. #### Arithmetic and logic unit - ALU This circuit performs 8-bit arithmetic and logic operation. The ALU provides the following functions: - Arithmetic operations (ADD, ADC, SUB, SBC, DAA) - Logic operations (AND, OR, XOR, CPL) - Rotation (RL, RR, RLC, RRC) - Increment and Decrement (INC, DEC) - Branch decision (SZ, SNZ, SIZ, SDZ ....) The ALU not only saves the results of a data operation but can change the status register. ## Status register - STATUS This 8-bit register (0AH) contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PD) and watchdog time-out flag (TO). It also records the status information and controls the operation sequence. With the exception of the TO and flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PD flags. In addition it should be noted that operations related to the status register may give different results from those intended. The TO and PD flags can only be changed by the Watchdog Timer overflow, system power-up, clearing the Watchdog Timer and executing the HALT instruction. The Z, OV, AC and C flags generally reflect the status of the latest operations. In addition, on entering the interrupt sequence or executing the subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status are important and if the subroutine can corrupt the status register, precautions must be taken to save it properly. #### Interrupts The HT47R20 provides an external interrupt, an internal timer/event counter interrupt, an internal time base interrupt, and an internal real time clock interrupt. The interrupt control register 0 (INTC0;0BH) and interrupt control register 1 (INTC1;1EH) both contain the interrupt control bits to set the enable/disable and interrupt request flags. | Labels | Bits | Function | |--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | 0 | C is set if the operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. | | AC | 1 | AC is set if the operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. | | Z | 2 | Z is set if the result of an arithmetic or logic operation is 0; otherwise Z is cleared. | | OV | 3 | OV is set if the operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. | | PD | 4 | PD is cleared when either a system power-up or executing the CLR WDT instruction. PD is set by executing the HALT instruction. | | ТО | 5 | TO is cleared by a system power-up or executing the CLR WDT or HALT instruction. TO is set by a WDT time-out. | | _ | 6 | Unused bit, read as "0" | | _ | 7 | Unused bit, read as "0" | STATUS register Rev. 1.00 12 June 29, 2001 Once an interrupt subroutine is serviced, all other interrupts will be blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other interrupt requests may happen during this interval, but only the interrupt request flag is recorded. If a certain interrupt needs servicing within the service routine, the EMI bit and the corresponding bit of INTC0 or INTC1 may be set allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack must be prevented from becoming All these kinds of interrupt have a wake-up capability. As an interrupt is serviced, a control transfer occurs by pushing the program counter onto the stack and then by branching to subroutines at specified location(s) in the program memory. Only the program counter is pushed onto the stack. If the contents of the register and status register (STATUS) is altered by the interrupt service program which corrupts the desired control sequence, the contents must be saved first. | Register | Bit No. | Label | Function | |----------|---------|-------|--------------------------------------------------------------------| | | 0 | EMI | Control the master (global) interrupt (1= enabled; 0= disabled) | | | 1 | EEI | Control the external interrupt (1= enabled; 0= disabled) | | | 2 | ETBI | Control the time base interrupt (1= enabled; 0= disabled) | | INTC0 | 3 | ERTI | Control the real time clock interrupt (1= enabled; 0= disabled) | | (0BH) | 4 | EIF | External interrupt request flag (1= active; 0= inactive) | | | 5 | TBF | Time base request flag (1= active; 0= inactive) | | | 6 | RTF | Real time clock request flag<br>(1= active; 0= inactive) | | | 7 | _ | Unused bit, read as "0" | | | 0 | ETI | Control the timer/event counter interrupt (1= enabled; 0=disabled) | | | 1 | _ | Unused bit, read as "0" | | | 2 | _ | Unused bit, read as "0" | | INTC1 | 3 | _ | Unused bit, read as "0" | | (1EH) | 4 | TF | Internal timer/event counter request flag (1= active; 0= inactive) | | | 5 | | Unused bit, read as "0" | | | 6 | | Unused bit, read as "0" | | | 7 | _ | Unused bit, read as "0" | INTC register External interrupt is triggered by a high to low transition of $\overline{\text{INT}}$ and the related interrupt request flag (EIF; bit 4 of INTC0) will be set. When the interrupt is enabled, and the stack is not full and the external interrupt is active, a subroutine call to location 04H will occur. The interrupt request flag (EIF) and EMI bits will be cleared to disable other interrupts. The internal timer/event counter interrupt is initialized by setting the timer/event counter interrupt request flag (TF; bit 4 of INTC1), caused by a timer A or timer B overflow. When the interrupt is enabled, and the stack is not full and the TF bit is set, a subroutine call to location 10H will occur. The related interrupt request flag (TF) will be reset and the EMI bit cleared to disable further interrupts. The time base interrupt is initialized by setting the time base interrupt request flag (TBF; bit 5 of INTC0), caused by a regular time base signal. When the interrupt is enabled, and the stack is not full and the TBF bit is set, a subroutine call to location 08H will occur. The related interrupt request flag (TBF) will be reset and the EMI bit cleared to disable further interrupts. The real time clock interrupt is initialized by setting the real time clock interrupt request flag (RTF; bit 6 of INTC0), caused by a regular real time clock signal. When the interrupt is enabled, and the stack is not full and the RTF bit is set, a subroutine call to location 0CH will occur. The related interrupt request flag (RTF) will be reset and the EMI bit cleared to disable further interrupts. During the execution of an interrupt subroutine, other interrupt acknowledgments are held until the RETI instruction is executed or the EMI bit and the related interrupt control bit are set to 1 (if the stack is not full). To return from the interrupt subroutine, RET or RETI instruction may be invoked. RETI will set the EMI bit to enable an interrupt service, but RET does not. Interrupts occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In the case of simultaneous requests the following table shows the priority that is applied. These can be masked by resetting the EMI bit. | No. | Interrupt Source | Priority | Vector | |-----|-------------------------------|----------|--------| | a | External interrupt | 1 | 04H | | b | Time base interrupt | 2 | 08H | | c | Real time clock interrupt | 3 | осн | | d | Timer/event counter interrupt | 4 | 10H | The external interrupt request flag (EIF), real time clock interrupt request flag (RTF), time base interrupt request flag (TBF), enable external interrupt bit (EEI), enable real time clock interrupt bit (ERTI), enable time base interrupt bit (ETBI), and enable master interrupt bit (EMI) constitute an interrupt control register 0 (INTC0) which is located at 0BH in the data memory. The timer/event counter interrupt request flag (TF), enable timer/event counter interrupt bit (ETI) on the other hand, constitute an interrupt control register 1 (INTC1) which is located at 1EH in the data memory. EMI, EEI, ETI, ETBI, and ERTI are used to control the enabling/disabling of interrupts. These bits prevent the requested interrupt being serviced. Once the interrupt request flags (RTF, TBF, TF, EIF) are set, they remain in the INTC1 or INTC0 respectively until the interrupts are serviced or cleared by a software instruction. It is recommended that a program does not use the "CALL subroutine" within the interrupt subroutine. Because interrupts often occur in an unpredictable manner or need to be serviced immediately in some applications, if only one stack is left, and enabling the interrupt is not well controlled, once the "CALL subroutine" operates in the interrupt subroutine will damage the original control sequence. #### Oscillator configuration The HT47R20 provides three oscillator circuits for system clocks, .e., RC oscillator, crystal oscillator and 32768Hz crystal oscillator, determined by options. No matter what type of oscillator is selected, the signal is used for the system clock. The HALT mode stops the system oscillator (RC and crystal oscillator only) and ignores external signal to conserve power. The 32768Hz crystal oscillator (system oscillator) still runs at HALT mode. If the 32768Hz crystal oscillator is selected as the system oscillator, the system oscillator is not stopped; but the instruction execution is stopped. Since the (used as system oscillator or RTC oscillator) is also designed for timing purposes, the internal timing (RTC, time base, WDT) operation still runs even if the system enters the HALT mode. Of the three oscillators, if the RC oscillator is used, an external resistor between OSC1 and is required, and the range of the resistance should be from $51k\Omega$ to $1M\Omega$ . The system clock, divided by 4, is available on OSC2 with pull-high resistor, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution. However, the frequency of the oscillation may vary with VDD, temperature, and the chip itself due to process variations. It is therefore, not suitable for timing sensitive operations where accurate oscillator frequency is desired. On the other hand, if the crystal oscillator is selected, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are required. A resonator may be connected between OSC1 and OSC2 to replace the crystal and to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required. There is another oscillator circuit designed for the real time clock. In this case, only the 32.768kHz crystal oscillator can be applied. The crystal should be connected between OSC3 and OSC4. The RTC oscillator circuit can be controlled to oscillate quickly by setting the "QOSC" bit (bit 4 of RTCC). It is recommended to turn on the quick oscillating function upon power on, and then turn it off after 2 seconds. The oscillator is a free running on-chip RC oscillator, and no external components are required. Although the system enters the power down mode, the system clock stops, and the WDT oscillator still works with a period of approximately 78µs. The WDT oscillator can be disabled by options to conserve power. ### Watchdog Timer - WDT The clock source of the WDT (fs) is implemented by a dedicated RC oscillator (WDT oscillator) or a instruction clock (system clock divided by 4) or a real time clock oscillator (RTC oscillator), decided by options. The timer is designed to prevent a software malfunction or sequence jumping to an unknown location with unpredictable results. The Watchdog Timer can be disabled by options. If the Watchdog Timer is disabled, all the executions related to the WDT result in no operation. If the clock source of WDT chooses the internal WDT oscillator, the time-out period may vary with temperature, VDD, and process variations. On the other hand, if the clock source selects the instruction clock and the "HALT" System oscillator OSC1 instruction is executed, WDT may stop counting and lose its protecting purpose, and the logic can only be restarted by external logic. When the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT can cease the system clock. The WDT overflow under normal operation will initialize "chip reset" and set the status bit TO. Whereas in the HALT mode, the overflow will initialize a "warm reset" only the PC and SP are reset to 0. To clear the contents of WDT, three methods are adopted, external reset (a low level to RES), software instruction, or a HALT instruction. The software instructions are of two types which include CLR WDT and the other set - CLR WDT1 and CLR WDT2. Of these two types of instruction, only one can be active depending on the ROM code option - "CLR WDT times selection option". If the "CLR WDT" is selected (i.e., CLR WDT times equal one), any execution of the CLR WDT instruction will clear the WDT. In case "CLR WDT1" and "CLR WDT2" are chosen (i.e. CLR WDT times equal two), these two instructions must be executed to clear the WDT; otherwise, the WDT may reset the chip because of time-out. The WDT time-out period is fixed as $2^{16}/f_S$ . Be- cause the "CLR WDT" or "CLR WDT1" and "CLRWDT2" instruction only clear the last two-stage of the WDT. #### **Multi-function timer** The HT47R20 provides a multi-function timer for WDT, time base and real time clock but with different time-out periods. The multi-function timer consists of a 8-stage divider and an 7-bit prescaler, with the clock source coming from WDT OSC or RTC OSC or the instruction clock (i.e., system clock divided by 4). The multi-function timer also provides a selectable frequency signal (ranges from $f/_S 2^2$ to $f_S/2^8$ ) for LCD driver circuits, and a selectable frequency signal (ranges from $f/_S 2^2$ to $f/_S 2^8$ ) for buzzer output by options. It is recommended to select a 4kHz signal for LCD driver circuits for proper display. #### Time base The time base offers a periodic time-out period to generate a regular internal interrupt. Its time-out period ranges from $f/_{\rm S}2^{12}$ to $f_{\rm S}/2^{15}$ selected by options. If time base time-out occurs, the related interrupt request flag (TBF; bit 5 of INTC0) is set. But if the interrupt is enabled, and the stack is not full, a subroutine call to location 08H occurs. Watchdog Timer Time base When the HALT instruction is executed, the time base still works (if WDT clock source comes from WDT RC OSC or RTC OSC) and can wake up from HALT mode. If the TBF is set "1" before entering the HALT mode, the wake up function will be disabled. #### Real time clock - RTC The real time clock (RTC) is operated in the same manner as the time base that is used to supply a regular internal interrupt. Its time-out period ranges from $f_S/2^8$ to $f_S/2^{15}$ by software programming. Writing data to RT2, RT1 and RT0 (bits 2, 1, 0 of RTCC;09H) yields various time-out periods. If the RTC time-out occurs, the related interrupt request flag (RTF; bit 6 of INTC0) is set. But if the interrupt is enabled, and the stack is not full, a subroutine call to location OCH occurs. The real time clock time-out signal can also be applied to be a clock source of timer/event counter, so as to get a longer time-out period. | ger time | ger tillie-out periou. | | | | | | | | | | |----------|------------------------|-----|-------------------------|--|--|--|--|--|--|--| | RT2 | RT1 | RT0 | Clock<br>Divided Factor | | | | | | | | | 0 | 0 | 0 | 2 <sup>8</sup> * | | | | | | | | | 0 | 0 | 1 | 2 <sup>9</sup> * | | | | | | | | | 0 | 1 | 0 | 2 <sup>10</sup> * | | | | | | | | | 0 | 1 | 1 | 2 <sup>11</sup> * | | | | | | | | | 1 | 0 | 0 | $2^{12}$ | | | | | | | | | 1 | 0 | 1 | $2^{13}$ | | | | | | | | | 1 | 1 | 0 | $2^{14}$ | | | | | | | | | 1 | 1 | 1 | $2^{15}$ | | | | | | | | Note: \*: not recommended to be used #### Power down operation - HALT The HALT mode is initialized by the HALT instruction and results in the following. - The system oscillator will turn off but the WDT oscillator or RTC oscillator keeps running (if the WDT oscillator or the real time clock is selected). - The contents of the on-chip RAM and registers remain unchanged. - The WDT will be cleared and recounted again (if the WDT clock comes from the WDT oscillator or the real time clock oscillator). - All I/O ports maintain their original status. - The PD flag is set and the TO flag is cleared. - LCD driver is still running by ROM code option (if the WDT OSC or RTC OSC is selected). The system can leave the HALT mode by means of an external reset, an interrupt, an external falling edge signal on port A or a overflow. An external reset causes a device initialization and the WDT overflow performs a "warm reset". Examining the TO and PD flags, the reason for chip reset can be determined. The PD flag is cleared when the system power-up or executing the CLR WDT instruction and is set when the HALT instruction is executed. The TO flag is set if a WDT time-out occurs, it causes a wake-up that only resets the PC and SP, the others maintain their original status. The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake up the device by ROM code option. Awakening from an I/O port stimulus, the program will resume execution of the next instruction. If awakening from an interrupt, two sequences may happen. If the related interrupt is disabled or the interrupt is enabled but the Real time clock stack is full, the program will resume execution at the next instruction. If the interrupt is enabled and the stack is not full, the regular interrupt response takes place. If an interrupt request flag is set to "1" before entering the HALT mode the wake-up function of the related interrupt will be disabled. Once a wake-up event occurs, it takes 1024 (system clock period) to resume normal operation. In other words, a dummy period will be inserted after the wake-up. If the wake-up results from an interrupt acknowledgment, the actual interrupt subroutine execution is delayed by one more cycle. If the wake-up results in the next instruction execution, this will execute immediately after a dummy period has finished. To minimize power consumption, all the I/O pins should be carefully managed before entering the HALT status. #### Reset - There are three ways in which a reset may occur. - RES reset during normal operation - RES reset during HALT - WDT time-out reset during normal operation The WDT time-out during HALT is different from other chip reset conditions, since it can perform a warm reset that just resets the PC and SP leaving the other circuits in their original state. Some registers remain unchanged during any other reset conditions. Most registers are reset to the "initial condition" when the reset conditions are met. By examining the PD and TO flags, the program can distinguish between different "chip resets". | ТО | PD | RESET Conditions | |----|----|--------------------------------------| | 0 | 0 | RES reset during power-up | | u | u | RES reset during normal operation | | 0 | 1 | RES wake-up HALT | | 1 | u | WDT time-out during normal operation | | 1 | 1 | WDT wake-up HALT | Note: "u" means "unchanged". To guarantee that the system oscillator has started and stabilized, the SST (System Start-up Timer) provides an extra delay. There is an extra delay of 1024 system clock pulses when the system awakes from the HALT state or when the system powers up. The functional unit chip reset status are shown below. | PC | 000H | |------------------------|-------------------------------------------| | Interrupt | Disabled | | Prescaler, Divider | Cleared | | WDT, RTC, Time<br>Base | Clear. After master reset, begin counting | | Timer/Event Counter | Off | | Input/output ports | Input mode | | SP | Points to the top of the stack | Reset timing chart Reset configuration The states of the registers are summarized in the following table: | Register | Reset<br>(power on) | WDT time-out<br>(normal<br>operation) | RES reset<br>(normal<br>operation) | RES reset (HALT) | WDT<br>time-out<br>(HALT) | |--------------------|---------------------|---------------------------------------|------------------------------------|------------------|---------------------------| | TMRAH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMRAL | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMRC | 0000 1 | 0000 1 | 0000 1 | 0000 1 | uuuu u | | TMRBH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMRBL | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | ADCR | 1xxx00 | 1xxx00 | 1xxx00 | 1xxx00 | uuuuuu | | Program<br>Counter | 000H | 000H | 000Н | 000H | 000H* | | MP0 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | MP1 | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | STATUS | 00 xxxx | 1u uuuu | uu uuuu | 01 uuuu | 11 uuuu | | INTC0 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | | INTC1 | 00 | 00 | 00 | 00 | uu | | RTCC | x0 0111 | x0 0111 | x0 0111 | x0 0111 | uu uuuu | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PB | 1111 | 1111 | 1111 | 1111 | uuuu | Note: "\*" refers to "warm reset" <sup>&</sup>quot;u" means "unchanged" <sup>&</sup>quot;x" means "unknown" #### **Timer/Event Counter** One 16-bit timer/event counter with PFD output or two channels of RC type A/D converter is implemented in the HT47R20. The ADC/ $\overline{TM}$ bit (bit 1 of ADCR register) decides whether timer A and timer B is composed of one 16-bit timer/event counter or timer A and timer B composed of two channels RC type A/D converter. The TMRAL, TMRAH, TMRBL, TMRBH compose one 16-bit timer/event counter, when ADC/TM bit is "0". The TMRBL and TMRBH are timer/event counter preload registers for lower-order byte and higher-order byte respectively. Using the internal clock, there are three reference time base. The timer/event counter clock source may come from the system clock or system clock/4 or RTC time-out signal or external source. The external clock input allows the user to count external events, count external RC type A/D clock, measure time intervals or pulse widths, or generate an accurate time base. There are six registers related to the timer/event counter operating mode. TMRAH ([20H]), TMRAL ([21H]), TMRC ([22H]), TMRBH ([23H]), TMRBL ([24H]) and ADCR ([25H]). Writing TMRBL only writes the data into a low byte buffer, and writing TMRBH will write the data and the contents of the low byte buffer into the time/event counter preload register (16-bit) simultaneously. The timer/event counter preload register is changed by writing TMRBH operations and writing TMRBL will keep the timer/event counter preload register unchanged. Reading TMRAH will also latch the TMRAL into the low byte buffer to avoid the false timing problem. Reading TMRAL returns the contents of the low byte buffer. In other words, the low byte of the timer/event counter can not be read directly. It must read the TMRAH first to make the low byte contents of the timer/event counter be latched into the buffer. The TMRC is the timer/event counter control register, which defines the timer/event counter options. The timer/event counter control register defines the operating mode, counting enable or disable and active edge. Writing to timer B makes the starting value be placed in the timer/event counter preload register, while reading timer A yields the contents of the timer/event counter. Timer B is timer/event counter preload register. The TN0, TN1 and TN2 bits define the operation mode. The event count mode is used to count external events, which means that the clock source comes from an external (TMR) pin. The A/D clock mode is used to count external A/D clock, the RC oscillation mode is decided by ADCR register. The timer mode functions as a normal timer with the clock source coming from the internal selected clock source. Finally, the pulse width measurement mode can be used to count the high or low level duration of the external signal (TMR). The counting is based on the instruction clock. In the event count, A/D clock or internal timer mode, once the timer/event counter starts counting, it will count from the current con- Timer/Event Counter | Label<br>(TMRC) | Bits | Function | |-------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | 0~2 | Unused bit, read as "0" | | TE | 3 | Defines the TMR active edge of timer/event counter (0= active on low to high; 1= active on high to low) | | TON | 4 | Enable/disable timer counting (0= disable; 1= enable) | | TN0<br>TN1<br>TN2 | 5<br>6<br>7 | Defines the operating mode (TN2, TN1, TN0) 000= Timer mode (system clock) 001= Timer mode (system clock/4) 010= Timer mode (RTC output) 011= A/D clock mode (RC oscillation decided by ADCR register) 100= Event counter mode (external clock) 101= Pulse width measurement mode (system clock/4) 110= Unused 111= Unused | TMRC register tents in the timer/event counter (TMRAH and TMRAL) to FFFFH. Once overflow occurs, the counter is reloaded from the timer/event counter preload register (TMRBH and TMRBL) and generates the corresponding interrupt request flag (TF; bit 4 of INTC1) at the same time. In the pulse width measurement mode with the TON and TE bits are equal to 1, once the TMR has received a transient from low to high (or high to low if the TE bit is 0) it will start counting until the TMR returns to the original level and resets the TON. The measured result will remain in the timer/event counter even if the activated transient occurs again. In other words, only one cycle measurement can be done. Until setting the TON, the cycle measurement will function again as long as it receives further transient pulse. Note that in this operation mode, the timer/event counter starts counting not according to the logic level but according to the transient edges. In the case of counter overflows, the counter is reloaded from the timer/event counter preload register and issues interrupt request just like the other three modes. To enable the counting operation, the timer ON bit (TON; bit 4 of TMRC) should be set to 1. In the pulse width measurement mode, the TON will be automatically cleared after the measurement cycle is completed. But in the other three modes, the TON can only be reset by instructions. The overflow of the timer/event counter is one of the wake-up sources and can also be applied to a PFD (Programmable Frequency Divider) output at PA3 by options. No matter what the operation mode is, writing a 0 to ETI can disable the corresponding interrupt service. When the PFD function is selected, executing "CLR PA.3" instruction to enable PFD output and executing "SET PA.3" instruction to disable PFD output and PA.3 output low level. In the case of timer/event counter OFF condition, writing data to the timer/event counter preload register also reloads that data to the timer/event counter. But if the timer/event counter turns on, data written to the timer/event counter preload register is kept only in the timer/event counter preload register. The timer/event counter will still operate until overflow occurs. When the timer/event counter (reading TMRAH) is read, the clock will be blocked to avoid errors. As this may result in a counting error, this must be taken into consideration by the programmer. It is strongly recommended to load first the desired value for TMRBL, TMRBH, TMRAL, and TMRAH registers, before turning on the related timer/event counter for proper operation. Because the initial value of TMRBL, TMRBH, TMRAL and TMRAH are unknown. If the timer/event counter is on, the TMRAH, TMRAL, TMRBH and TMRBL cannot be read or written to. Only when the timer/event counter is off and when the instruction "MOV" is used could those four registers be read or written to. Example for Timer/event counter mode (disable interrupt): clr tmrc clr adcr.1 ; set timer mode clr intc1.4 ; clear timer/event counter interrupt request flag mov a, low (65536-1000) ; give timer initial value mov tmrbl, a ; count 1000 time and then overflow mov a, high (65536-1000) mov tmrbh, a mov a, 00110000b ; timer clock source=T1 and timer on mov tmrc, a p10: clr wdt snz intcl.4 ; polling timer/event counter interrupt request flag jmp p10 clr intcl.4 ; clear timer/event counter interrupt request flag ; program contimue #### A/D converter Two channels of RC type A/D converter are implemented in the HT47R20. The A/D converter contains two 16-bit programmable count-up counter and the Timer A clock source may come from the system clock, instruction clock or RTC output. The timer B clock source may come from the external RC oscillator. The TMRAL, TMRAH, TMRBL, TMRBH is composed of the A/D converter when ADC/TM bit (bit 1 of ADRC register) is "1". The A/D converter timer B clock source may come from channel 0 (IN0 external clock input mode, RS0~CS0 oscillation, RT0~CS0 oscillation, CRT0~CS0 oscillation (CRT0 is a resistor), or RS0~CRT0 oscillation (CRT0 is a capacitor) or channel 1 (RS1~CS1 oscillation, RT1~CS1 oscillation or IN1 external clock input). The timer A clock source is from the system clock, instruction clock or RTC prescaler clock output decided by TMRC register. There are six registers related to the A/D converter, i.e., TMRAH, TMRAL, TMRC, TMRBH, TMRBL and ADCR. The internal timer clock is input to TMRAH and TMRAL, the A/D clock is input to TMRBH and TMRBL. The OVB/OVA bit (bit 0 of ADCR register) decides whether timer A overflows or timer B overflows, then the TF bit is set and timer interrupt occurs. When the A/D converter mode timer A or timer B overflows, the TON bit is reset and stop counting. Writing TMRAH/TMRBH makes the starting value be placed in the timer A/timer B and reading TMRAH/TMRBH gets the contents of the timer A/timer B. Writing TMRAL/TMRBL only writes the data into a low byte buffer, and writing TMRAH/TMRBH will write the data and the contents of the low byte buffer into the timer A/timer B (16-bit) simultaneously. The timer A/timer B is changed by writing TMRAH/TMRBH operations and writing TMRAL/TMRBL will keep timer A/timer B unchanged. Reading TMRAH/TMRBH will also latch the TMRAL/TMRBL into the low byte buffer to avoid the false timing problem. Reading TMRAL/TMRBL returns the contents of the low byte buffer. In other word, the low byte of timer A/timer B can not be read directly. It must read the TMRAH/TMRBH first to make the low byte contents of timer A/timer B be latched into the buffer. | Label<br>(ADCR) | Bits | Function | |----------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OVB/OVA | 0 | In the RC type A/D converter mode, this bit is used to define the timer/event counter interrupt which comes from timer A overflow or timer B overflow. (0= timer A overflow; 1= timer B overflow) In the timer/event counter mode, this bit is void. | | ADC/TM | 1 | Defines 16 timer/event counters or RC type A/D converter is enabled. (0= timer/event counter enable; 1= A/D converter is enabled) | | _ | 2~3 | Unused bit, read as "0". | | M0<br>M1<br>M2<br>M3 | 4<br>5<br>6<br>7 | Defines the A/D converter operating mode (M3, M2, M1, M0) 0000= IN0 external clock input mode 0001= RS0~CS0 oscillation (reference resistor and reference capacitor) 0010= RT0~CS0 oscillation (resistor sensor and reference capacitor) 0011= CRT0~CS0 oscillation (resistor sensor and reference capacitor) 0100= RS0~CRT0 oscillation (reference resistor and sensor capacitor) 0101= RS1~CS1 oscillation (reference resistor and reference capacitor) 0110= RT1~CS1 oscillation (resistor sensor and reference capacitor) 0111= IN1 external clock input mode 1XXX= Unused mode | ADCR register Rev. 1.00 23 June 29, 2001 Note: 0=off, 1=on | l | M3 | M2 | M1 | M0 | S4 | S5 | S6 | S7 | S8 | S9 | S10 | S11 | S12 | S13 | |---|----|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----| | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | | | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | 1 | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | Note: 0=off, 1=on RC type A/D converter The bit4~bit7 of ADCR decides which resistor and capacitor compose an oscillation circuit and input to TMRBH and TMRBL. The TN0, TN1 and TN2 bits of TMRC define the clock source of timer A. It is recommended that the clock source of timer A use the system clock, instruction clock or RTC prescaler clock. The TON bit (bit 4 of TMRC) is set "1" the timer A and timer B will start counting until timer A or timer B overflows, the timer/event counter generates the interrupt request flag (TF; bit 4 of INTC1) and the timer A and timer B stop counting and reset the TON bit to "0" at the same time. If the TON bit is "1", the TMRAH, TMRAL, TMRBH and TMRBL cannot be read or written to. Only when the timer/event counter is off and when the instruction "MOV" is used could those four registers be read or written to. Example for RC type AD converter mode (Timer A overflow): clr tmrc clr adcr.1 ; set timer mode clr intc1.4 ; clear timer/event counter interrupt request flag mov a, low (65536-1000) ; give timer A initial value mov tmrbl, a ; count 1000 time and then overflow mov a, high (65536-1000) mov tmrbh, a mov a, 00010010b ; RS0~CS0; set RC type ADC mode; set Timer A overflow mov adcr,a mov a, 00h ; give timer B initial value mov tmrbl, a mov a, 00h mov tmrbh, a mov a, 00110000b ; timer A clock source=T1 and timer on mov tmrc, a p10: clr wdt snz intcl.4 ; polling timer/event counter interrupt request flag jmp p10 clr intcl.4 ; clear timer/event counter interrupt request flag ; program continue Example for RC type AD converter mode (Timer B overflow): $\operatorname{clr}\operatorname{tmrc}$ clr adcr.1 ; set timer mode clr intc1.4 ; clear timer/event counter interrupt request flag mov a, 00h ; give timer A initial value mov tmrbl, a mov a, 00h mov tmrbh, a mov a, 00010011b ; RS0~CS0; set RC type ADC mode; set Timer B overflow mov adcr,a mov a, low (65536-1000) ; give timer B initial value mov tmrbl, a ; count 1000 time and then overflow mov a, high (65536-1000) mov tmrbh, a mov a, 00110000b ; timer A clock source=T1 and timer on mov tmrc, a p10: clr wdt snz intcl.4 ; polling timer/event counter interrupt request flag jmp p10 clr intcl.4 ; clear timer/event counter interrupt request flag ; program continue #### Input/output ports There are 8-bit bidirectional input/output port and 4-bit input port in the HT47R20, labeled PA and PB which are mapped to the data memory of [12H] and [14H] respectively. The high nibble of the PA is NMOS output and input with pull-high resisters. The low nibble of the PA can be used for input/output or output operation by selecting NMOS or CMOS output by options. Each bit on the PA can be configured as a wake-up input, and the low nibble of the PA with or without pull-high resistor by options. PB can only be used for input operation, and each bit is with pull high resistor. Both are for the input operation, these ports are non-latched, that is, the inputs should be ready at the T2 rising edge of the instruction "MOV A, [m]" (m=12H or 14H). For PA output operation, all data are latched and remain unchanged until the output latch is rewritten. When the structures of PA are open drain NMOS type, it should be noted that, before reading data from the pads, a "1" should be written to the related bits to disable the NMOS device. That is done first before executing the instruction "MOV A, 0FFH" and "MOV [12H], A" to disable related NMOS device, and then "MOV A, [12H]" to get stable data. After chip reset, these input lines remain at a high level or are left floating (by ROM code option). Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or to the accumulator. Each bit of the PA output latches can not use these instruction, which may change the input lines to output lines (when input line is at low level). PA0/BZ, PA1/BZ input/output port Rev. 1.00 27 June 29, 2001 PA2/IR, PA3/PFD input/output port PA4~PA7 input/output ports PB input lines Display memory (bank 1) #### LCD display memory The HT47R20 provides an area of embedded data memory for LCD display. The LCD display memory is designed into 20×3 bits. If the LCD selected 19×4 segments output, the 53H of the LCD display memory can not be accessed. This area is located from 40H to 53H of the RAM at Bank 1. Bank pointer (BP; located at 04H of the data memory) is the switch between the general data memory and the LCD display memory. When the BP is set "1" any data written into 40H~53H will effect the LCD display (indirect addressing mode using MP1). When the BP is cleared "0", any data written into 40H~53H means to access the general purpose data memory. The LCD display memory can be read and written only by indirect addressing mode using MP1. When data is written into the display data area, it is automatically read by the LCD driver which then generates the corresponding LCD driving signals. To turn the display on or off, a "1" or a "0" is written to the corresponding bit of the display memory, respectively. The figure illustrates the mapping between the display memory and LCD pattern for the HT47R20. #### LCD driver output The output number of the HT47R20 LCD driver can be 20×2, 20×3 or 19×4 by options (i.e., 1/2 duty, 1/3 duty or 1/4 duty). The bias type of the LCD driver can be "C" type or "R" type. A capacitor mounted between C1 and C2 pins is needed. The bias voltage of the LCD driver can be 1/2 bias or 1/3 bias by options. If 1/2 bias is selected, a capacitor mounted between V2 pin and the ground is required. If 1/3 bias is selected, two capacitors are needed for V1 and V2 pins. Refer to the application diagram. If the "R" bias type is selected, no external capacitor is required. V1, V2, VLCD application diagram (C type) Note: "\*" Omit the COM2 signal, if the 1/2 duty LCD is used. LCD driver output (1/3 duty, 1/2 bias, R/C type) Note: 1/4 duty, 1/3 bias, C type: "VA" 3/2 VLCD, "VB" VLCD, "VC" 1/2 VLCD 1/4 duty, 1/3 bias, R type: "VA" VLCD, "VB" 2/3 VLCD, "VC" 1/3 VLCD ### LCD driver output #### Low voltage reset/detector functions There is a low voltage detector (LVD) and a low voltage reset circuit (LVR) implemented in the microcontrollers. These two functions can be enabled/disabled by ROM code options. The LVD can be enabled/disabled by ROM code options. Once the ROM code options of LVD is enabled, the user can use the RTCC.3 to enable/disable (1/0) the LVD circuit and read the LVD detector status (0/1) from RTCC.5; otherwise, the LVD function is disabled. The LVR has the same effect or function with the external $\overline{RES}$ signal which performs chip reset. During HALT state, LVR is disabled. The definitions of RTCC register are listed in the following table. | Register | Bit No. | Label | Read/Write | Reset | Function | |---------------|---------|---------|------------|-----------------------------------------------------|------------------------------------------------------------------| | | 0~2 | RT0~RT2 | R/W | R/W 0 8 to 1 multiplexer conthe real clock prescale | | | | 3 | LVDC* | R/W | 0 | LVD enable/disable (1/0) | | RTCC<br>(09H) | 4 | QOSC | R/W | 0 | 32768Hz OSC quick start-up oscillating 0/1: quickly/slowly start | | | 5 | LVDO | R/W | 0 | LVD detection output (1/0) 1: low voltage detected | | | 6~7 | _ | _ | _ | Undefined, read as "0" | Note: "\*" Once the function is enabled the reference generator should be enabled; otherwise the reference generator is controlled by LVR ROM code option. The relationship between LVR and LVD options and LVDC are as shown. | LVD | LVR | LVDC | V <sub>REF</sub> Generator | LVR Comparator | LVD Comparator | |-----|-----|------|----------------------------|----------------|----------------| | EN | EN | ON | EN | EN | EN | | EN | EN | OFF | EN | EN | DIS | | EN | DIS | ON | EN | DIS | EN | | EN | DIS | OFF | DIS | DIS | DIS | | DIS | EN | X | EN | EN | DIS | | DIS | DIS | X | DIS | DIS | DIS | #### Buzzer HT47R20 provides a pair of buzzer output BZ and $\overline{BZ}$ , which share pins with PA0 and PA1 respectively, as determined by options. Its output frequency can also be selected by options. When the buzzer function is selected, setting PA.0 and PA.1 "0" simultaneously will enable the buzzer output and setting PA.0 "1" will disable the buzzer output and setting PA.0 "0" and PA.1 "1" will only enable the BZ output and disable the $\overline{BZ}$ output. | PA1 | PA0 | Function | |------------|-----------------|--------------------| | 0 | 0 | PA0=BZ, | | (CLR PA.1) | (CLR PA.0) | PA1= <del>BZ</del> | | 1 | 0 | PA0=BZ, | | (SET PA.1) | (CLR PA.0) | PA1=0 | | X | 1<br>(SET PA.0) | PA0=0,<br>PA1=0 | Buzzer enable #### IR carrier HT47R20 provides carrier driving capability that allows for easy interfacing to an infrared diode, which share pin with PA2, as determined by options. When the carrier option is selected, setting PA2 "0" ("CLR PA.2") will enable the carrier output and setting PA2 "1" ("SET PA.2") will disable the carrier output and the PA2 output is at low level. The IR carrier frequency is system clock divided by 12 and it is 1/4 duty. | PA2 | Function | |-----------------|-----------------------| | 0<br>(CLR PA.2) | PA2=IR carrier output | | 1<br>(SET PA.2) | PA2=0 | ### Programmable frequency divider — PFD The PFD output shares pin with PA3, as determined by options. When the PFD option is selected, setting PA3 "0" ("CLR PA.3") will enable the PFD output and setting PA3 "1" ("SET PA.3") will disable the PFD output and PA3 output at low level. PFD output frequency = $$\frac{1}{2} \times \frac{1}{\text{timer overflow period}}$$ | PA3 | Function | |--------------|-----------------| | 0 (CLR PA.3) | PA3= PFD output | | 1 (SET PA.3) | PA3= 0 | #### **Option** The following shows many kinds of ROM code options in the HT47R20. All these options should be defined in order to ensure proper system functioning. | No. | Option | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | OSC type selection. This option is to decide if an RC, a crystal oscillator or RTC oscillator is chosen as system clock. | | 2 | Clock source selection of WDT, RTC and Time Base. There are three types of selection: system clock/4 or RTC OSC or WDT OSC. | | 3 | WDT enable/disable selection. WDT can be enabled or disabled. | | 4 | CLR WDT times selection. This option defines how to clear the WDT by instruction. One time means that the "CLR WDT" can clear the WDT. "Two times" means that only if both of the "CLR WDT1" and "CLR WDT2" have been executed, then WDT can be cleared. | | 5 | Time Base time-out period selection. The Time Base time-out period ranges from $f_S/2^{12}$ to $f_S/2^{15}$ . " $f_S$ " means the clock source of WDT. | | 6 | Buzzer output frequency selection. There are eight types frequency signals for buzzer output: $f_S/2^2 \sim f_S/2^9$ . " $f_S$ " means the clock source of WDT. | | 7 | Wake-up selection. This option defines the wake-up function activity. External I/O pins (PA only) all have the capability to wake-up the chip from a HALT mode by a following edge. | | 8 | Pull high selection. This option is to decide whether the pull high resistance is viable or not on the low nibble of the PA. | | No. | Option | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | PA CMOS or NMOS selection. The structure of the low nibble of the PA can be selected to be CMOS or NMOS. When the CMOS is selected, the related pins only can be used for output operations. When the NMOS is selected, the related pins can be used for input or output operations. | | 10 | I/O pins share with other function selection. PA0/BZ, PA1/BZ: PA0 and PA1 can be set as I/O pins or buzzer outputs. PA2/IR: PA2 can be set as I/O pins or IR carrier output. PA3/PFD: PA3 can be set as I/O pins or PFD output. | | 11 | LCD common selection. There are two types of selection: 3 commons (1/3 duty, 1/2 bias) or 4 commons (1/4 duty, 1/3 bias). If the 4 commons is selected, the segment output pin "SEG19/COM3" will be set as a common output "COM3". | | 12 | LCD driver clock selection. There are seven types of frequency signals for the LCD driver circuits: $f_S/2^2 \sim f_S/2^8$ . " $f_S$ " means the clock source of WDT. | | 13 | LCD on or LCD off at the HALT mode selection. The LCD can be enable or disable at the HALT mode. | | 14 | LVD Enable or Disable | | 15 | LVR Enable or Disable | Rev. 1.00 34 June 29, 2001 ## **Application Circuits** ## RC oscillator application ## Crystal oscillator application ## 32768Hz Crystal oscillator application ## **Instruction Set Summary** | Mnemonic | Description | Flag Affected | | |-----------------------|------------------------------------------------------------|---------------|--| | Arithmetic | | | | | ADD A,[m] | Add data memory to ACC | Z, C, AC, OV | | | ADDM A,[m] | Add ACC to data memory | Z, C, AC, OV | | | ADD A,x | Add immediate data to ACC | Z, C, AC, OV | | | ADC A,[m] | Add data memory to ACC with carry | Z, C, AC, OV | | | ADCM A,[m] | Add ACC to register with carry | Z, C, AC, OV | | | SUB A,x | Subtract immediate data from ACC | Z, C, AC, OV | | | SUB A,[m] | Subtract data memory from ACC | Z, C, AC, OV | | | SUBM A,[m] | Subtract data memory from ACC with result in data memory | Z, C, AC, OV | | | SBC A,[m] | Subtract data memory from ACC with carry | Z, C, AC, OV | | | SBCM A,[m] | Subtract data memory from ACC with carry and result in | Z, C, AC, OV | | | | data memory | | | | DAA [m] | Decimal adjust ACC for addition with result in data memory | C | | | Logic Operation | | | | | AND A,[m] | AND data memory to ACC | ${f Z}$ | | | OR A,[m] | OR data memory to ACC | ${f Z}$ | | | XOR A,[m] | Exclusive-OR data memory to ACC | ${f Z}$ | | | ANDM A,[m] | AND ACC to data memory | ${f Z}$ | | | ORM A,[m] | OR ACC to data memory | ${f Z}$ | | | XORM A,[m] | Exclusive-OR ACC to data memory | ${f Z}$ | | | AND A,x | AND immediate data to ACC | ${f Z}$ | | | OR A,x | OR immediate data to ACC | ${f Z}$ | | | XOR A,x | Exclusive-OR immediate data to ACC | $\mathbf{Z}$ | | | CPL [m] | Complement data memory | $\mathbf{Z}$ | | | CPLA [m] | Complement data memory with result in ACC | ${f Z}$ | | | Increment & Decrement | | | | | INCA [m] | Increment data memory with result in ACC | Z | | | INC [m] | Increment data memory | ${f Z}$ | | | DECA [m] | Decrement data memory with result in ACC | ${f Z}$ | | | DEC [m] | Decrement data memory | ${f Z}$ | | | Rotate | | | | | RRA [m] | Rotate data memory right with result in ACC | None | | | RR [m] | Rotate data memory right | None | | | RRCA [m] | Rotate data memory right through carry with result in ACC | $\mathbf{C}$ | | | RRC [m] | Rotate data memory right through carry | $\mathbf{C}$ | | | RLA [m] | Rotate data memory left with result in ACC | None | | | RL [m] | Rotate data memory left | None | | | RLCA [m] | Rotate data memory left through carry with result in ACC | $\mathbf{C}$ | | | RLC [m] | Rotate data memory left through carry | $\mathbf{C}$ | | | Mnemonic | Description | Flag Affected | |---------------|----------------------------------------------------------|---------------| | Data Move | | | | MOV A,[m] | Move data memory to ACC | None | | MOV [m],A | Move ACC to data memory | None | | MOV A,x | Move immediate data to ACC | None | | Bit Operation | | | | CLR [m].i | Clear bit of data memory | None | | SET [m].i | Set bit of data memory | None | | Branch | | | | JMP addr | Jump unconditional | None | | SZ [m] | Skip if data memory is zero | None | | SZA [m] | Skip if data memory is zero with data movement to ACC | None | | SZ [m].i | Skip if bit i of data memory is zero | None | | SNZ [m].i | Skip if bit i of data memory is not zero | None | | SIZ [m] | Skip if increment data memory is zero | None | | SDZ [m] | Skip if decrement data memory is zero | None | | SIZA [m] | Skip if increment data memory is zero with result in ACC | None | | SDZA [m] | Skip if decrement data memory is zero with result in ACC | None | | CALL addr | Subroutine call | None | | RET | Return from subroutine | None | | RET A,x | Return from subroutine and load immediate data to ACC | None | | RETI | Return from interrupt | None | | Table Read | | | | TABRDC [m] | Read ROM code (current page) to data memory and TBLH | None | | TABRDL [m] | Read ROM code (last page) to data memory and TBLH | None | | Miscellaneous | | | | NOP | No operation | None | | CLR [m] | Clear data memory | None | | SET [m] | Set data memory | None | | CLR WDT | Clear Watchdog Timer | TO, PD | | CLR WDT1 | Pre-clear Watchdog Timer | TO*, PD* | | CLR WDT2 | Pre-clear Watchdog Timer | TO*, PD* | | SWAP [m] | Swap nibbles of data memory | None | | SWAPA [m] | Swap nibbles of data memory with result in ACC | None | | HALT | Enter power down mode | TO, PD | Note: x: 8 bits immediate data m: 7 bits data memory address A: accumulator i: 0~7 number of bits addr: 11 bits program memory address √: Flag is affected-: Flag is not affected \*: Flag may be affected by the execution status Rev. 1.00 37 June 29, 2001 ## **Instruction Definition** ADC A,[m] Add data memory and carry to accumulator Description The contents of the specified data memory, accumulator and the carry flag are added simultaneously, leaving the result in the accumulator. Operation $ACC \leftarrow ACC+[m]+C$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|----------| | _ | _ | | _ | √ | √ | √ | <b>V</b> | ADCM A,[m] Add accumulator and carry to data memory Description The contents of the specified data memory, accumulator and the carry flag are added simultaneously, leaving the result in the specified data memory. Operation $[m] \leftarrow ACC+[m]+C$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----------|---|----|--------------| | _ | | _ | _ | <b>√</b> | √ | √ | √ | ADD A,[m] Add data memory to accumulator Description The contents of the specified data memory and the accumulator are added. The result is stored in the accumulator. Operation $ACC \leftarrow ACC+[m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | | _ | _ | √ | | √ | √ | ADD A,x Add immediate data to accumulator Description The contents of the accumulator and the specified data are added, leav- ing the result in the accumulator. Operation $ACC \leftarrow ACC+x$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | | | √ | √ | √ | √ | ADDM A,[m] Add accumulator to data memory Description The contents of the specified data memory and the accumulator are added. The result is stored in the data memory. $Operation \qquad \qquad [m] \leftarrow ACC + [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|----------| | _ | | | _ | √ | √ | √ | <b>√</b> | AND A,[m] Logical AND accumulator with data memory Description Data in the accumulator and the specified data memory performs a bitwise logical\_AND operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | С | |-----|-----|----|----|----|--------------|----|---| | _ | _ | _ | _ | | √ | _ | _ | AND A,x Logical AND immediate data to accumulator Description Data in the accumulator and the specified data performs a bitwise logi- cal\_AND operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC$ "AND" x Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | ANDM A,[m] Logical AND data memory with accumulator Description Data in the specified data memory and the accumulator performs a bitwise logical\_AND operation. The result is stored in the data memory. Operation $[m] \leftarrow ACC "AND" [m]$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | | | | _ | | √ | | | CALL addr Subroutine call Description The instruction unconditionally calls a subroutine located at the indi- cated address. The program counter increments once to obtain the address of the next instruction, and pushes this onto the stack. The indicated address is then loaded. Program execution continues with the instruction at this address. $Operation \hspace{1cm} Stack \leftarrow PC+1$ $PC \leftarrow addr$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | _ | | | | | | | | CLR [m] Clear data memory Operation $[m] \leftarrow 00H$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | _ | _ | | _ | _ | _ | _ | _ | CLR [m].i Clear bit of data memory Description The bit i of the specified data memory is cleared to 0. Operation $[m].i \leftarrow 0$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | | _ | _ | _ | | _ | _ | _ | **CLR WDT** Clear Watchdog Timer Description The WDT and the WDT Prescaler are cleared. The power down bit (PD) and time-out bit (TO) are cleared. Operation WDT last two bits $\leftarrow 00H$ PD & TO $\leftarrow 0$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | | 0 | 0 | _ | _ | _ | _ | CLR WDT1 Preclear Watchdog Timer Description The PD, TO flags and WDT are cleared, if the other preclear WDT in- struction had been executed. Only execution of this instruction without the other preclear instruction sets the indicating flag which implies that this instruction was executed and the PD and TO flags remain un- changed. Operation WDT last two bits $\leftarrow 00H^*$ PD and TO $\leftarrow 0*$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | 0* | 0* | | | | | CLR WDT2 Preclear Watchdog Timer Description The PD, TO flags and WDT are cleared, if the other preclear WDT in- struction had been executed. Only execution of this instruction without the other preclear instruction sets the indicating flag which implies that this instruction was executed and the PD and TO flags remain un- changed. Operation WDT last two bits $\leftarrow 00H^*$ PD and TO $\leftarrow 0*$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | 0* | 0* | _ | _ | _ | _ | CPL [m] Complement data memory Description Each bit of the specified data memory is logically complemented (1 s complement). Bits which previously contain a one are changed to 0 and vice-versa. Operation $[m] \leftarrow [\overline{m}]$ | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | _ | | CPLA [m] Complement data memory-place result in accumulator Description Each bit of the specified data memory is logically complemented (1 s complement). Bits which previously contained a one are changed to 0 and vice-versa. The complemented result is stored in the accumulator and the contents of the data memory remains unchanged. Operation $ACC \leftarrow [\overline{m}]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----|---|----|--------------| | _ | _ | | _ | _ | √ | _ | | # DAA [m] Decimal-Adjust accumulator for addition Description The accumulator value is adjusted to the BCD(Binary Coded Decimal) code. The accumulator is divided into two nibbles. Each nibble is adjusted to the BCD code and an internal carry (AC1) will be done if the low nibble of the accumulator is greater than 9. The BCD adjustment is done by adding 6 to the original value if the original value is greater than 9 or a carry (AC or C) is set; otherwise the original value remains unchanged. The result is stored in the data memory and only the carry flag (C) may be affected. Operation If $(ACC.3\sim ACC.0) > 9$ or AC=1 then ([m].3~[m].0) $\leftarrow$ (ACC.3~ACC.0)+6, AC1= $\overline{AC}$ else ([m].3~[m].0) $\leftarrow$ (ACC.3~ACC.0), AC1=0 If $(ACC.7\sim ACC.4)+AC1 > 9$ or C=1 then ([m].7~[m].4) $\leftarrow$ (ACC.7~ACC.4)+6+AC1, C=1 else ([m].7~[m].4) $\leftarrow$ (ACC.7~ACC.4)+AC1, C=C Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | | _ | _ | _ | _ | _ | √ | DEC [m] Decrement data memory Description Data in the specified data memory is decremented by 1. Operation $[m] \leftarrow [m]-1$ | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | | _ | | _ | _ | √ | _ | _ | **DECA [m]** Decrement data memory-place result in accumulator Description Data in the specified data memory is decremented by 1, leaving the re- sult in the accumulator. The contents of the data memory remain un- changed. Operation $ACC \leftarrow [m]-1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | | | | √ | | | **HALT** Enter power down mode Description This instruction stops program execution and turns off the system clock. The contents of the RAM and registers are retained. The WDT is cleared. The power down bit (PD) is set and the WDT time-out bit (TO) is cleared. Operation $PC \leftarrow PC+1$ $\begin{aligned} & PD \leftarrow 1 \\ & TO \leftarrow 0 \end{aligned}$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | С | |-----|-----|----|----|----|--------------|----|---| | _ | _ | 0 | 1 | _ | _ | _ | _ | INC [m] Increment data memory Description Data in the specified data memory is incremented by 1. Operation $[m] \leftarrow [m]+1$ Affected flag(s) | TC2 | TC1 | TO | PD | ov | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | | | | _ | | √ | _ | _ | INCA [m] Increment data memory and place result in accumulator Description Data in the specified data memory is incremented by 1, leaving the result in the accumulator. The contents of the data memory remain unchanged. Operation $ACC \leftarrow [m]+1$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | V | _ | | JMP addr Direct Jump Description Bits 0~10 of the program counter are replaced with the directly-specified address unconditionally, and control passed to this destination. $Operation \qquad \qquad PC \leftarrow addr$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | | _ | | _ | _ | | MOV A,[m] Move data memory to accumulator Description The contents of the specified data memory is copied to the accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | | _ | | | _ | _ | MOV A,x Move immediate data to accumulator Description The 8 bit data specified by the code is loaded into the accumulator. Operation $ACC \leftarrow x$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | | | _ | | _ | | _ | MOV [m],A Move accumulator to data memory Description The contents of the accumulator is copied to the specified data memory (one of the data memories). Operation $[m] \leftarrow ACC$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----|---|----|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | NOP No operation Description No operation is performed. Execution continues with the next instruc- tion. Operation $PC \leftarrow PC+1$ | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | | OR A,[m] Logical OR accumulator with data memory Description Data in the accumulator and the specified data memory (one of the data memories) performs a bitwise logical\_OR operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC "OR" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----|---|----|--------------| | _ | _ | | _ | | √ | _ | | OR A,x Logical OR immediate data to accumulator Description Data in the accumulator and the specified data performs a bitwise logi- cal\_OR operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC "OR" x$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | С | |-----|-----|----|----|----|--------------|----|---| | _ | _ | | _ | _ | √ | _ | _ | ORM A,[m] Logical OR data memory with accumulator Description Data in the data memory (one of the data memories) and the accumula- tor performs a bitwise logical\_OR operation. The result is stored in the data memory. Operation $[m] \leftarrow ACC "OR" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----|---|----|--------------| | _ | _ | _ | _ | _ | √ | _ | _ | **RET** Return from subroutine Description The program counter is restored from the stack. This is a two-cycle in- struction. Operation $PC \leftarrow Stack$ | TC2 | TC1 | ТО | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----|---|----|--------------| | _ | | | _ | | _ | _ | | **RET A,x** Return and place immediate data in accumulator Description The program counter is restored from the stack and the accumulator loaded with the specified 8-bit immediate data. $Operation \qquad \qquad PC \leftarrow Stack$ $ACC \leftarrow x$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | **RETI** Return from interrupt Description The program counter is restored from the stack, and interrupts enabled by setting the EMI bit. EMI is the enable master (global) interrupt bit (bit 0; register INTC). $Operation \hspace{1cm} PC \leftarrow Stack$ $\mathrm{EMI} \leftarrow 1$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | | _ | _ | _ | _ | _ | _ | RL [m] Rotate data memory left Description The contents of the specified data memory is rotated left one bit with bit 7 rotated into bit 0. Operation [m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0 $\sim$ 6) $[m].0 \leftarrow [m].7$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----|---|----|--------------| | _ | | | _ | _ | _ | _ | _ | RLA [m] Rotate data memory left and place result in accumulator Description Data in the specified data memory is rotated left one bit with bit 7 ro- tated into bit 0, leaving the rotated result in the accumulator. The con- tents of the data memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0 $\sim$ 6) $ACC.0 \leftarrow [m].7$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | | | | | | | | RLC [m] Rotate data memory left through carry Description The contents of the specified data memory and the carry flag are together rotated left one bit. Bit 7 replaces the carry bit; the original carry flag is rotated into the bit 0 position. Operation [m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0 $\sim$ 6) $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | | _ | _ | _ | _ | √ | RLCA [m] Rotate left through carry and place result in accumulator Description Data in the specified data memory and the carry flag are together ro- tated left one bit. Bit 7 replaces the carry bit and the original carry flag is rotated into bit 0 position. The rotated result is stored in the accumulator but the contents of the data memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0 $\sim$ 6) $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | V | RR [m] Rotate data memory right Description The contents of the specified data memory are rotated right one bit with bit 0 rotated to bit 7. Operation $[m].i \leftarrow [m].(i+1); [m].i: bit \ i \ of \ the \ data \ memory \ (i=0\sim6)$ $[m].7 \leftarrow [m].0$ | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | RRA [m] Rotate right and place result in accumulator Description Data in the specified data memory is rotated right one bit with bit 0 ro- tated into bit 7, leaving the rotated result in the accumulator. The con- tents of the data memory remain unchanged. Operation ACC.(i) $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6) $ACC.7 \leftarrow [m].0$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | | _ | _ | _ | | _ | _ | _ | RRC [m] Rotate data memory right through carry Description The contents of the specified data memory and the carry flag are together rotated right one bit. Bit 0 replaces the carry bit; the original carry flag is rotated into the bit 7 position. Operation [m].i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0 $\sim$ 6) $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | С | |-----|-----|----|----|----|--------------|----|---| | _ | | | _ | | _ | _ | √ | RRCA [m] Rotate right through carry and place result in accumulator Description Data of the specified data memory and the carry flag are together rotated right one bit. Bit 0 replaces the carry bit and the original carry flag is rotated into the bit 7 position. The rotated result is stored in the accumula- tor. The contents of the data memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | √ | SBC A,[m] Subtract data memory and carry from accumulator Description The contents of the specified data memory and the complement of the carry flag are together subtracted from the accumulator, leaving the re- sult in the accumulator. Operation $ACC \leftarrow ACC+[\overline{m}]+C$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | | _ | √ | √ | √ | √ | SBCM A,[m] Subtract data memory and carry from accumulator Description The contents of the specified data memory and the complement of the carry flag are together subtracted from the accumulator, leaving the re- sult in the data memory. Operation $[m] \leftarrow ACC + [\overline{m}] + C$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|--------------|----|---| | | | | _ | √ | $\checkmark$ | √ | √ | **SDZ [m]** Skip if decrement data memory is 0 Description The contents of the specified data memory are decremented by 1. If the result is 0, the next instruction is skipped. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaced to get the proper instruction. This makes a 2-cycle instruction. Otherwise proceed with the next instruc- tion. Operation Skip if ([m]-1)=0, $[m] \leftarrow ([m]-1)$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SDZA [m] Decrement data memory and place result in ACC, skip if 0 Description The contents of the specified data memory are decremented by 1. If the result is 0, the next instruction is skipped. The result is stored in the accumulator but the data memory remains unchanged. If the result is 0 ,the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction, that makes a 2-cycle instruction. Otherwise proceed with the next instruction. Operation Skip if ([m]-1)=0, ACC $\leftarrow ([m]-1)$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | | | _ | | _ | _ | | SET [m] Set data memory Description Each bit of the specified data memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | _ | _ | | _ | _ | _ | _ | _ | SET [m].i Set bit of data memory Description Bit i of the specified data memory is set to 1. Operation $[m].i \leftarrow 1$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | | | _ | _ | | _ | | _ | SIZ [m] Skip if increment data memory is 0 Description The contents of the specified data memory is incremented by 1. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction. This is a 2-cycle instruction. Otherwise proceed with the next instruction. Operation Skip if ([m]+1)=0, $[m] \leftarrow ([m]+1)$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | | _ | _ | _ | _ | _ | _ | SIZA [m] Increment data memory and place result in ACC, skip if 0 Description The contents of the specified data memory is incremented by 1. If the result is 0, the next instruction is skipped and the result stored in the accumulator. The data memory remains unchanged. If the result is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaced to get the proper instruction. This is a 2-cycle instruction. Otherwise proceed with the next instruction. Operation Skip if ([m]+1)=0, ACC $\leftarrow ([m]+1)$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | | | _ | | _ | _ | | SNZ [m].i Skip if bit i of the data memory is not 0 Description If bit i of the specified data memory is not 0, the next instruction is skipped. If bit i of the data memory is not 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction. This is a 2-cycle instruction. Otherwise proceed with the next instruction. Operation Skip if [m].i≠0 Affected flag(s) | TC2 | TC1 | TO | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | SUB A,[m] Subtract data memory from accumulator Description The specified data memory is subtracted from the contents of the accumulator, leaving the result in the accumulator. $ACC \leftarrow ACC + [\overline{m}] + 1$ Operation Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | √ | 1 | √ | √ | SUBM A,[m] Subtract data memory from accumulator Description The specified data memory is subtracted from the contents of the accumulator, leaving the result in the data memory. Operation $$[m] \leftarrow ACC [\overline{m}] + 1$$ | TC2 | TC1 | ТО | PD | OV | Z | AC | $\mathbf{C}$ | |-----|-----|----|----|----|---|----|--------------| | _ | _ | _ | _ | √ | √ | √ | √ | SUB A,x Subtract immediate data from accumulator Description The immediate data specified by the code is subtracted from the contents of the accumulator, leaving the result in the accumulator. Operation $ACC \leftarrow ACC + x + 1$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | | | _ | √ | √ | √ | √ | **SWAP [m]** Swap nibbles within the data memory Description The low-order and high-order nibbles of the specified data memory (one of the data memories) are interchanged. Operation $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | **SWAPA [m]** Swap data memory and place result in accumulator Description The low-order and high-order nibbles of the specified data memory are interchanged, writing the result to the accumulator. The contents of the data memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | | _ | _ | _ | _ | _ | _ | _ | **SZ [m]** Skip if data memory is 0 Description If the contents of the specified data memory is 0, the following instruc- tion, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction. This is a 2-cycle in- struction. Otherwise proceed with the next instruction. Operation Skip if [m]=0 | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | **SZA [m]** Move data memory to ACC, skip if 0 Description The contents of the specified data memory is copied to accumulator. If the contents is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction. This is a 2-cycle instruction. Otherwise proceed with the next instruction. Operation Skip if [m]=0, ACC $\leftarrow [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | | | _ | _ | _ | _ | | **SZ [m].i** Skip if bit i of the data memory is 0 Description If bit i of the specified data memory is 0, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction. This is a 2-cycle in- struction. Otherwise proceed with the next instruction. Operation Skip if [m].i=0 Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | | _ | _ | _ | _ | _ | _ | _ | **TABRDC [m]** Move the ROM code (current page) to TBLH and data memory Description The low byte of ROM code (current page) addressed by the table pointer (TBLP) is moved to the specified data memory and the high byte trans- ferred to TBLH directly. Operation $[m] \leftarrow ROM \text{ code (low byte)}$ $TBLH \leftarrow ROM \text{ code (high byte)}$ | TC2 | TC1 | ТО | PD | OV | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | | _ | _ | _ | _ | _ | _ | **TABRDL [m]** Move the ROM code (last page) to TBLH and data memory Description The low byte of ROM code (last page) addressed by the table pointer (TBLP) is moved to the data memory and the high byte transferred to TBLH directly. Operation $[m] \leftarrow ROM \text{ code (low byte)}$ $TBLH \leftarrow ROM \text{ code (high byte)}$ Affected flag(s) | TC2 | TC1 | TO | PD | OV | $\mathbf{Z}$ | AC | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|----|--------------| | _ | _ | | _ | _ | _ | _ | _ | XOR A,[m] Logical XOR accumulator with data memory Description Data in the accumulator and the indicated data memory performs a bitwise logical Exclusive\_OR operation and the result is stored in the ac- cumulator. Operation $ACC \leftarrow ACC "XOR" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | | _ | | √ | _ | | **XORM A,[m]** Logical XOR data memory with accumulator Description Data in the indicated data memory and the accumulator perform a bitwise logical Exclusive\_OR operation. The result is stored in the data memory. The 0 flag is affected. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | OV | $\mathbf{Z}$ | AC | С | |-----|-----|----|----|----|--------------|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | XOR A,x Logical XOR immediate data to accumulator Description Data in the accumulator and the specified data perform a bitwise logical Exclusive\_OR operation. The result is stored in the accumulator. The 0 flag is affected. Operation $ACC \leftarrow ACC "XOR" x$ | TC2 | TC1 | ТО | PD | OV | Z | AC | С | |-----|-----|----|----|----|---|----|---| | | | _ | _ | _ | 1 | _ | _ | ### Holtek Semiconductor Inc. (Headquarters) No.3, Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan, R.O.C. Tel: 886-3-563-1999 Fax: 886-3-563-1189 ### Holtek Semiconductor Inc. (Taipei Office) 11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan, R.O.C. Tel: 886-2-2782-9635 Fax: 886-2-2782-9636 Fax: 886-2-2782-7128 (International sales hotline) ### Holtek Semiconductor (Hong Kong) Ltd. RM.711, Tower 2, Cheung Sha Wan Plaza, 833 Cheung Sha Wan Rd., Kowloon, Hong Kong Tel: 852-2-745-8288 Fax: 852-2-742-8657 #### Holtek Semiconductor (Shanghai) Ltd. 7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China Tel: 021-6485-5560 Fax: 021-6485-0313 ## Holmate Technology Corp. 48531 Warm Springs Boulevard, Suite 413, Fremont, CA 94539 Tel: 510-252-9880 Fax: 510-252-9885 ## Copyright © 2001 by HOLTEK SEMICONDUCTOR INC. The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.