64k EEPROM (8-kword × 8-bit) Ready/Busy function, RES function (HN58V66A) Wide Temperature Range version ### **HITACHI** ADE-203-759B (Z) Rev. 2.0 Oct. 31, 1997 #### **Description** The Hitachi HN58V65A series and HN58V66A series are a electrically erasable and programmable EEPROM's organized as 8192-word $\times$ 8-bit. They have realized high speed, low power consumption and high reliability by employing advanced MNOS memory technology and CMOS process and circuitry technology. They also have a 64-byte page programming function to make their write operations faster. #### **Features** - Single supply: 2.7 to 5.5 V - Access time: - 100 ns (max) at 2.7 V $\leq$ V<sub>CC</sub> < 4.5 V - 70 ns (max) at 4.5 V $\leq$ V<sub>CC</sub> $\leq$ 5.5 V - Power dissipation: - Active: 20 mW/MHz (typ) - Standby: 110 μW (max) - On-chip latches: address, data, $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$ - Automatic byte write: 10 ms (max) - Automatic page write (64 bytes): 10 ms (max) - Ready/Busy - Data polling and Toggle bit - Data protection circuit on power on/off #### Features (cont) - Conforms to JEDEC byte-wide standard - Reliable CMOS with MNOS cell technology - 10<sup>5</sup> erase/write cycles (in page mode) - 10 years data retention - Software data protection - Write protection by RES pin (only the HN58V66A series) - Operating temperature range: - HN58V65AI/HN58V66AI Series: -40 to 85°C - HN58V65A-SR/HN58V66A-SR Series: -20 to 85°C ### **Ordering Information** | | Acces | s time | |--|-------|--------| |--|-------|--------| | Type No. | 2.7 V ≤ V <sub>cc</sub> < 4.5 V | <b>4.5</b> V ≤ V <sub>cc</sub> ≤ <b>5.5</b> V | -<br>Package | |----------------|---------------------------------|-----------------------------------------------|-------------------------------------| | HN58V65API-10 | 100 ns | 70 ns | 600 mil 28-pin plastic DIP (DP-28) | | HN58V66API-10 | 100 ns | 70 ns | _ | | HN58V65AFPI-10 | 100 ns | 70 ns | 400 mil 28-pin plastic SOP (FP-28D) | | HN58V66AFPI-10 | 100 ns | 70 ns | _ | | HN58V65ATI-10 | 100 ns | 70 ns | 28-pin plastic TSOP(TFP-28DB) | | HN58V66ATI-10 | 100 ns | 70 ns | _ | | HN58V65AT-10SR | 100 ns | 70 ns | _ | | HN58V66AT-10SR | 100 ns | 70 ns | _ | #### Pin Arrangement ### **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0 to A12 | Address input | | I/O0 to I/O7 | Data input/output | | ŌĒ | Output enable | | CE | Chip enable | | WE | Write enable | | V <sub>cc</sub> | Power supply | | V <sub>SS</sub> | Ground | | RDY/Busy | Ready busy | | RES*1 | Reset | | NC | No connection | Notes: 1. This function is supported by only the HN58V66A series. ### **Block Diagram** Notes: This function is supported by only the HN58V66A series. ### **Operation Table** | Operation | CE | OE | WE | RES*3 | RDY/Busy | I/O | |---------------|-----------------|-----------------|-----------------|-------------------|------------------------|-------------| | Read | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | V <sub>H</sub> *1 | High-Z | Dout | | Standby | $V_{IH}$ | ×*2 | × | × | High-Z | High-Z | | Write | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{H}$ | High-Z to $V_{\rm OL}$ | Din | | Deselect | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>H</sub> | High-Z | High-Z | | Write Inhibit | × | × | $V_{IH}$ | × | | _ | | | × | $V_{IL}$ | × | × | _ | _ | | Data Polling | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>H</sub> | V <sub>OL</sub> | Dout (I/O7) | | Program reset | × | × | × | V <sub>IL</sub> | High-Z | High-Z | Notes: 1. Refer to the recommended DC operating conditions. 2. x: Don't care 3. This function supported by only the HN58V66A series. ### **Absolute Maximum Ratings** | Parameter | | Symbol | Value | Unit | |-------------------------------------------------|-------------------------|-----------------|----------------------------|------| | Power supply voltage relative to V <sub>s</sub> | S | V <sub>cc</sub> | -0.6 to +7.0 | V | | Input voltage relative to V <sub>ss</sub> | | Vin | $-0.5^{*1}$ to $+7.0^{*3}$ | V | | Operating temperature range *2 | HN58V65AI/HN58V66AI | Topr | -40 to +85 | °C | | | HN58V65A-SR/HN58V66A-SR | Topr | -20 to +85 | °C | | Storage temperature range | | Tstg | -55 to +125 | °C | Notes: 1. Vin min: -3.0 V for pulse width $\le 50$ ns. 2. Including electrical characteristics and data retention. 3. Should not exceed $V_{cc}$ + 1 V. #### **Recommended DC Operating Conditions** | Parameter | Symbo | ol . | Min | Тур | Max | Unit | |-------------------|-------------------|-------------------------|-----------------------|-----|-------------------------|------| | Supply voltage | V <sub>cc</sub> | | 2.7 | _ | 5.5 | V | | | $V_{ss}$ | " | 0 | 0 | 0 | V | | Input voltage | V <sub>IL</sub> | | -0.3* <sup>1</sup> | _ | 0.6*5 | V | | | V <sub>IH</sub> | | 2.4*2 | _ | V <sub>CC</sub> + 0.3*3 | V | | | V <sub>H</sub> *4 | " | V <sub>cc</sub> - 0.5 | _ | V <sub>cc</sub> + 1.0 | V | | Operating tempera | ture Topr | HN58V65AI/HN58V66AI | -40 | _ | 85 | °C | | | | HN58V65A-SR/HN58V66A-SR | -20 | _ | 85 | °C | Notes: 1. $V_{\parallel}$ min: -1.0 V for pulse width $\leq$ 50 ns. - 2. $V_{IH}$ = 3.0 V for $V_{CC}$ = 3.6 to 5.5 V. - 3. $V_{IH}$ max: $V_{CC}$ + 1.0 V for pulse width $\leq$ 50 ns. - 4. This function is supported by only the HN58V66A series. - 5. $V_{IL} = 0.8 \text{ V for } V_{CC} = 3.6 \text{ V to } 5.5 \text{ V}$ #### **DC** Characteristics $(Ta = -40 \text{ to} + 85 ^{\circ}\text{C}, V_{CC} = 2.7 \text{ to } 5.5 \text{ V}: \text{ HN58V66AI/HN58V66AI}, \\ Ta = -20 \text{ to} + 85 ^{\circ}\text{C}, V_{CC} = 2.7 \text{ to } 5.5 \text{ V}: \text{ HN58V66A-SR/HN58V66A-SR})$ | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |-----------------------------------|------------------|---------------------|--------|-----------------|------|------------------------------------------------------------------------| | Input leakage current | l <sub>u</sub> | _ | _ | 2* <sup>1</sup> | μΑ | V <sub>CC</sub> = 5.5 V, Vin = 5.5 V | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μΑ | V <sub>CC</sub> = 5.5 V, Vout = 5.5/0.4 V | | Standby V <sub>cc</sub> current | I <sub>CC1</sub> | _ | 1 to 2 | 5 | μΑ | CE = V <sub>cc</sub> | | | I <sub>CC2</sub> | _ | _ | 1 | mA | CE = V <sub>IH</sub> | | Operating V <sub>cc</sub> current | I <sub>CC3</sub> | _ | _ | 6 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 1 $\mu$ s at $V_{cc}$ = 3.6 V | | | | _ | _ | 10 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 1 $\mu$ s at $V_{cc}$ = 5.5 V | | | | _ | _ | 15 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 100 ns at V <sub>cc</sub> = 3.6 V | | | | _ | _ | 25 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 70 ns at V <sub>cc</sub> = 5.5 V | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Output high voltage | V <sub>OH</sub> | $V_{cc} \times 0.8$ | | _ | V | $I_{OH} = -400 \mu A$ | Note: 1. $I_{LI}$ on $\overline{RES}$ : 100 $\mu A$ max (only the HN58V66A series) **Capacitance** (Ta = $25^{\circ}$ C, f = 1 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |--------------------|--------|-----|-----|-----|------|-----------------| | Input capacitance | Cin*1 | _ | _ | 6 | pF | Vin = 0 V | | Output capacitance | Cout*1 | _ | _ | 12 | pF | Vout = 0 V | Note: 1. This parameter is sampled and not 100% tested. #### **AC Characteristics** (Ta = -40 to + 85°C, V<sub>CC</sub> = 2.7 to 5.5 V: HN58V65AI/HN58V66AI, Ta = -20 to + 85°C, V<sub>CC</sub> = 2.7 to 5.5 V: HN58V65A-SR/HN58V66A-SR) #### **Test Conditions** • Input pulse levels : 0.4 V to 2.4 V ( $V_{CC} = 2.7 \text{ to } 3.6 \text{ V}$ ), 0.4 V to 3.0 V ( $V_{CC} = 3.6 \text{ to } 5.5 \text{ V}$ ) 0 V to $V_{CC}$ ( $\overline{RES}$ pin\*<sup>2</sup>) • Input rise and fall time : $\leq 5$ ns Input timing reference levels: 0.8, 1.8 V Output load: 1TTL Gate +100 pF • Output reference levels: 1.5 V, 1.5 V **Read Cycle 1** ( $V_{CC} = 2.7 \text{ to } 4.5 \text{ V}$ ) #### HN58V65AI/HN58V66AI HN58V65A-SR/HN58V66A-SR -10 Symbol Min **Unit Test conditions Parameter** Max $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ Address to output delay $\mathbf{t}_{\mathrm{ACC}}$ 100 $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ CE to output delay 100 $t_{CE}$ OE to output delay $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$ 10 50 ns toE $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ Address to output hold 0 ns $t_{OH}$ OE (CE) high to output float\*1 $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$ 0 40 ns RES low to output float\*1,2 $\overline{CE} = \overline{OE} = V_{II}, \overline{WE} = V_{IH}$ 0 350 ns $t_{\mathsf{DFR}}$ RES to output delay\*2 $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ 0 450 ns $t_{RR}$ **Write Cycle 1** ( $V_{CC} = 2.7 \text{ to } 4.5 \text{ V}$ ) | Parameter | Symbol | Min*3 | Тур | Max | Unit | Test conditions | |----------------------------------------|------------------|-------|-----|------|------|-----------------| | Address setup time | t <sub>AS</sub> | 0 | _ | _ | ns | _ | | Address hold time | t <sub>AH</sub> | 50 | _ | _ | ns | | | CE to write setup time (WE controlled) | t <sub>cs</sub> | 0 | _ | _ | ns | · | | CE hold time (WE controlled) | t <sub>ch</sub> | 0 | _ | _ | ns | _ | | WE to write setup time (CE controlled) | t <sub>ws</sub> | 0 | _ | _ | ns | | | WE hold time (CE controlled) | $t_{\text{WH}}$ | 0 | _ | _ | ns | · | | OE to write setup time | t <sub>OES</sub> | 0 | _ | _ | ns | | | OE hold time | t <sub>OEH</sub> | 0 | _ | _ | ns | | | Data setup time | t <sub>DS</sub> | 50 | _ | _ | ns | | | Data hold time | t <sub>DH</sub> | 0 | _ | _ | ns | | | WE pulse width (WE controlled) | t <sub>WP</sub> | 200 | _ | _ | ns | | | CE pulse width (CE controlled) | t <sub>cw</sub> | 200 | _ | _ | ns | | | Data latch time | t <sub>DL</sub> | 100 | _ | _ | ns | _ | | Byte load cycle | t <sub>BLC</sub> | 0.3 | _ | 30 | μs | | | Byte load window | t <sub>BL</sub> | 100 | _ | _ | μs | · | | Write cycle time | t <sub>wc</sub> | _ | _ | 10*4 | ms | | | Time to device busy | t <sub>DB</sub> | 120 | | _ | ns | | | Write start time | t <sub>DW</sub> | 0*5 | _ | _ | ns | | | Reset protect time*2 | t <sub>RP</sub> | 100 | _ | _ | μs | | | Reset high time*2,6 | t <sub>RES</sub> | 1 | | | μs | | Notes: 1. $t_{DF}$ and $t_{DFR}$ are defined as the time at which the outputs achieve the open circuit conditions and are no longer driven. - 2. This function is supported by only the HN58V66A series. - 3. Use this device in longer cycle than this value. - 4. $t_{WC}$ must be longer than this value unless polling techniques or RDY/ $\overline{\text{Busy}}$ are used. This device automatically completes the internal write operation within this value. - 5. Next read or write operation can be initiated after t<sub>DW</sub> if polling techniques or RDY/Busy are used. - 6. This parameter is sampled and not 100% tested. - A6 through A12 are page addresses and these addresses are latched at the first falling edge of WE. - A6 through A12 are page addresses and these addresses are latched at the first falling edge of CE. - 9. See AC read characteristics. **Read Cycle 2** ( $V_{CC} = 4.5 \text{ to } 5.5 \text{ V}$ ) #### HN58V65AI/HN58V66AI HN58V65A-SR/HN58V66A-SR -10 | Parameter | Symbol | Min | Max | Unit | Test conditions | |--------------------------------|------------------|-----|-------------|------|-------------------------------------------------------------------------------------------------------| | Address to output delay | t <sub>ACC</sub> | _ | 70 | ns | $\overline{\text{CE}} = \overline{\text{OE}} = V_{\text{IL}}, \ \overline{\text{WE}} = V_{\text{IH}}$ | | CE to output delay | t <sub>CE</sub> | | 70 | ns | $\overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | OE to output delay | t <sub>OE</sub> | 10 | 40 | ns | $\overline{\text{CE}} = V_{\text{IL}}, \overline{\text{WE}} = V_{\text{IH}}$ | | Address to output hold | t <sub>oH</sub> | 0 | <del></del> | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | OE (CE) high to output float*1 | t <sub>DF</sub> | 0 | 30 | ns | $\overline{\text{CE}} = V_{\text{IL}}, \overline{\text{WE}} = V_{\text{IH}}$ | | RES low to output float*1,2 | t <sub>DFR</sub> | 0 | 350 | ns | $\overline{CE} = \overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ | | RES to output delay*2 | t <sub>RR</sub> | 0 | 450 | ns | $\overline{\text{CE}} = \overline{\text{OE}} = V_{\text{IL}}, \overline{\text{WE}} = V_{\text{IH}}$ | **Write Cycle 2** ( $V_{CC} = 4.5 \text{ to } 5.5 \text{ V}$ ) | Parameter | Symbol | Min*3 | Тур | Max | Unit | Test conditions | |----------------------------------------|------------------|-------|-----|------|------|-----------------| | Address setup time | t <sub>AS</sub> | 0 | _ | _ | ns | | | Address hold time | t <sub>AH</sub> | 50 | _ | _ | ns | | | CE to write setup time (WE controlled) | t <sub>cs</sub> | 0 | _ | _ | ns | | | CE hold time (WE controlled) | t <sub>CH</sub> | 0 | _ | _ | ns | | | WE to write setup time (CE controlled) | t <sub>ws</sub> | 0 | | _ | ns | | | WE hold time (CE controlled) | t <sub>wH</sub> | 0 | _ | _ | ns | | | OE to write setup time | t <sub>OES</sub> | 0 | _ | _ | ns | | | OE hold time | t <sub>OEH</sub> | 0 | | _ | ns | | | Data setup time | t <sub>DS</sub> | 50 | _ | _ | ns | | | Data hold time | t <sub>DH</sub> | 0 | _ | _ | ns | | | WE pulse width (WE controlled) | t <sub>WP</sub> | 100 | | _ | ns | | | CE pulse width (CE controlled) | t <sub>cw</sub> | 100 | _ | _ | ns | | | Data latch time | t <sub>DL</sub> | 50 | _ | _ | ns | | | Byte load cycle | t <sub>BLC</sub> | 0.2 | _ | 30 | μs | | | Byte load window | t <sub>BL</sub> | 100 | _ | _ | μs | | | Write cycle time | t <sub>wc</sub> | _ | _ | 10*4 | ms | | | Time to device busy | t <sub>DB</sub> | 120 | | _ | ns | | | Write start time | t <sub>DW</sub> | 0*5 | _ | _ | ns | | | Reset protect time*2 | t <sub>RP</sub> | 100 | _ | _ | μs | | | Reset high time*2,6 | t <sub>RES</sub> | 1 | _ | _ | μs | | Notes: 1. $t_{DF}$ and $t_{DFR}$ are defined as the time at which the outputs achieve the open circuit conditions and are no longer driven. - 2. This function is supported by only the HN58V66A. - 3. Use this device in longer cycle than this value. - 4. $t_{WC}$ must be longer than this value unless polling techniques or RDY/ $\overline{\text{Busy}}$ are used. This device automatically completes the internal write operation within this value. - 5. Next read or write operation can be initiated after t<sub>DW</sub> if polling techniques or RDY/Busy are used. - 6. This parameter is sampled and not 100% tested. - A6 through A12 are page address and these addresses are latched at the first falling edge of WE. - A6 through A12 are page address and these addresses are latched at the first falling edge of CE. - 9. See AC read characteristics. ### **Timing Waveforms** ### **Read Timing Waveform** ### Byte Write Timing Waveform(1) ( $\overline{\text{WE}}$ Controlled) Byte Write Timing Waveform(2) (\overline{CE} Controlled) ### Page Write Timing Waveform(1) ( $\overline{\text{WE}}$ Controlled) Page Write Timing Waveform(2) (CE Controlled) ### **Data** Polling Timing Waveform #### **Toggle Bit** This device provide another function to determine the internal programming cycle. If the EEPROM is set to read mode during the internal programming cycle, I/O6 will charge from "1" to "0" (toggling) for each read. When the internal programming cycle is finished, toggling of I/O6 will stop and the device can be accessible for next read or program. #### **Toggle Bit Waveform** Notes: 1. I/O6 beginning state is "1". - 2. I/O6 ending state will vary. - 3. See AC read characteristics. - 4. Any address location can be used, but the address must be fixed. #### **Software Data Protection Timing Waveform(1)** (in protection mode) #### Software Data Protection Timing Waveform(2) (in non-protection mode) #### **Functional Description** #### **Automatic Page Write** Page-mode write feature allows 1 to 64 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 63 bytes can be written in the same manner. Each additional byte load cycle must be started within 30 $\mu$ s from the preceding falling edge of $\overline{WE}$ or $\overline{CE}$ . When $\overline{CE}$ or $\overline{WE}$ is kept high for 100 $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM. #### Data Polling Data polling indicates the status that the EEPROM is in a write cycle or not. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data outputs from I/O7 to indicate that the EEPROM is performing a write operation. #### RDY/Busy Signal RDY/Busy signal also allows status of the EEPROM to be determined. The RDY/Busy signal has high impedance except in write cycle and is lowered to $V_{OL}$ after the first write signal. At the end of a write cycle, the RDY/Busy signal changes state to high impedance. #### **RES** Signal (only the HN58V66A series) When $\overline{RES}$ is low, the EEPROM cannot be read or programmed. Therefore, data can be protected by keeping $\overline{RES}$ low when $V_{CC}$ is switched. $\overline{RES}$ should be high during read and programming because it doesn't provide a latch function. #### WE, CE Pin Operation During a write cycle, addresses are latched by the falling edge of $\overline{WE}$ or $\overline{CE}$ , and data is latched by the rising edge of $\overline{WE}$ or $\overline{CE}$ . #### Write/Erase Endurance and Data Retention Time The endurance is $10^5$ cycles in case of the page programming and $10^4$ cycles in case of the byte programming (1% cumulative failure rate). The data retention time is more than 10 years when a device is page-programmed less than $10^4$ cycles. #### **Data Protection** 1. Data Protection against Noise on Control Pins ( $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$ ) during Operation During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake. To prevent this phenomenon, this device has a noise cancellation function that cuts noise if its width is 15 ns or less. Be careful not to allow noise of a width of more than 15 ns on the control pins. #### 2. Data protection at $V_{CC}$ on/off When $V_{CC}$ is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to program mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in an unprogrammable state while the CPU is in an unstable state. Note: The EEPROM should be kept in unprogrammable state during $V_{\text{CC}}$ on/off by using CPU RESET signal. #### (1) Protection by $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$ To realize the unprogrammable state, the input level of control pins must be held as shown in the table below. | CE | V <sub>cc</sub> | × | × | |----|-----------------|----------|-----------------| | ŌĒ | × | $V_{ss}$ | × | | WE | × | × | V <sub>cc</sub> | x: Don't care. $V_{cc}$ : Pull-up to $V_{cc}$ level. $V_{\mbox{\scriptsize SS}} \mbox{:} \mbox{ Pull-down to } V_{\mbox{\scriptsize SS}} \mbox{ level.}$ #### (2) Protection by RES (only the HN58V66A series) The unprogrammable state can be realized by that the CPU's reset signal inputs directly to the EEPROM's $\overline{RES}$ pin. $\overline{RES}$ should be kept $V_{SS}$ level during $V_{CC}$ on/off. The EEPROM breaks off programming operation when $\overline{RES}$ becomes low, programming operation doesn't finish correctly in case that $\overline{RES}$ falls low during programming operation. $\overline{RES}$ should be kept high for 10 ms after the last data input. #### 3. Software data protection To prevent unintentional programming caused by noise generated by external circuits, this device has the software data protection function. In software data protection mode, 3 bytes of data must be input before write data as follows. And these bytes can switch the non-protection mode to the protection mode. SDP is enabled if only the 3 byte code is input. Software data protection mode can be canceled by inputting the following 6 bytes. After that, this device turns to the non-protection mode and can write data normally. But when the data is input in the canceling cycle, the data cannot be written. | Address | Data | | |----------|-------------|--| | 1555<br> | AA | | | 0AÅA | 55<br> - | | | 1555 | 80<br>.l. | | | 1555 | AĂ<br>.l. | | | 0AÅA | <b>5</b> 55 | | | 1555 | 20 | | | | | | The software data protection is not enabled at the shipment. Note: There are some differences between Hitachi's and other company's for enable/disable sequence of software data protection. If there are any questions, please contact with Hitachi sales offices. ### **Package Dimensions** HN58V65API Series HN58V66API Series (DP-28) Package Dimensions (cont) HN58V65AFPI Series HN58V66AFPI Series (FP-28D) #### Package Dimensions (cont) HN58V65ATI Series HN58V66ATI Series HN58V65AT-SR Series HN58V66AT-SR Series (TFP-28DB) When using this document, keep the following in mind: - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. - 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. - 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. - 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. - 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. ### **HITACHI** #### Hitachi, Ltd. Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 #### Fax: (03) 3270-5109 #### For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30-00 Hitachi Europe Ltd. Electronic Components Div. Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 01628-585000 Fax: 01628-585160 Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong Tel: 27359218 Fax: 27306071 Copyright © Hitachi, Ltd., 1997. All rights reserved. Printed in Japan. ### **Revision Record** | Rev. | Date | Contents of Modification | Drawn by | Approved by | |------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------| | 0.0 | Mar. 12, 1997 | Initial issue | Y. Nagai | K. Furusawa | | 1.0 | Aug. 29, 1997 | Addition of HN58V65A-SR/HN58V66A-SR AC Characteristics Input pulse level: 0.4 V to V <sub>cc</sub> to 0 V to V <sub>cc</sub> Timing Waveform Read Timing Waveform: Correct error Functional Description Data Protection 3.: Addition of description | Y. Nagai | T. Muto | | 2.0 | Oct. 31, 1997 | DC Characteristics<br>I <sub>CC3</sub> (max): 6/10/12/25 mA to 6/10/15/25 mA | | |