Quad D-Type Flip-Flop

# **HITACHI**

ADE-205-377 (Z) 1st. Edition Sep. 2000

## **Description**

The HD74AC175 is a high-speed quad D flip-flop. The device is useful for general flip-flop requirements where clock and clear inputs are common. The information on the D inputs is stored during the Low-to-High clock transition. Both true and complemented outputs of each flip-flop are provided. A Master Reset input resets all flip-flops, independent of the Clock or D inputs, when Low.

#### **Features**

- Edge-Triggered D-Type Inputs
- Buffered Positive Edge-Triggered Clock
- Asynchronous Common Reset
- True and Complement Output
- Outputs Source/Sink 24 mA



## **Pin Arrangement**



## **Logic Symbol**



### **Pin Names**

 $\mathbf{D}_0$  to  $\mathbf{D}_3$  Data Inputs

 $Q_0 \ to \ Q_3 \qquad True \ Outputs$ 

 $\overline{\overline{Q}}_0$  to  $\overline{\overline{Q}}_3$  Complement Outputs

## **Functional Description**

The HD74AC175 consists of four edge-triggered D flip-flops with individual D inputs and Q and  $\overline{Q}$  outputs. The Clock and Master Reset are common. The four flip-flops will store the state of their individual D inputs on the Low-to-High clock (CP) transition, causing individual Q and  $\overline{Q}$  outputs to follow. A Low input on the Master Reset ( $\overline{MR}$ ) will force all Q outputs Low and  $\overline{Q}$  outputs High independent of Clock or Data inputs. The HD74AC175 is useful for general logic applications where a common Master Reset and Clock are acceptable.

### **Truth Table**

| Inputs                    | Outputs            |    |
|---------------------------|--------------------|----|
| @ t <sub>n</sub> , MR = H | @ t <sub>n+1</sub> |    |
| Dn                        | Qn                 | Qn |
| L                         | L                  | Н  |
| Н                         | Н                  | L  |

H: High Voltage Level
L: Low Voltage Level

t<sub>n</sub>: Bit Time before Clock Pulset<sub>n+1</sub>: Bit Time after Clock Pulse

### Logic Diagram



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## DC Characteristics (unless otherwise specified)

| Item                             | Symbol          | Max | Unit | Condition                                                                  |
|----------------------------------|-----------------|-----|------|----------------------------------------------------------------------------|
| Maximum quiescent supply current | I <sub>cc</sub> | 80  | μΑ   | $V_{IN} = V_{CC}$ or ground, $V_{CC} = 5.5 \text{ V}$ ,<br>Ta = Worst case |
| Maximum quiescent supply current | I <sub>cc</sub> | 8.0 | μΑ   | $V_{IN} = V_{CC}$ or ground, $V_{CC} = 5.5 \text{ V}$ ,<br>Ta = 25°C       |

## **AC Characteristics**

|                                                                                 |                  |                       | Ta = +25°C<br>C <sub>L</sub> = 50 pF |     |      | Ta = $-40^{\circ}$ C to $+85^{\circ}$ C<br>C <sub>L</sub> = 50 pF |      |              |
|---------------------------------------------------------------------------------|------------------|-----------------------|--------------------------------------|-----|------|-------------------------------------------------------------------|------|--------------|
| Item                                                                            | Symbol           | V <sub>cc</sub> (V)*1 | Min                                  | Тур | Max  | Min                                                               | Max  | Unit         |
| Maximum clock                                                                   | $f_{\text{max}}$ | 3.3                   | 149                                  | _   | _    | 139                                                               | _    | MHz          |
| frequency                                                                       |                  | 5.0                   | 187                                  | _   | _    | 187                                                               | _    |              |
| Propagation delay                                                               | t <sub>PLH</sub> | 3.3                   | 1.0                                  | 9.5 | 12.0 | 1.0                                                               | 13.5 | ns           |
| $CP \ to\  Q_{\scriptscriptstyle n} \ or\  \overline{Q}_{\scriptscriptstyle n}$ |                  | 5.0                   | 1.0                                  | 7.0 | 9.0  | 1.0                                                               | 9.5  |              |
| Propagation delay                                                               | t <sub>PHL</sub> | 3.3                   | 1.0                                  | 8.5 | 13.0 | 1.0                                                               | 14.5 | ns           |
| $CP$ to $Q_{\scriptscriptstyle n}$ or $\overline{Q}_{\scriptscriptstyle n}$     |                  | 5.0                   | 1.0                                  | 6.0 | 9.5  | 1.0                                                               | 10.5 |              |
| Propagation delay                                                               | t <sub>PLH</sub> | 3.3                   | 1.0                                  | 7.5 | 12.5 | 1.0                                                               | 13.5 | ns           |
| $\overline{MR}$ to $\overline{Q}_n$                                             |                  | 5.0                   | 1.0                                  | 5.5 | 9.0  | 1.0                                                               | 10.0 |              |
| Propagation delay                                                               | t <sub>PHL</sub> | 3.3                   | 1.0                                  | 8.5 | 11.0 | 1.0                                                               | 12.5 | ns           |
| $\overline{\text{MR}}$ to $Q_n$                                                 |                  | 5.0                   | 1.0                                  | 6.0 | 8.5  | 1.0                                                               | 9.5  | <del>-</del> |

Note: 1. Voltage Range 3.3 is  $3.3 \text{ V} \pm 0.3 \text{ V}$ Voltage Range 5.0 is  $5.0 \text{ V} \pm 0.5 \text{ V}$ 

## **AC Operating Requirements**

|                            |                  |                       | Ta = +25°C<br>C <sub>L</sub> = 50 pF |          | to +85°C<br>C <sub>L</sub> = 50 pF |              |
|----------------------------|------------------|-----------------------|--------------------------------------|----------|------------------------------------|--------------|
| Item                       | Symbol           | V <sub>cc</sub> (V)*1 | Тур                                  | Guarante | eed Minimum                        | Unit         |
| Set-up time, HIGH or LOW   | t <sub>su</sub>  | 3.3                   | 2.0                                  | 4.5      | 4.5                                | ns           |
| D <sub>n</sub> to CP       |                  | 5.0                   | 1.0                                  | 3.0      | 3.0                                | <del></del>  |
| Hold time, HIGH or LOW     | t <sub>h</sub>   | 3.3                   | 0                                    | 1.0      | 1.0                                | ns           |
| D <sub>n</sub> to CP       |                  | 5.0                   | 0                                    | 1.0      | 1.0                                | <del></del>  |
| CP pulse width HIGH or LOW | t <sub>w</sub>   | 3.3                   | 2.5                                  | 4.5      | 4.5                                | ns           |
|                            |                  | 5.0                   | 2.0                                  | 3.5      | 3.5                                | <del>_</del> |
| MR pulse width, LOW        | t <sub>w</sub>   | 3.3                   | 2.5                                  | 4.5      | 5.0                                | ns           |
|                            |                  | 5.0                   | 2.0                                  | 3.5      | 3.5                                | <del>_</del> |
| Recovery time MR to CP     | t <sub>rec</sub> | 3.3                   | -2.0                                 | 0.0      | 0.0                                | ns           |
|                            |                  | 5.0                   | -1.0                                 | 0.0      | 0.0                                | <del>_</del> |

Note: 1. Voltage Range 3.3 is  $3.3 \text{ V} \pm 0.3 \text{ V}$ Voltage Range 5.0 is  $5.0 \text{ V} \pm 0.5 \text{ V}$ 

## Capacitance

| Item                          | Symbol            | Тур  | Unit | Condition                |
|-------------------------------|-------------------|------|------|--------------------------|
| Input capacitance             | C <sub>IN</sub>   | 4.5  | pF   | V <sub>CC</sub> = 5.5 V  |
| Power dissipation capacitance | $C_{\mathtt{PD}}$ | 45.0 | pF   | $V_{CC} = 5.0 \text{ V}$ |

### **Package Dimensions**





### HITACHI





### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# IITACHI

### Hitachi, Ltd.

Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

**URL** NorthAmerica http://semiconductor.hitachi.com/ Europe http://www.hitachi-eu.com/hel/ecg Asia http://sicapac.hitachi-asia.com Japan http://www.hitachi.co.jp/Sicd/indx.htm

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223

Hitachi Europe GmbH Electronic Components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany

Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00

Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road

Maidenhead Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 585160

Hitachi Asia Ltd. Hitachi Tower 16 Collyer Quay #20-00, Singapore 049318 Tel: <65>-538-6533/538-8577 Fax: <65>-538-6933/538-3877 URL: http://www.hitachi.com.sg

Hitachi Asia I td (Taipei Branch Office) 4/F, No. 167, Tun Hwa North Road, Hung-Kuo Building.

Taipei (105), Taiwan Tel: <886>-(2)-2718-3666 Fax: <886>-(2)-2718-8180 Telex: 23222 HAS-TP

URL: http://www.hitachi.com.tw

Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon, Hong Kong

Hitachi Asia (Hong Kong) Ltd.

Tel: <852>-(2)-735-9218 Fax: <852>-(2)-730-0281 URL: http://www.hitachi.com.hk

Copyright © Hitachi, Ltd., 2000. All rights reserved. Printed in Japan. Colophon 2.0

HITACHI