# Intel® IXP4XX Product Line and IXC1100 Control Plane Processors ## **Datasheet** ## **Product Features** For a complete list of product features, see "Product Features" on page 9 - Intel<sup>®</sup> XScale<sup>™</sup> Core - Three Network Processor Engines - PCI Interface - Two MII/RMII Interfaces - UTOPIA-2 Interface - USB v 1.1 Device Controller - Two High-Speed, Serial Interfaces - SDRAM Interface - Encryption/Authentication - High-Speed UART - Console UART - Internal Bus Performance Monitoring Unit - 16 GPIO - Four Internal Timers - Packaging - —492-pin PBGA - -Commercial/Extended Temperature # **Typical Applications** - High-Performance DSL Modem - High-Performance Cable Modem - Residential Gateway - SME Router - Network Printers - Control Plane - Integrated Access Device (IAD) - Set-Top Box - Access Points (802.11a/b/g) - Industrial Controllers - DSLAM Document Number: 252479-002 May 2003 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® IXP4XX Product Line and IXC1100 Control Plane Processors may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725, or by visiting Intel's website at http://www.intel.com. AlertVIEW, AnyPoint, AppChoice, BoardWatch, BunnyPeople, CablePort, Celeron, Chips, CT Connect, CT Media, Dialogic, DM3, EtherExpress, ETOX, FlashFile, i386, i486, i960, iCOMP, InstantIP, Intel, Intel logo, Intel386, Intel486, Intel740, IntelDX2, IntelDX4, IntelSX2, Intel Create & Share, Intel GigaBlade, Intel InBusiness, Intel Inside, Intel Inside logo, Intel NetBurst, Intel NetMerge, Intel NetStructure, Intel Play, Intel Play logo, Intel SingleDriver, Intel SpeedStep, Intel StrataFlash, Intel TeamStation, Intel Xeon, Intel XScale, IPLink, Itanium, LANDesk, LanRover, MCS, MMX, MMX logo, Optimizer logo, OverDrive, Paragon, PC Dads, PC Parents, PDCharm, Pentium, Pentium II Xeon, Performance at Your Command, RemoteExpress, Shiva, SmartDie, Solutions960, Sound Mark, StorageExpress, The Computer Inside, The Journey Inside, TokenExpress, Trillium, VoiceBrick, Vtune, and Xircom are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other names and brands may be claimed as the property of others. Copyright © Intel Corporation 2003 | 1.0 | Prod | uct Features | 9 | |-----|------|------------------------------------------------------|----| | | 1.1 | Product Line Features | 9 | | | 1.2 | Specific-Model Features | | | | 1.3 | Typical Applications | | | 2.0 | Abou | ut this Document | 14 | | 3.0 | Func | ctional Overview | 15 | | | 3.1 | Key Functional Units | 18 | | | | 3.1.1 Network Processor Engines (NPEs) | 18 | | | | 3.1.2 Internal Bus | 19 | | | | | 19 | | | | | 20 | | | | | 20 | | | | 3.1.3 MII/RMII Interfaces | | | | | 3.1.4 UTOPIA 2 | | | | | 3.1.5 USB v 1.1 Interface | | | | | 3.1.6 PCI Controller | | | | | 3.1.7 SDRAM Controller | | | | | 3.1.8 Expansion Interface | | | | | 3.1.9 High-Speed, Serial Interfaces | | | | | 3.1.10 High-Speed UART | | | | | 3.1.11 Console UART | | | | | 3.1.12 GPIO | | | | | 3.1.13 Internal Bus Performance Monitoring Unit (IBI | | | | | 3.1.14 Interrupt Controller | | | | 3.2 | Intel <sup>®</sup> XScale <sup>™</sup> Core | | | | 3.2 | 3.2.1 Super Pipeline | | | | | 3.2.2 Branch Target Buffer (BTB) | | | | | 3.2.3 Instruction Memory Management Unit (IMMU | | | | | 3.2.4 Data Memory Management Unit (DMMU) | | | | | 3.2.5 Instruction Cache (I-Cache) | | | | | 3.2.6 Data Cache (D-Cache) | | | | | 3.2.7 Mini-Data Cache | | | | | 3.2.8 Fill Buffer (FB) and Pend Buffer (PB) | | | | | 3.2.9 Write Buffer (WB) | | | | | 3.2.10 Multiply-Accumulate Coprocessor (CP0) | | | | | 3.2.11 Performance Monitoring Unit (PMU) | | | | | 3.2.12 Debug Unit | | | 4.0 | Pack | age Information | 31 | | | 4.1 | Functional Signal Definitions | 31 | | | 4.2 | Package Description | | | | 4.3 | Signal-Pin Descriptions | | | | 4.4 | Package Thermal Specifications | | | | | 4.4.1 Commercial Temperature | 75 | ## Contents | | | 4.4.2 | Extende | d Temperature | 75 | |-----|-------|----------------|--------------------|-------------------------------------------------------------------|-----| | 5.0 | Elect | trical Sp | ecificatio | ns | 76 | | | 5.1 | Absolu | te Maximı | um Ratings | 76 | | | 5.2 | | | .2, V <sub>CCOSCP</sub> , V <sub>CCOSC</sub> Pin Requirements | | | | 0.2 | 5.2.1 | Voorus | Requirement | 76 | | | | 5.2.2 | | Requirement | | | | | 5.2.3 | | Requirement | | | | | 5.2.4 | | Requirement | | | | 5.3 | | | quirements | | | | 5.4 | | | S | | | | 5.4 | 5.4.1 | | g Conditions | | | | | 5.4.1 | • | Parameters | | | | | 5.4.2 | | .1 DC Parameters | | | | | 5.4.3<br>5.4.4 | | -2 DC Parameters | | | | | • | | | | | | | 5.4.5 | | DC Parameters | | | | | 5.4.6 | | Parameters | | | | | 5.4.7 | | Bus DC Parameters | | | | | 5.4.8 | • | on Bus DC Parameters | | | | | 5.4.9 | | eed, Serial Interface 0 DC Parameters | | | | | 5.4.10 | | eed, Serial Interface 1 DC Parameters | | | | | 5.4.11 | | eed UART DC Parameters | | | | | | | UART DC Parameters | | | | | | | C Parameters | | | | | | | C Parameters | | | | | | | C Parameters | | | | 5.5 | AC Spe | | S | | | | | 5.5.1 | Clock Si | gnal Timings | | | | | | 5.5.1.1 | Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane Proce | | | | | | | Clock Timings | | | | | | 5.5.1.2 | PCI Clock Timings | | | | | | 5.5.1.3 | MII/RMII Clock Timings | | | | | | 5.5.1.4 | UTOPIA-2 Clock Timings | | | | | | 5.5.1.5 | Expansion Bus Clock Timings | | | | | 5.5.2 | • | nal Timings | | | | | | 5.5.2.1 | PCI | | | | | | 5.5.2.2 | USB V1.1 Interface | | | | | | 5.5.2.3 | UTOPIA-2 | | | | | | 5.5.2.4 | MII/RMII | | | | | | 5.5.2.5 | MDIO | | | | | | 5.5.2.6<br>5.5.2.7 | SDRAM BusExpansion Bus | | | | | | 5.5.2.7 | High-Speed, Serial Interfaces | | | | | | 5.5.2.9 | JTAG | | | | | 5.5.3 | | mings | | | | 5.6 | | | 9 | | | | 5.7 | | | n | | | | 5.8 | | | ation | | | | 5.0 | Olucill | ig iiiiUiiild | | 113 | # **Figures** | 1 | Intel® IXP425 Network Processor: Block Diagram | 15 | |----|------------------------------------------------------------------------------------|-----| | 2 | Intel® IXP422 Network Processor: Block Diagram | | | 3 | Intel® IXP421 Network Processor: Block Diagram | | | 4 | Intel® IXP420 Network Processor and IXC1100 Control Plane Processor: Block Diagram | | | 5 | Intel <sup>®</sup> XScale <sup>™</sup> Core Block Diagram | 25 | | 6 | 492-Pin Lead PBGA Package | | | 7 | Package Markings | 45 | | 8 | V <sub>CCPLL1</sub> Power Filtering Diagram | 77 | | 9 | V <sub>CCPLL2</sub> Power Filtering Diagram | 77 | | 10 | V <sub>CCOSCP</sub> Power Filtering Diagram | 78 | | 11 | V <sub>CCOSC</sub> Power Filtering Diagram | 78 | | 12 | RCOMP Pin External Resistor Requirements | 79 | | 13 | Typical Connection to a Crystal | 87 | | 14 | Typical Connection to an Oscillator | 87 | | 15 | PCI Output Timing | 89 | | 16 | PCI Input Timing | 89 | | 17 | UTOPIA-2 Input Timings | 91 | | 18 | UTOPIA-2 Output Timings | 91 | | 19 | MII/RMII Output Timings | 92 | | 20 | MII/RMII Input Timings | 92 | | 21 | MDIO Output Timings | 93 | | 22 | MDIO Input Timings | 93 | | 23 | SDRAM Input Timings | 94 | | 24 | SDRAM Output Timings | 95 | | 25 | Intel Multiplexed Mode | 95 | | 26 | Intel Simplex Mode | 96 | | 27 | Motorola* Multiplexed Mode | | | 28 | Motorola* Simplex Mode | 99 | | 29 | HPI – 8 Mode Write Accesses | | | 30 | HPI – 8 Mode Read Accesses | | | 31 | TI HPI-16 Multiplexed Mode | | | 32 | TI HPI-16 Simplex Mode | | | 33 | Expansion Bus I/O Wait | 107 | | 34 | High-Speed, Serial Timings | 108 | | 35 | Boundary-Scan General Timings | | | 36 | Boundary-Scan Reset Timings | | | 37 | Reset Timings | 111 | | 38 | Power-up Sequence Timing | 113 | #### Contents # **Tables** | 1 | Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors Features | 12 | |----|---------------------------------------------------------------------------------|----| | 2 | Related Documents | 14 | | 3 | Network Processor Functions | 18 | | 4 | Signal Type Definitions | 31 | | 5 | SDRAM Interface | 32 | | 6 | PCI Controller | 33 | | 7 | High-Speed, Serial Interface 0 | 34 | | 8 | High-Speed, Serial Interface 1 | 35 | | 9 | MII/RMII Interfaces | 36 | | 10 | UTOPIA-2 Interface | 39 | | 11 | Expansion Bus Interface | | | 12 | UART Interfaces | 41 | | 13 | USB Interface | | | 14 | Oscillator Interface | | | 15 | GPIO Interface | | | 16 | JTAG Interface | | | 17 | System Interface | 43 | | 18 | Power Interface | 44 | | 19 | Part Numbers | | | 20 | Ball Map Assignment for Intel® IXP425 Network Processor | | | 21 | Ball Map Assignment for Intel® IXP422 Network Processor | | | 22 | Ball Map Assignment for Intel® IXP421 Network Processor | | | 23 | Ball Map Assignment for Intel® IXP420 and Intel® IXC1100 Network Processor | | | 24 | Operating Conditions | | | 25 | PCI DC Parameters | | | 26 | USB v1.1 DC Parameters | | | 27 | UTOPIA-2 DC Parameters | | | 28 | MII/RMII DC Parameters | | | 29 | MDI DC Parameters | | | 30 | SDRAM Bus DC Parameters | | | 31 | Expansion Bus DC Parameters | | | 32 | High-Speed, Serial Interface 0 DC Parameters | | | 33 | High-Speed, Serial Interface 1 DC Parameters | | | 34 | High-Speed UART DC Parameters | | | 35 | Console UART DC Parameters | | | 36 | GPIO DC Parameters | | | 37 | JTAG DC Parameters | | | 38 | PWRON_Reset _N Parameters | | | 39 | Devices' Clock Timings | | | 40 | PCI Clock Timings | | | 41 | MII/RMII Clock Timings | | | 42 | UTOPIA-2 Clock Timings | | | 43 | Expansion Bus Clock Timings | | | 44 | PCI Bus Signal Timings | | | 45 | UTOPIA-2 Input Timings Values | | | 46 | UTOPIA-2 Output Timings Values | | | 47 | MII/RMII Output Timings Values | | | 48 | MII/RMII Input Timings Values | | | 49 | MDIO Timings Values | 94 | #### Contents | 50 | SDRAM Input Timings Values | 94 | |----|----------------------------------------|------| | 51 | SDRAM Output Timings Values | 95 | | | Intel Multiplexed Mode Values | | | 53 | Intel Simplex Mode Values | 97 | | 54 | Motorola* Multiplexed Mode Values | 98 | | 55 | Motorola* Simplex Mode Values | .100 | | | HPI – 8 Mode Write Accesses Values | | | 57 | HPI – 8 Mode Read Accesses Values | .102 | | 58 | TI HPI-16 Multiplexed Mode Values | .104 | | 59 | TI HPI-16 Simplex Mode Values | 106 | | | High-Speed, Serial Timing Values | | | | Boundary-Scan Interface Timings Values | | | 62 | Reset Timings Table Parameters | .112 | | 63 | Power Dissipation Values | .113 | # **Revision History** | Date | Revision | Description | |---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2003 | 002 | Incorporated specification changes, specification clarifications and document changes from the Intel® IXP4XX Product Line of Network Processors Specification Update (252702-001). | | | | Incorporated information for the Intel <sup>®</sup> IXC1100 Control Plane Processor. | | February 2003 | 001 | Initial release of this document. Document reissued, without "Confidential" marking. | # 1.0 Product Features ## 1.1 Product Line Features Table 1 on page 12 describes which features apply to the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. - Intel<sup>®</sup> XScale <sup>TM</sup> Core (compliant with StrongARM\* architecture) - High-performance processor based on Intel<sup>®</sup> XScale<sup>™</sup> Microarchitecture - Seven/eight-stage Intel® Super-Pipelined RISC Technology - Management unit - 32-entry, data memory management unit - 32-entry, instruction memory management unit - 32-KByte, 32-way, set associative instruction cache - 32-KByte, 32-way, set associative data cache - 2-KByte, two-way, set associative mini-data cache - 128-entry, branch target buffer - Eight-entry write buffer - · Four-entry fill and pend buffers - Clock speeds: - 266 MHz - 400 MHz - 533 MHz - StrongARM Version 5TE Compliant - Intel<sup>®</sup> Media Processing Technology Multiply-accumulate coprocessor - Debug unitAccessible through JTAG port - Three network processor engines (NPEs) Used to off load typical Layer-2 networking functions like: - Ethernet filtering - ATM SARing - HDLC - PCI interface - 32-bit interface - Selectable clock - 33-MHz clock output - 0- to 66-MHz clock input - PCI Local Bus Specification, Revision 2.2 compatible # Intel® IXP4XX Product Line and IXC1100 Control Plane Processor Product Features - PCI arbiter supporting up to four external PCI devices (four REQ/GNT pairs) - Host/option capable - Master/target capable - Two DMA channels - High-performance support for 264-Mbps peak data transfers - 2-MII/RMII interfaces - 802.3 MII interfaces that additionally support RMII interfaces - Single MDIO interface to control both MII/RMII interfaces - UTOPIA-2 Interface - Eight-bit interface - Up to 33 MHz clock speed - Five transmit and five receive address lines - USB v 1.1 device controller - Full-speed capable - Embedded transceiver - 16 endpoints - Two high-speed, serial interfaces - Six-wire - Supports speeds up to 8.192 MHz - Supports connection to T1/E1 framers - Supports connection to CODEC/SLICs - Eight HDLC Channels - SDRAM interface - 32-bit data - 13-bit address - 133 MHz - Up to eight open pages simultaneously maintained - Programmable auto-refresh - Programmable CAS/data delay - Support for 8 MB, minimum, up to 256 MB maximum - Expansion interface - 24-bit address - 16-bit data - Eight programmable chip selects - Supports Intel/Motorola\* microprocessors - Multiplexed-style bus cycles - Simplex-style bus cycles - Encryption/Authentication - DES - DES 3 - AES 128-bit and 256-bit - DSP support for: - Texas Instruments\* DSPs supporting HPI-8 bus cycles - Texas Instruments DSPs supporting HPI-16 bus cycles - · High-speed UART - 1,200 Baud to 921 Kbaud - 16550 compliant - 64-Byte Tx and Rx FIFOs - CTS and RTS modem control signals - Console UART - 1,200 Baud to 921 Kbaud - 16550 compliant - 64-byte Tx and Rx FIFOs - CTS and RTS modem control signals - Internal bus performance monitoring unit - Seven 27-bit event counters - Monitoring of internal bus occurrences and duration events - 16 GPIOs - Four internal timers - Packaging - 492-pin PBGA - Commercial temperature ( $0^{\circ}$ to +70° C) - Extended temperature (- $40^{\circ}$ to + $85^{\circ}$ C) # 1.2 Specific-Model Features Table 1. Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors Features | | Intel <sup>®</sup> IXP425<br>B0 Step | Intel® IXP422 | Intel® IXP421 | Intel® IXP420 | Intel® IXC1100 | |---------------------------|--------------------------------------|--------------------|--------------------|--------------------|-----------------| | Processor Speed<br>(MHz) | 266 / 400 / 533 | 266 | 266 | 266 | 266 / 400 / 533 | | UTOPIA 2 | Х | | Х | | | | GPIO | Х | Х | Х | Х | Х | | UART 0/1 | Х | X | Х | Х | Х | | HSS 0 | Х | | Х | | | | HSS 1 | Х | | Х | | | | MII 0 | Х | Х | Х | Х | Х | | MII 1 | Х | X | | Х | Х | | USB | Х | Х | Х | Х | Х | | PCI | Х | X | Х | Х | Х | | Expansion Bus | 16-bit, 66-MHz | 16-bit, 66-MHz | 16-bit,<br>66-MHz | 16-bit,<br>66-MHz | 16-bit, 66-MHz | | SDRAM | 32-bit, 133-MHz | 32-bit,<br>133-MHz | 32-bit,<br>133-MHz | 32-bit,<br>133-MHz | 32-bit, 133-MHz | | AES / DES / DES3 | Х | Х | | | | | Multi-Channel HDLC | 8 | | 8 | | | | SHA-1 / MD-5 | Х | Х | | | | | Commercial<br>Temperature | х | х | х | х | Х | | Extended<br>Temperature | Х | | | | Х | # 1.3 Typical Applications - High-performance DSL modem - High-performance cable modem - Residential gateway - SME router - Integrated access device (IAD) - Set-top box - DSLAM - Access Points 802.11a/b/g - Industrial Controllers - Network Printers - Control Plane # 2.0 About this Document This datasheet contains a functional overview of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors, as well as mechanical data (package signal locations and simulated thermal characteristics), targeted electrical specifications, and some bus functional wave forms for the device. Detailed functional descriptions — other than parametric performance — are published in the Intel<sup>®</sup> IXP4XX Product Line and the Intel<sup>®</sup> IXC1100 Control Plane Processor Developer's Manual. Other related documents are shown in Table 2. #### Table 2. Related Documents | Document Title | Document # | |---------------------------------------------------------------------------------------------|------------| | Intel® IXP4XX Product Line of Network Processors Specification Update | 252702 | | Intel® IXP4XX Product Line Programmer's Guide (Version 1.1) | 252539 | | Intel <sup>®</sup> XScale <sup>™</sup> Core Developer's Manual | 273473 | | Intel® IXP4XX Product Line and Intel® IXC1100 Processor Hardware Design Guideline | 252817 | | Intel <sup>®</sup> XScale <sup>™</sup> Microarchitecture Technical Summary | _ | | Intel®IXP4XX Product Line and the Intel® IXC1100 Control Plane Processor Developer's Manual | TBD | | Intel® IXP4XX Product Line and the IXC1100 Control Plane Processor Specification Update | TBD | | PCI Local Bus Specification, Revision 2.2 | N/A | | Universal Serial Bus Specification, Revision 1.1 | N/A | | PC133 SDRAM Specification | N/A | # 3.0 Functional Overview The Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors are compliant with the StrongARM Version 5TE instruction-set architecture (ISA). The Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors are designed with Intel state-of-the-art 0.18- $\mu$ production semiconductor process technology. This process technology — along with the compactness of the StrongARM RISC ISA, the ability to simultaneously process up to three integrated network processing engines (NPEs), and numerous dedicated-function peripheral interfaces — enables the Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors to operate over a wide range of low-cost networking applications, with industry-leading performance. As indicated in Figure 1 through Figure 4, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors combine many features with the Intel<sup>®</sup> XScale<sup>™</sup> core to create a highly integrated processor applicable to LAN/WAN-based networking applications in addition to other embedded networking applications. This section briefly describes the main features of the product. For detailed functional descriptions, see the Intel® IXP4XX Product Line and the Intel® IXC1100 Control Plane Processor Developer's Manual. HSS-W HSS-V Utopia 2 **WAN/Voice NPE** Utopia Max 24 xDSL PHYs AAL, HSS, HDLC Media Independent Interface NPE A Ethernet MAC 133 MHz Advanced High-Performance Bus Media Independent Interface Queue Ethernet Status NPE B Bus Ethernet MAC SHA-1/MD5, SDRAM 32-Bit Queue Controller 8 - 256 MB Manager 8 KB SRAM Bridge 133 MHz Advanced High-Performance Bus UART 921Kba Intel® XScale™ Core 266/400/533 MHz Exp Bus 32 KB Data Cache **Test Logic Unit** 32 KB Instruction Cache 2 KB Mini-Data Cache Controller Controller JTAG 16 Pins 32-Bit 16-Bit B1563-01 Figure 1. Intel® IXP425 Network Processor: Block Diagram Figure 2. Intel<sup>®</sup> IXP422 Network Processor: Block Diagram Figure 3. Intel® IXP421 Network Processor: Block Diagram Figure 4. Intel® IXP420 Network Processor and IXC1100 Control Plane Processor: Block Diagram # 3.1 Key Functional Units The following sections briefly describe the functional units and their interaction in the system. For more detailed information, refer to the *Intel*<sup>®</sup> *IXP4XX Product Line and the Intel*<sup>®</sup> *IXC1100 Control Plane Processor Developer's Manual*. Unless otherwise specified, the functional descriptions apply to all processors in the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. Refer to Table 1 on page 12 and Figure 1 on page 15 through Figure 4 for specific information on supported interfaces ## 3.1.1 Network Processor Engines (NPEs) The network processor engines (NPEs) are dedicated-function processors containing hardware coprocessors integrated into the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. The NPEs are used to off load processing function required by the Intel<sup>®</sup> XScale<sup>TM</sup> core. These NPEs are high-performance, hardware-multi-threaded processors with additional local-hardware-assist functionality used to off load highly processor-intensive functions such as MII (MAC), CRC checking/generation, AAL 2, AES, DES, SHA-1, and MD5. All instruction code for the NPEs are stored locally with a dedicated instruction memory bus and dedicated data memory bus. These NPEs support processing of the dedicated peripherals that can include: - A Universal Test and Operation PHY Interface for ATM (UTOPIA) 2 interface - Two High-Speed Serial (HSS) interfaces - Two Media-Independent Interface (MII) / Reduced Media Independent Interface (RMII) interfaces Table 3 specifies which devices, in the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors, have which of these capabilities. | Table 3. | Network | <b>Processor</b> | <b>Functions</b> | |----------|---------|------------------|------------------| |----------|---------|------------------|------------------| | Device | UTOPIA | HSS | MII 0 | MII 1 | AES/DES/<br>DES3 | Multi-Channel<br>HDLC | SHA-1 /<br>MD-5 | |-----------------------------------|--------|-----|-------|-------|------------------|-----------------------|-----------------| | Intel <sup>®</sup> IXP425, B-Step | Х | Х | Х | Х | Х | 8 | Х | | Intel <sup>®</sup> IXP422 | | | Х | Х | Х | | Х | | Intel <sup>®</sup> IXP421 | Х | Χ | Х | | | 8 | | | Intel <sup>®</sup> IXP420 | | | Х | Х | | | | | Intel® IXC1100 | | | Х | Х | | | | The NPE core is a hardware-multi-threaded processor engine that is used to accelerate functions that are difficult to achieve high performance in a standard RISC processor. Each NPE core is a 133-MHz processor core that has self-contained instruction memory and self-contained data memory that operate in parallel. In addition to having separate instruction/data memory and local-code store, the NPE core supports hardware multi-threading with support for multiple contexts. The support of hardware multi-threading creates an efficient processor engine with minimal processor stalls due to the ability of the processor core to switch contexts in a single clock cycle, based on a prioritized/preemptive basis. The prioritized/preemptive nature of the context switching allows time-critical applications to be implemented in a low-latency fashion — which is required when processing multi-media applications. The NPE core also connects several hardware-based coprocessors that are used to implement functions that are difficult for a processor to implement. These functions include: • Serialization/De-serialization • CRC checking/generation • DES/3DES/AES SHA-1 • MD5 • HDLC bit stuffing/de-stuffing These coprocessors are implemented in hardware, enabling the coprocessors and the NPE processor core to operate in parallel. The combined forces of the hardware multi-threading, local-code store, independent instruction memory, independent data memory, and parallel processing allows the Intel<sup>®</sup> XScale core to be utilized for application purposes. The multi-processing capability of the peripheral interface functions allows unparalleled performance to be achieved by the application running on the Intel<sup>®</sup> XScale core. #### 3.1.2 Internal Bus The internal bus architecture of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors is designed to allow parallel processing to occur and to isolate bus utilization, based on particular traffic patterns. The bus is segmented into three major buses: the North AHB, South AHB, and APB. #### 3.1.2.1 North AHB The North AHB is a 133-MHz, 32-bit bus that can be mastered by the WAN/Voice NPE or both of the Ethernet NPEs. The targets of the North AHB can be the SDRAM or the AHB/AHB bridge. The AHB/AHB bridge allows the NPEs to access the peripherals and internal targets on the South AHB. Data transfers by the NPEs on the North AHB to the South AHB are targeted predominately to the queue manager. Transfers to the AHB/AHB bridge may be "posted," when writing, or "split," when reading. When a transaction is "posted," a master on the North AHB requests a write to a peripheral on the South AHB. If the AHB/AHB Bridge has a free FIFO location, the write request will be transferred from the master on the North AHB to the AHB/AHB bridge. The AHB/AHB bridge will complete the write on the South AHB, when it can obtain access to the peripheral on the South AHB. The North AHB is released to complete another transaction. When a transaction is "split," a master on the North AHB requests a read of a peripheral on the South AHB. If the AHB/AHB bridge has a free FIFO location, the read request will be transferred from the master on the North AHB to the AHB/AHB bridge. The AHB/AHB bridge will complete the read on the South AHB, when it can obtain access to the peripheral on the South AHB. Once the AHB/AHB bridge has obtained the read information from the peripheral on the South AHB, the AHB/AHB bridge notifies the arbiter, on the North AHB, that the AHB/AHB bridge has the data for the master that requested the "split" transfer. The master on the North AHB — that requested the split transfer — will arbitrate for the North AHB and transfer the read data from the AHB/AHB bridge. The North AHB is released to complete another transaction while the North AHB master — that requested the "split" transfer — waits for the data to arrive. These "posting" and "splitting" transfers allow control of the North AHB to be given to another master on the North AHB — enabling the North AHB to achieve maximum efficiency. Transfers to the AHB/AHB bridge are considered to be small and infrequent, relative to the traffic passed between the NPEs on the North AHB and the SDRAM. #### 3.1.2.2 South AHB The South AHB is a 133-MHz, 32-bit bus that can be mastered by the Intel<sup>®</sup> XScale <sup>™</sup> core, PCI controller, and the AHB/AHB bridge. The targets of the South AHB Bus can be the SDRAM, PCI interface, queue manager, expansion bus, or the APB/AHB bridge. Accessing across the APB/AHB bridge allows interfacing to peripherals attached to the APB. #### 3.1.2.3 APB Bus The APB Bus is a 66-MHz, 32-bit bus that can be mastered by the AHB/APB bridge only. The targets of the APB bus can be: - The high-speed UART interface - USB v 1.1 interface - The internal bus performance monitoring unit (IBPMU) - GPIO - Console UART interface - All NPEs - Interrupt controller - Timers The APB interface is also used as an alternate-path interface to the NPEs and is used for NPE code download and configuration. #### 3.1.3 MII/RMII Interfaces Two industry-standard, media-independent interface (MII) interfaces are integrated into most of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors with separate media-access controllers and independent network processing engines. (See Table 3 on page 18.) The independent NPEs and MACs allow parallel processing of data traffic on the MII interfaces and off loading of processing required by the Intel<sup>®</sup> XScale core. The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors are compliant with the IEEE, 802.3 specification. In addition to two MII interfaces, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors include a single management data interface that is used to configure and control PHY devices that are connected to the MII interface. The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors provides support for the reduced media independent interface (RMII) interfaces that is shared with the pins of the MII interface. #### 3.1.4 UTOPIA 2 The integrated, UTOPIA-2 interface works with a network processing engine, for several of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. (See Table 3 on page 18.) The UTOPIA-2 interface supports a single- or a multiple-physical-interface configuration with cell-level or octet-level handshaking. The network processing engine handles segmentation and reassembly of ATM cells, CRC checking/generation, and transfer of data to/from memory. This allows parallel processing of data traffic on the UTOPIA-2 interface, off loading processor overhead required by the Intel<sup>®</sup> XScale $^{\text{TM}}$ core. The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors are compliant with the ATM Forum, *UTOPIA Level-2 Specification*, Revision 1.0. #### 3.1.5 USB v 1.1 Interface The integrated USB v 1.1 interface is a device-only controller. The interface supports full-speed operation and 16 endpoints and includes an integrated transceiver. There are: - Six isochronous endpoints (three input and three output) - · One control endpoints - Three interrupt endpoints - Six bulk endpoints (three input and three output) #### 3.1.6 PCI Controller The PCI bus is an industry-standard, high-performance, low-latency system bus that operates up to 264 Mbps. The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors are compatible with the *PCI Local Bus Specification*, Revision 2.2. #### 3.1.7 SDRAM Controller The memory controller manages an interface to external SDRAM memory chips. The interface: - Operates at 133 MHz - Supports eight open pages simultaneously - Has two banks to support memory configurations from 8 Mbyte to 256 Mbyte The memory controller interface is required to support 32-bit memory only. If a x16 memory chip is used, a minimum of two memory chips would be required to facilitate the 32-bit interface required by the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. A maximum of four SDRAM memory chips may be attached to the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. For more information on SDRAM support and configuration see the Intel<sup>®</sup> IXP4XX Product Line and the Intel<sup>®</sup> IXC1100 Control Plane Processor Developer's Manual. The memory controller internally interfaces to the North AHB and South AHB with independent interfaces. This architecture allows SDRAM transfers to be interleaved and pipelined to achieve maximum possible efficiency. The maximum burst size supported to the SDRAM interface is eight 32-bit words. This burst size allows the best efficiency/fairness performance between accesses from the North AHB and the South AHB. ## 3.1.8 Expansion Interface The expansion interface allows easy and — in most cases — glue-less connection to slow-speed peripheral devices. It also provides input information for device configuration after reset. Some of the peripheral device types are flash, ATM control interfaces, and DSPs used for voice applications. (Some voice configurations can be supported by the HSS interfaces and the Intel<sup>®</sup> XScale Tore, implementing voice-compression algorithms.) The expansion interface is a 16-bit interface that allows an address range of 512 bytes to 16 Mbytes, using 24 address lines for each of the eight independent chip selects. Accesses to the expansion-bus interface consists of five phases. Each of the five phases can be lengthened or shortened by setting various configuration registers on a per-chip-select basis. This feature allows the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors to connect to a wide variety of peripheral devices with varying speeds. The expansion interface supports Intel or Motorola\* microprocessor-style bus cycles. The bus cycles can be configured to be multiplexed address/data cycles or separate address/data cycles for each of the eight chip-selects. Additionally, Chip Selects 4 through 7 can be configured to support Texas Instruments HPI-8 or HPI-16 style accesses for DSPs. The expansion interface is an asynchronous interface to externally connected chips. However, a clock must be supplied to the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors' expansion interface for the interface to operate. This clock can be driven from GPIO 15 or an external source. The maximum clock rate that the expansion interface can accept is 66 MHz. At the de-assertion of reset, the 24-bit address bus is used to capture configuration information from the levels that are applied to the pins at this time. External pull-up/pull-down resistors are used to tie the signals to particular logic levels. (For additional details, see "Package Information" on page 31.) # 3.1.9 High-Speed, Serial Interfaces The high-speed, serial interfaces are six-signal interfaces that support serial transfer speeds from 512 KHz to 8.192 MHz, for some models of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. (See Table 3 on page 18.) Each interface allows direct connection of up to four T1/E1 framers and CODEC/SLICs to the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. The high-speed, serial interfaces are capable of supporting various protocols, based on the implementation of the code developed for the network processor engine core. For a list of supported protocols, see the *Intel*<sup>®</sup> *IXP4XX Product Line Programmer's Guide (Version 1.1)* (252539). #### 3.1.10 High-Speed UART The high-speed UART interface is a 16550-compliant UART with the exception of transmit and receive buffers. Transmit and receive buffers are 64 bytes-deep versus the 16 bytes required by the 16550 UART specification. The interface can be configured to support speeds from 1,200 Baud to 921 Kbaud. The interface support configurations of: - Five, six, seven, or eight data-bit transfers - One or two stop bits - · Even, odd, or no parity The request-to-send (RTS\_N) and clear-to-send (CTS\_N) modem control signals also are available with the interface for hardware flow control. #### 3.1.11 Console UART The console UART interface exhibits the same features as the high-speed UART. #### 3.1.12 GPIO There are 16 GPIO pins supported by the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. GPIO pins 0 through 13 can be configured to be general-purpose input or general-purpose output. Additionally, GPIO pins 0 through 12 can be configured to be an interrupt input. GPIO Pin 14 can be configured the same as GPIO pin 13 or as a clock output. The output-clock configuration can be set at various speeds, up to 33 MHz, with various duty cycles. GPIO Pin 14 is configured as an input, upon reset. GPIO Pin 15 can be configured the same as GPIO pin 13 or as a clock output. The output-clock configuration can be set at various speeds, up to 33 MHz, with various duty cycles. GPIO Pin 15 is configured as an output, upon reset. GPIO Pin 15 can be used to clock the expansion interface, after reset # 3.1.13 Internal Bus Performance Monitoring Unit (IBPMU) The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors consists of seven 27-bit counters that may be used to capture predefined durations or occurrence events on the North AHB, South AHB, or SDRAM controller page hits/misses. #### 3.1.14 Interrupt Controller The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors consists of 32 interrupt sources to allow an extension of the Intel<sup>®</sup> XScale<sup>™</sup> core FIQ and IRQ interrupt sources. These sources can originate from some external GPIO pins or internal peripheral interfaces. The interrupt controller can configure each interrupt source as an FIQ, IRQ, or disabled. The interrupt sources tied to Interrupt 0 to 7 can be prioritized. The remaining interrupts are prioritized in ascending order. For example, Interrupt 8 has a higher priority than 9, 9 has a higher priority than 10, and 30 has a higher priority that 31. #### 3.1.15 Timers The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors consists of four internal timers operating at 66 MHz to allow task scheduling and prevent software lock-ups. The device has four 32-bit counters: - Watch-Dog Timer - Timestamp Timer - Two general-purpose timers # 3.2 Intel<sup>®</sup> XScale<sup>™</sup> Core The Intel® XScale<sup>TM</sup> core technology is compliant with the StrongARM Version 5TE instruction-set architecture (ISA). The Intel® XScale<sup>TM</sup> core — shown in Figure 5 — is designed with Intel state-of-the-art, 0.18-µ-production semiconductor process technology. This process technology — with the compactness of the StrongARM RISC ISA — enables the Intel® XScale<sup>TM</sup> core to operate over a wide speed and power range, producing industry-leading mW/MIPS performance. Intel<sup>®</sup> XScale TM core features include: - Seven/eight-stage super-pipeline promotes high-speed, efficient core performance - 128-entry branch target buffer keeps pipeline filled with statistically correct branch choices - 32-entry instruction memory-management unit for logical-to-physical address translation, access permissions, I-cache attributes - 32-entry data-memory management unit for logical-to-physical address translation, access permissions, D-cache attributes - 32-Kbyte instruction cache can hold entire programs, preventing core stalls caused by multi-cycle memory accesses - 32-Kbyte data cache reduces core stalls caused by multi-cycle memory accesses - 2-Kbyte mini-data cache for frequently changing data streams avoids "thrashing" of the D-cache - Four-entry fill-and-pend buffers to promote core efficiency by allowing "hit-under-miss" operation with data caches - · Eight-entry write buffer allows the core to continue execution while data is written to memory - Multiple-accumulate coprocessor that can do two simultaneous, 16-bit, SIMD multiplies with 40-bit accumulation for efficient, high-quality media and signal processing - Performance monitoring unit (PMU) furnishing two 32-bit event counters and one 32-bit cycle counter for analysis of hit rates, etc. - This PMU is for the Intel<sup>®</sup> XScale<sup>™</sup> core only. An additional PMU is supplied for monitoring of internal bus performance. - JTAG debug unit that uses hardware break points and 256-entry trace history buffer (for flow-change messages) to debug programs # 3.2.1 Super Pipeline The super pipeline is composed of integer, multiply-accumulate (MAC), and memory pipes. The integer pipe has seven stages: - Branch Target Buffer (BTB)/Fetch 1 - Fetch 2 - Decode - Register File/Shift - ALU Execute - State Execute - Integer Writeback The memory pipe has eight stages: - The first five stages of the Integer pipe (BTB/Fetch 1 through ALU Execute) . . . then finish with the following memory stages - Data Cache 1 - Data Cache 2 - Data Cache Writeback The MAC pipe has six to nine stages: - The first four stages of the Integer pipe (BTB/Fetch 1 through Register File/ Shift) . . . then finish with the following MAC stages - MAC 1 - MAC 2 - MAC 3 - MAC 4 - Data Cache Writeback The MAC pipe supports a data-dependent early terminate where stages MAC 2, MAC 3, and/or MAC 4 are bypassed. Deep pipes promote high instruction execution rates only when a means exists to successfully predict the outcome of branch instructions. The branch target buffer provides such a means. ## 3.2.2 Branch Target Buffer (BTB) Each entry of the 128-entry BTB contains the address of a branch instruction, the target address associated with the branch instruction, and a previous history of the branch being taken or not taken. The history is recorded as one of four states: - Strongly taken - · Weakly taken - Weakly not taken - Strongly not taken The BTB can be enabled or disabled via Coprocessor 15, Register 1. When the address of the branch instruction hits in the BTB and its history is strongly or weakly taken, the instruction at the branch target address is fetched. When its history is strongly or weakly not-taken, the next sequential instruction is fetched. In either case the history is updated. Data associated with a branch instruction enters the BTB the first time the branch is taken. This data enters the BTB in a slot with a history of strongly not-taken (overwriting previous data when present). Successfully predicted branches avoid any branch-latency penalties in the super pipeline. Unsuccessfully predicted branches result in a four to five cycle branch-latency penalty in the super pipeline. # 3.2.3 Instruction Memory Management Unit (IMMU) For instruction pre-fetches, the IMMU controls logical-to-physical address translation, memory access permissions, memory-domain identifications, and attributes (governing operation of the instruction cache). The IMMU contains a 32-entry, fully associative instruction-translation, look-aside buffer (ITLB) that has a round-robin replacement policy. ITLB entries zero through 30 can be locked. When an instruction pre-fetch misses in the ITLB, the IMMU invokes an automatic table-walk mechanism that fetches an associated descriptor from memory and loads it into the ITLB. The descriptor contains information for logical-to-physical address translation, memory-access permissions, memory-domain identifications, and attributes governing operation of the I-cache. The IMMU then continues the instruction pre-fetch by using the address translation just entered into the ITLB. When an instruction pre-fetch hits in the ITLB, the IMMU continues the pre-fetch using the address translation already resident in the ITLB. Access permissions for each of up to 16 memory domains can be programmed. When an instruction pre-fetch is attempted to an area of memory in violation of access permissions, the attempt is aborted and a pre-fetch abort is sent to the core for exception processing. The IMMU and DMMU can be enabled or disabled together. ### 3.2.4 Data Memory Management Unit (DMMU) For data fetches, the DMMU controls logical-to-physical address translation, memory-access permissions, memory-domain identifications, and attributes (governing operation of the data cache or mini-data cache and write buffer). The DMMU contains a 32-entry, fully associative data-translation, look-aside buffer (DTLB) that has a round-robin replacement policy. DTLB entries 0 through 30 can be locked. When a data fetch misses in the DTLB, the DMMU invokes an automatic table-walk mechanism that fetches an associated descriptor from memory and loads it into the DTLB. The descriptor contains information for logical-to-physical address translation, memory-access permissions, memory-domain identifications, and attributes (governing operation of the D-cache or mini-data cache and write buffer). The DMMU continues the data fetch by using the address translation just entered into the DTLB. When a data fetch hits in the DTLB, the DMMU continues the fetch using the address translation already resident in the DTLB. Access permissions for each of up to 16 memory domains can be programmed. When a data fetch is attempted to an area of memory in violation of access permissions, the attempt is aborted and a data abort is sent to the core for exception processing. The IMMU and DMMU can be enabled or disabled together. ## 3.2.5 Instruction Cache (I-Cache) The I-cache can contain high-use, multiple-code segments or entire programs, allowing the core access to instructions at core frequencies. This prevents core stalls caused by multi-cycle accesses to external memory. The 32-Kbyte I-cache is 32-set/32-way associative, where each set contains 32 ways and each way contains a tag address, a cache line of instructions (eight 32-bit words and one parity bit per word), and a line-valid bit. For each of the 32 sets, 0 through 28 ways can be locked. Unlocked ways are replaceable via a round-robin policy. The I-cache can be enabled or disabled. Attribute bits within the descriptors — contained in the ITLB of the IMMU — provide some control over an enabled I-cache. When a needed line (eight 32-bit words) is not present in the I-cache, the line is fetched (critical word first) from memory via a two-level, deep-fetch queue. The fetch queue allows the next instruction to be accessed from the I-cache, but only when its data operands do not depend on the execution results of the instruction being fetched via the queue. #### 3.2.6 Data Cache (D-Cache) The D-cache can contain high-use data such as lookup tables and filter coefficients, allowing the core access to data at core frequencies. This prevents core stalls caused by multi-cycle accesses to external memory. The 32-Kbyte D-cache is 32-set/32-way associative, where each set contains 32 ways and each way contains a tag address, a cache line (32 bytes with one parity bit per byte) of data, two dirty bits (one for each of two eight-byte groupings in a line), and one valid bit. For each of the 32 sets, zero through 28 ways can be locked, unlocked, or used as local SRAM. Unlocked ways are replaceable via a round-robin policy. The D-cache (together with the mini-data cache) can be enabled or disabled. Attribute bits within the descriptors, contained in the DTLB of the DMMU, provide significant control over an enabled D-cache. These bits specify cache operating modes such as read and write allocate, write-back, write-through, and D-cache versus mini-data cache targeting. The D-cache (and mini-data cache) work with the load buffer and pend buffer to provide "hit-under-miss" capability that allows the core to access other data in the cache after a "miss" is encountered. The D-cache (and mini-data cache) works in conjunction with the write buffer for data that is to be stored to memory. #### 3.2.7 Mini-Data Cache The mini-data cache can contain frequently changing data streams such as MPEG video, allowing the core access to data streams at core frequencies. This prevents core stalls caused by multi-cycle accesses to external memory. The mini-data cache relieves the D-cache of data "thrashing" caused by frequently changing data streams. The 2-Kbyte, mini-data cache is 32-set/two-way associative, where each set contains two ways and each way contains a tag address, a cache line (32 bytes with one parity bit per byte) of data, two dirty bits (one for each of two eight-byte groupings in a line), and a valid bit. The mini-data cache uses a round-robin replacement policy, and cannot be locked. The mini-data cache (together with the D-cache) can be enabled or disabled. Attribute bits contained within a coprocessor register specify operating modes write and/or read allocate, write-back, and write-through. The mini-data cache (and D-cache) work with the load buffer and pend buffer to provide "hit-under-miss" capability that allows the core to access other data in the cache after a "miss" is encountered. The mini-data cache (and D-cache) works in conjunction with the write buffer for data that is to be stored to memory. # 3.2.8 Fill Buffer (FB) and Pend Buffer (PB) The four-entry fill buffer (FB) works with the core to hold non-cacheable loads until the bus controller can act on them. The FB and the four-entry pend buffer (PB) work with the D-cache and mini-data cache to provide "hit-under-miss" capability, allowing the core to seek other data in the caches while "miss" data is being fetched from memory. The FB can contain up to four unique "miss" addresses (logical), allowing four "misses" before the core is stalled. The PB holds up to four addresses (logical) for additional "misses" to those addresses that are already in the FB. A coprocessor register can specify draining of the fill and pend (write) buffers. #### 3.2.9 Write Buffer (WB) The write buffer (WB) holds data for storage to memory until the bus controller can act on it. The WB is eight entries deep, where each entry holds 16 bytes. The WB is constantly enabled and accepts data from the core, D-cache, or mini-data cache. Coprocessor 15, Register 1 specifies whether WB coalescing is enabled or disabled. When coalescing is disabled, stores to memory occur in program order regardless of the attribute bits within the descriptors located in the DTLB. When coalescing is enabled, the attribute bits within the descriptors located in the DTLB are examined to determine when coalescing is enabled for the destination region of memory. When coalescing is enabled in both CP15, R1 and the DTLB, data entering the WB can coalesce with any of the eight entries (16 bytes) and be stored to the destination memory region, but possibly out of program order. Stores to a memory region specified to be non-cacheable and non-bufferable by the attribute bits within the descriptors located in the DTLB causes the core to stall until the store completes. A coprocessor register can specify draining of the write buffer. #### 3.2.10 Multiply-Accumulate Coprocessor (CP0) For efficient processing of high-quality, media-and-signal-processing algorithms, CP0 provides 40-bit accumulation of 16 x 16, dual-16 x 16 (SIMD), and 32 x 32 signed multiplies. Special MAR and MRA instructions are implemented to move the 40-bit accumulator to two core-general registers (MAR) and move two core-general registers to the 40-bit accumulator (MRA). The 40-bit accumulator can be stored or loaded to or from D-cache, mini-data cache, or memory using two STC or LDC instructions. The 16 x 16 signed multiply-accumulates (MIAxy) multiply either the high/high, low/low, high/low, or low/high 16 bits of a 32-bit core general register (multiplier) and another 32-bit core general register (multiplicand) to produce a full, 32-bit product that is sign-extended to 40 bits and added to the 40-bit accumulator. Dual-signed, 16 x 16 (SIMD) multiply-accumulates (MIAPH) multiply the high/high and low/low 16-bits of a packed 32-bit, core-general register (multiplier) and another packed 32-bit, core-general register (multiplicand) to produce two 16-bits products that are both sign-extended to 40 bits and added to the 40-bit accumulator. The 32 x 32 signed multiply-accumulates (MIA) multiply a 32-bit, core-general register (multiplier) and another 32-bit, core-general register (multiplicand) to produce a 64-bit product where the 40 LSBs are added to the 40-bit accumulator. The 16 x 32 versions of the 32 x 32 multiply-accumulate instructions complete in a single cycle. # 3.2.11 Performance Monitoring Unit (PMU) The performance monitoring unit contains two 32-bit, event counters and one 32-bit, clock counter. The event counters can be programmed to monitor I-cache hit rate, data caches hit rate, ITLB hit rate, DTLB hit rate, pipeline stalls, BTB prediction hit rate, and instruction execution count. ### 3.2.12 Debug Unit The debug unit is accessed through the JTAG port. The industry-standard, IEEE 1149.1 JTAG port consists of a test access port (TAP) controller, boundary-scan register, instruction and data registers, and dedicated signals TDI, TDO, TCK, TMS, and TRST#. The debug unit — when used with debugger application code running on a host system outside of the Intel<sup>®</sup> XScale<sup>™</sup> core — allows a program, running on the Intel<sup>®</sup> XScale<sup>™</sup> core, to be debugged. It allows the debugger application code or a debug exception to stop program execution and redirect execution to a debug-handling routine. Debug exceptions are instruction breakpoint, data breakpoint, software breakpoint, external debug breakpoint, exception vector trap, and trace buffer full breakpoint. Once execution has stopped, the debugger application code can examine or modify the core's state, coprocessor state, or memory. The debugger application code can then restart program execution. The debug unit has two hardware-instruction, break point registers; two hardware, data-breakpoint registers; and a hardware, data-breakpoint control register. The second data-breakpoint register can be alternatively used as a mask register for the first data-breakpoint register. A 256-entry trace buffer provides the ability to capture control flow messages or addresses. A JTAG instruction (LDIC) can be used to download a debug handler via the JTAG port to the mini-instruction cache (the I-cache has a 2-Kbyte, mini-instruction cache, like the mini-data cache, that is used only to hold a debug handler). # 4.0 Package Information The Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors have a 492-ball, plastic ball grid array (PBGA) package for commercial-temperature applications and a pin-for-pin, compatible 492-ball, plastic ball grid array with a drop-in heat spreader (H) for extended-temperature applications. # 4.1 Functional Signal Definitions Listed in the signal definition tables — starting at Table 5, "SDRAM Interface" on page 32 — are optional pull-up an pull-down resistor recommendations that are required when the particular *enabled* interface is not being used in the application. These external resistor requirements are only needed if the particular model of Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has the particular interface *enabled* and the interface is not required in the application. Warning: All Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors I/O pins are *not* 5-V tolerant. *Disabled* features, within the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors, do not require external resistors as the processor will have internal pull-up or pull-down resistors enabled as part of the *disabled* interface. Table 4 presents the legend for interpreting the **Type** field in the other tables in this section of the document. To determine which interfaces are not enabled within the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors, see Table 1 on page 12. #### Table 4. Signal Type Definitions | Symbol | Description | | | | |------------------|--------------------------------------|--|--|--| | I Input pin only | | | | | | 0 | Output pin only | | | | | I/O | Pin can be either an input or output | | | | | OD | Open Drain pin | | | | | PWR | Power pin | | | | | GND | Ground pin | | | | | N/C | No Connect | | | | | - | Pin must be connected as described | | | | This section's other tables include: - Table 5 SDRAM Interface signals - Table 6 PCI Controller signals - Table 7 High-Speed, Serial Interface 0 signals - Table 8 High-Speed, Serial Interface 1 signals # Intel® IXP4XX Product Line and IXC1100 Control Plane Processor Package Information - Table 9 MII/RMII Interfaces signals - Table 10 UTOPIA-2 Interface signals - Table 11 Expansion Bus Interface signals - Table 12 UART Interfaces signals - Table 13 USB Interface signals - Table 14 Oscillator Interface signals - Table 15 GPIO Interface signals - Table 16 JTAG Interface signals - Table 17 System Interface signals - Table 18 Power Interface signals #### Table 5. SDRAM Interface | Name | Type <sup>†</sup> | Description | | | | | |------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | SDM_ADDR[12:0] | 0 | SDRAM Address: A0-A12 signals are output during the READ/WRITE commands and ACTIVE commands to select a location in memory to act upon. | | | | | | SDM_DATA[31:0] | I/O | SDRAM Data: Bidirectional data bus used to transfer data to and from the SDRAM | | | | | | SDM_CLKOUT | 0 | SDRAM Clock: All SDRAM input signals are sampled on the rising edge of SDM_CLKOUT. All output signals are driven with respect to the rising edge of SDM_CLKOUT. | | | | | | SDM_BA[1:0] | 0 | SDRAM Bank Address: SDM_BA0 and SDM_BA1 define the bank the current command is attempting to access. | | | | | | SDM_RAS_N | 0 | SDRAM Row Address strobe/select (active low): Along with SDM_CAS_N, SDM_WE_N, and SDM_CS_N signals determines the current command to be executed. | | | | | | SDM_CAS_N | 0 | SDRAM Column Address strobe/select (active low): Along with SDM_RAS_N, SDM_WE_N, and SDM_CS_N signals determines the current command to be executed. | | | | | | SDM_CS_N[1:0] | 0 | SDRAM Chip select (active low): CS# enables the command decoder in the external SDRAM when logic low and disables the command decoder in the external SDRAM when logic high. | | | | | | SDM_WE_N | 0 | SDRAM Write enable (active low): Along with SDM_CAS_N, SDM_RAS_N, and SDM_CS_N signals determines the current command to be executed. | | | | | | SDM_CKE | 0 | SDRAM Clock Enable: CKE is driving high to activate the clock to an external SDRAM and driven low to de-activate the CLK to an external SDRAM. | | | | | | SDM_DQM[3:0] | 0 | SDRAM Data bus mask: DQM is used to byte select data during read/write access to an external SDRAM. | | | | | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | | | | | # Table 6. PCI Controller (Sheet 1 of 2) | Name | Type <sup>†</sup> | Description | | | |-----------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PCI_AD[31:0] | I/O | PCI Address/Data bus used to transfer address and bidirectional data to and from multiple PCI devices. | | | | | | Should be pulled low with a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | | DOLODE NIO O | I/O | PCI Command/Byte Enables is used as a command word during PCI address cycles and as byte enables for data cycles. | | | | PCI_CBE_N[3:0] | | Should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. | | | | DOL DAD | I/O | PCI Parity used to check parity across the 32 bits of PCI_AD and the four bits of PCI_CBE_N. | | | | PCI_PAR | | Should be pulled low with a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | | PCI_FRAME_N | I/O | PCI Cycle Frame used to signify the beginning and duration of a transaction. The signal will be inactive prior to or during the final data phase of a given transaction. | | | | | | Should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. | | | | PCI_TRDY_N | | PCI Target Ready informs that the target of the PCI bus is ready to complete the current data phase of a given transaction. | | | | PCI_IRD1_N | I/O | Should be pulled high with a 10-K $\!\Omega\!$ resistor when not being utilized in the system. | | | | DCL IBDV N | 1/0 | PCI Initiator Ready informs the PCI bus that the initiator is ready to complete the transaction. | | | | PCI_IRDY_N | I/O | Should be pulled high with a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | | PCI_STOP_N | I/O | PCI Stop indicates that the current target is requesting the current initiator to stop the current transaction. | | | | PCI_STOP_IN | | Should be pulled high with a 10-K $\!\Omega\!$ resistor when not being utilized in the system. | | | | PCI_PERR_N | I/O | PCI Parity Error asserted when a PCI parity error is detected — between the PCI_PAR and associated information on the PCI_AD bus and PCI_CBE_N — during all PCI transactions, except for Special Cycles. The agent receiving data will drive this signal. | | | | | | Should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. | | | | PCI SERR N | I/OD | PCI System Error asserted when a parity error occurs on special cycles or any other error that will cause the PCI bus not to function properly. This signal can function as an input or an open drain output. | | | | | | Should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. | | | | | I/O | PCI Device Select: | | | | | | When used as an output, PCI_DEVSEL_N indicates that device has decoded that address as the target of the requested transaction. | | | | PCI_DEVSEL_N | | When used as an input, PCI_DEVSEL_N indicates if any device on the PCI bus exists with the given address. | | | | | | Should be pulled high with a 10-K $\!\Omega\!$ resistor when not being utilized in the system. | | | | DCI IDSEI | I | PCI Initialization Device Select is a chip select during configuration reads and writes. | | | | PCI_IDSEL | | Should be pulled low with a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | | † For a legend of the | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | | # Table 6. PCI Controller (Sheet 2 of 2) | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI_REQ_N[3:1] | ı | PCI arbitration request: Used by the internal PCI arbiter to allow an agent to request the PCI bus. | | | | Should be pulled high with a 10-K $\!\Omega\!$ resistor when not being utilized in the system. | | | I/O | PCI arbitration request: | | PCI_REQ_N[0] | | When configured as an input (PCI arbiter enabled), the internal PCI arbiter<br>will allow an agent to request the PCI bus. | | | | When configured as an output (PCI arbiter disabled), the pin will be used to request access to the PCI bus from an external arbiter. | | | | Should be pulled high with a 10-K $\!\Omega$ resistor, when the PCI bus is not being utilized in the system. | | PCI_GNT_N[3:1] | 0 | PCI arbitration grant: Generated by the internal PCI arbiter to allow an agent to claim control of the PCI bus. | | | | PCI arbitration grant: | | PCI_GNT_N[0] | I/O | When configured as an output (PCI arbiter enabled), the internal PCI arbiter to allow an agent to claim control of the PCI bus. | | | | When configured as an input (PCI arbiter disabled), the pin will be used to claim access of the PCI bus from an external arbiter. | | | | Should be pulled high with a 10-K $\!\Omega\!$ resistor when not being utilized in the system. | | | | PCI interrupt: Used to request an interrupt. | | PCI_INTA_N | O/D | Should be pulled high with a 10-K $\!\Omega$ resistor when not being utilized in the system. | | PCI_CLKIN | I | PCI Clock: lock provides timing for all transactions on PCI. All PCI signals — except INTA#, INTB#, INTC#, and INTD# — are sampled on the rising edge of CLK and timing parameters are defined with respect to this edge. The PCI clock rate can operate at up to 66 MHz. | | | | Should be pulled low with a 10-K $\Omega$ resistor when not being utilized in the system. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | # Table 7. High-Speed, Serial Interface 0 (Sheet 1 of 2) | Name | Type <sup>†</sup> | Description | |--------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HSS_TXFRAME0 | I/O | The High-Speed Serial (HSS) transmit frame signal can be configured as an input or an output to allow an external source become synchronized with the transmitted data. Often known as a Frame Sync signal. Configured as an input upon reset. | | HSS_TXDATA0 | 0 | Transmit data out. Open Drain output. Must be pulled high with a 10-K $\Omega$ resistor to $V_{CCP}$ | | HSS_TXCLK0 | I/O | The High-Speed Serial (HSS) transmit clock signal can be configured as an input or an output. The clock can be a frequency ranging from 512 KHz to 8.192 MHz. Used to clock out the transmitted data. Configured as an input upon reset. Frame sync and data can be selected to be generated on the rising or falling edge of the transmit clock. | # Table 7. High-Speed, Serial Interface 0 (Sheet 2 of 2) | Name | Type <sup>†</sup> | Description | |--------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HSS_RXFRAME0 | I/O | The High-Speed Serial (HSS) receive frame signal can be configured as an input or an output to allow an external source to become synchronized with the received data. Often known as a Frame Sync signal. Configured as an input upon reset. | | HSS_RXDATA0 | ı | Receive data input. Can be sampled on the rising or falling edge of the receive clock. Should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | HSS_RXCLK0 | I/O | The High-Speed Serial (HSS) receive clock signal can be configured as an input or an output. The clock can be from 512 KHz to 8.192 MHz. Used to sample the received data. Configured as an input upon reset. | # Table 8. High-Speed, Serial Interface 1 | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HSS_TXFRAME1 | I/O | The High-Speed Serial (HSS) transmit frame signal can be configured as an input or an output to allow an external source to be synchronized with the transmitted data. Often known as a Frame Sync signal. Configured as an input upon reset. | | HSS_TXDATA1 | 0 | Transmit data out. Open Drain output. Must be pulled high with a 10-K $\Omega$ resistor to $V_{CCP}$ . | | HSS_TXCLK1 | I/O | The High-Speed Serial (HSS) transmit clock signal can be configured as an input or an output. The clock can be a frequency ranging from 512 KHz to 8.192 MHz. Used to clock out the transmitted data. Configured as an input upon reset. Frame sync and Data can be selected to be generated on the rising or falling edge of the transmit clock. | | HSS_RXFRAME1 | I/O | The High-Speed Serial (HSS) receive frame signal can be configured as an input or an output to allow an external source to be synchronized with the received data. Often known as a Frame Sync signal. Configured as an input upon reset. | | HSS_RXDATA1 | I | Receive data input. Can be sampled on the rising or falling edge of the receive clock. Should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | HSS_RXCLK1 | I/O | The High-Speed Serial (HSS) receive clock signal can be configured as an input or an output. The clock can be from 512 KHz to 8.192 MHz. Used to sample the received data. Configured as an input upon reset. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | # Table 9. MII/RMII Interfaces (Sheet 1 of 3) | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ETH_TXCLK0 | | Externally supplied transmit clock. | | | | 25 MHz for 100 Mbps operation | | | | 2.5 MHz for 10 Mbps | | | ı | 50 MHz for RMII 100 Mbps operation, originating from the physical interface | | | | This MAC interface does not contain hardware hashing capabilities. | | | | Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | ETH_TXDATA0[3:0] | 0 | Transmit data bus to PHY, asserted synchronously with respect to ETH_TXCLK0. This MAC interface does not contain hardware hashing capabilities. When configured to RMII mode of operation, ETH_TXDATA0[1:0] are used to transmit the data. ETH_TXDATA0[3:2] are not connected. | | ETH_TXEN0 | 0 | Indicates that the PHY is being presented with nibbles on the MII interface. Asserted synchronously, with respect to ETH_TXCLK0, at the first nibble of the preamble and remains asserted until all the nibbles of a frame are presented. This MAC interface does not contain hardware hashing capabilities. | | ETH_RXCLK0 | | Externally supplied receive clock. | | | | 25 MHz for 100 Mbps operation | | | | 2.5 MHz for 10 Mbps | | | ı | <ul> <li>50 MHz for RMII 100 Mbps operation originating from the physical<br/>interface.</li> </ul> | | | | This MAC interface does not contain hardware hashing capabilities. | | | | Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | ETH_RXDATA0[3:0] | | Receive data bus from PHY, data sampled synchronously with respect to ETH_RXCLK0. This MAC interface does not contain hardware hashing capabilities. | | | ı | <ul> <li>When configured to RMII mode of operation, ETH_RXDATA0[1:0] are<br/>used to receive data from the PHY. ETH_RXDATA0[3:2] are not<br/>connected and should be pulled low through a 10-KΩ resistor.</li> </ul> | | | | • Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | ETH_RXDV0 | ı | Receive data valid, used to inform the MII interface that the Ethernet PHY is sending data. This MAC interface does not contain hardware hashing capabilities. | | | | Should be pulled low through a 10-K $\!\Omega\!$ resistor when not being utilized in the system. | | ETH_COL0 | | Asserted by the PHY when a collision is detected by the PHY. This MAC interface does not contain hardware hashing capabilities. | | | I | • When configured in RMII mode of operation, ETH_COL0 must be pulled low through a 10-K $\Omega$ resistor. | | | | • Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ## Table 9. MII/RMII Interfaces (Sheet 2 of 3) | Name | Type <sup>†</sup> | Description | | |-----------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ETH_CRS0 | ı | Asserted by the PHY when the transmit medium or receive medium is active. De-asserted when both the transmit and receive medium are idle. Remains asserted throughout the duration of a collision condition. PHY asserts CRS asynchronously and de-asserts synchronously, with respect to ETH_RXCLKO. This MAC interface does not contain hardware hashing capabilities. | | | | | Should be pulled low through a 10-K $\!\Omega\!$ resistor when not being utilized in the system. | | | ETH_MDIO | I/O | Management data output. Provides the write data to both PHY devices connected to each MII interface. | | | | 1/0 | Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | ETH_MDC | 0 | Management data clock. Management data interface clock is used to clock the MDIO signal as an output and sample the MDIO as an input. The ETH_MDC is an input on power up and can be configured to be an output through an Intel API as documented in the Intel® IXP4XX Product Line Programmer's Guide (Version 1.1). | | | ETH_TXCLK1 | | Externally supplied transmit clock. | | | | | 25 MHz for 100 Mbps operation | | | | | <ul><li>2.5 MHz for 10 Mbps</li><li>50 MHz for RMII 100 Mbps operation originating from the physical</li></ul> | | | | I | interface | | | | | This MAC contains hardware hashing capabilities. | | | | | Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | ETH_TXDATA1[3:0] | 0 | Transmit data bus to PHY, asserted synchronously with respect to ETH_TXCLK1. This MAC contains hardware hashing capabilities. When configured to RMII mode of operation, ETH_TXDATA1[1:0] are used to transmit the data. ETH_TXDATA1[3:2] are not connected. | | | ETH_TXEN1 | 0 | Indicates that the PHY is being presented with nibbles on the MII interface. Asserted synchronously, with respect to ETH_TXCLK1, at the first nibble of the preamble, and remains asserted until all the nibbles of a frame are presented. This MAC contains hardware hashing capabilities. | | | ETH_RXCLK1 | | Externally supplied receive clock. | | | | | 25 MHz for 100 Mbps operation | | | | | 2.5 MHz for 10 Mbps | | | | I | <ul> <li>50 MHz for RMII 100 Mbps operation originating from the physical<br/>interface</li> </ul> | | | | | This MAC contains hardware hashing capabilities. | | | | | Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | ETH_RXDATA1[3:0] | | Receive data bus from PHY, data sampled synchronously, with respect to ETH_RXCLK1. This MAC contains hardware hashing capabilities. | | | | I | • When configured to RMII mode of operation, ETH_RXDATA1[1:0] are used to receive data from the PHY. ETH_RXDATA1[3:2] are not connected and should be pulled low through a 10-K $\Omega$ resistor. | | | | | • Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | | † For a legend of the | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ## Table 9. MII/RMII Interfaces (Sheet 3 of 3) | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ETH_RXDV1 | | Receive data valid, used to inform the MII interface that the Ethernet PHY is sending data. | | | - 1 | This MAC contains hardware hashing capabilities. | | | | Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | ETH_COL1 | | Asserted by the PHY when a collision is detected by the PHY. This MAC contains hardware hashing capabilities. | | | ı | <ul> <li>When configured in RMII mode of operation, ETH_COL1 must be pulled<br/>low through a 10-KΩ resistor.</li> </ul> | | | | - Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | ETH_CRS1 | ı | Asserted by the PHY when the transmit medium or receive medium are active. De-asserted when both the transmit and receive medium are idle. Remains asserted throughout the duration of collision condition. PHY asserts CRS asynchronously and de-asserts synchronously with respect to ETH_RXCLK1. | | | | This MAC contains hardware hashing capabilities. | | | | Should be pulled low through a 10-K $\!\Omega$ resistor when not being utilized in the system. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ## Table 10. UTOPIA-2 Interface (Sheet 1 of 2) | Name | Type <sup>†</sup> | Description | |------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UTP_OP_CLK | I | UTOPIA Transmit clock input. Also known as UTP_TX_CLK. This signal is used to synchronize all UTOPIA-transmit outputs to the rising edge of the UTP_OP_CLK. | | | | This signal should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | UTP_OP_FCO | 0 | UTOPIA flow control output signal. Also known as the TXENB_N signal. Used to inform the selected PHY that data is being transmitted to the PHY. Placing the PHY's address on the UTP_OP_ADDR — and bringing UTP_OP_FCO to logic 1, during the current clock — followed by the UTP_OP_FCO going to a logic 0, on the next clock cycle, selects which PHY is active in MPHY mode. | | | | In SPHY configurations, UTP_OP_FCO is used to inform the PHY that the processor is ready to send data. | | UTP_OP_SOC | 0 | Start of Cell. Also known as TX_SOC. Active high signal is asserted when UTP_OP_DATA contains the first valid byte of a transmitted cell. | | UTP_OP_DATA[7:0] | 0 | UTOPIA output data. Also known as UTP_TX_DATA. Used to send data from the processor to an ATM UTOPIA-Level-2-compliant PHY. | | UTP_OP_ADDR[4:0] | 0 | Transmit PHY address bus. Used by the processor when operating in MPHY mode to poll and select a single PHY at any given time. | | UTP_OP_FCI | I | UTOPIA Output data flow control input: Also known as the TXFULL/CLAV signal. Used to inform the processor of the ability of each polled PHY to receive a complete cell. For cell-level flow control in an MPHY environment, TxClav is an active high tri-stateable signal from the MPHY to ATM layer. The UTP_OP_FCI, which is connected to multiple MPHY devices, will see logic high generated by the PHY, one clock after the given PHY address is asserted — when a full cell can be received by the PHY. The UTP_OP_FCI will see a logic low generated by the PHY one clock cycle, after the PHY address is asserted — if a full cell cannot be received by the PHY. This signal should be tied low through a 10-KΩ resistor if not being used. | | UTP_IP_CLK | I | UTOPIA Receive clock input. Also known as UTP_RX_CLK. This signal is used to synchronize all UTOPIA-received inputs to the rising edge of the UTP_IP_CLK. This signal should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | UTP_IP_FCI | I | UTOPIA Input Data flow control input signal. Also known as RXEMPTY/CLAV. Used to inform the processor of the ability of each polled PHY to send a complete cell. For cell-level flow control in an MPHY environment, RxClav is an active high tri-stateable signal from the MPHY to ATM layer. The UTP_IP_FCI, which is connected to multiple MPHY devices, will see logic high generated by the PHY, one clock after the given PHY address is asserted, when a full cell can be received by the PHY. The UTP_IP_FCI will see a logic low generated by the PHY, one clock cycle after the PHY address is asserted if a full cell cannot be received by the PHY. In SPHY mode, this signal is used to indicate to the processor that the PHY has an octet or cell available to be transferred to the processor. Should be pulled low through a 10-KΩ resistor when not being utilized in the system. | ## Table 10. UTOPIA-2 Interface (Sheet 2 of 2) | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UTP_IP_SOC | I | Start of Cell. RX_SOC Active-high signal that is asserted when UTP_IP_DATA contains the first valid byte of a transmitted cell. Should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | UTP_IP_DATA[7:0] | I | UTOPIA input data. Also known as RX_DATA. Used by to the processor to receive data from an ATM UTOPIA-Level-2-compliant PHY. Should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | UTP_IP_ADDR[4:0] | 0 | Receive PHY address bus. Used by the processor when operating in MPHY mode to poll and select a single PHY at any one given time. | | UTP_IP_FCO | 0 | UTOPIA Input Data Flow Control Output signal: Also known as the RX_ENB_N. In SPHY configurations, UTP_IP_FCO is used to inform the PHY that the processor is ready to accept data. In MPHY configurations, UTP_IP_FCO is used to select which PHY will drive the UTP_RX_DATA and UTP_RX_SOC signals. The PHY is selected by placing the PHY's address on the UTP_IP_ADDR and bringing UTP_OP_FCO to logic 1 during the current clock, followed by the UTP_OP_FCO going to a logic 0 on the next clock cycle. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ## Table 11. Expansion Bus Interface (Sheet 1 of 2) | Type <sup>†</sup> | Description | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Input clock signal used to sample all expansion interface inputs and clock all expansion interface outputs. | | 0 | Address-latch enable used for multiplexed address/data bus accesses. Used in Intel and Motorola* multiplexed modes of operation. | | I/O | Expansion-bus address used as an output for data accesses over the expansion bus. Also, used as an input during reset to capture device configuration. These signals have a weak pull-up resistor attached internally. Based on the desired configuration, various address signals must be tied low in order for the device to operate in the desired mode. | | 0 | Intel-mode write strobe / Motorola-mode data strobe (EXP_MOT_DS_N) / TI*-mode data strobe (TI_HDS1_N). | | 0 | Intel-mode read strobe / Motorola-mode read-not-write (EXPB_MOT_RNW) / TI mode read-not-write (TI_HR_W_N). | | 0 | <ul> <li>External chip selects for expansion bus.</li> <li>Chip selects 0 through 7 can be configured to support Intel or Motorola bus cycles.</li> <li>Chip selects 4 through 7 can be configured to support TI HPI bus cycles.</li> </ul> | | | O | ## Table 11. Expansion Bus Interface (Sheet 2 of 2) | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EX_DATA[15:0] | I/O | Expansion-bus, bidirectional data | | EX_IOWAIT_N | I | Data ready/acknowledge from expansion-bus devices. Expansion-bus access is halted when an external device sets EX_IOWAIT_N to logic 0 and resume from the halted location once the external device sets EX_IOWAIT_N to logic 1. This signal affects accesses that use EX_CS_N[7:0] when the chip select is configured in Intel- or Motorola-mode of operation. Should be pulled high through a 10-KΩ resistor when not being utilized in the system. | | EX_RDY[3:0] | I | HPI interface ready signals. Can be configured to be active high or active low. These signals are used to halt accesses using Chip Selects 7 through 4 when the chip selects are configured to operate in HPI mode. There is one RDY signal per chip select. This signal only affects accesses that use EX_CS_N[7:4]. Should be pulled low though a 10-K $\Omega$ resistor when not being utilized in the system. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ## Table 12. UART Interfaces (Sheet 1 of 2) | Name | Type <sup>†</sup> | Description | | |---------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RXDATA0 | ı | UART serial data input to High-Speed UART Pins. | | | | | Should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | | TXDATA0 | 0 | UART serial data output. The TXD signal is set to the MARKING (logic 1) state upon a reset operation. High-Speed Serial UART Pins. | | | | | UART CLEAR-TO-SEND input to High-Speed UART Pins. | | | CTS0_N | 1 | When logic 0, this pin indicates that the modem or data set connected to the UART interface of the processor is ready to exchange data. The CTS_N signal is a modem status input whose condition can be tested by the processor. | | | | | Should be pulled high through a 10-K $\Omega$ resistor when not being utilized in the system. | | | | | UART REQUEST-TO-SEND output: | | | RTS0_N | 0 | When logic 0, this informs the modem or the data set connected to the UART interface of the processor that the UART is ready to exchange data. A reset sets the request to send signal to logic 1. | | | | | LOOP-mode operation holds this signal in its inactive state (logic 1). High-Speed UART Pins. | | | RXDATA1 | | UART serial data input. | | | RADAIAI | · | Should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | | † For a legen | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ## Table 12. UART Interfaces (Sheet 2 of 2) | Name | Type <sup>†</sup> | Description | | |---------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TXDATA1 | 0 | UART serial data output. The TXD signal is set to the MARKING (logic 1) state upon a Reset operation. Console UART Pins. | | | | | UART CLEAR-TO-SEND input to Console UART pins. | | | CTS1_N | 1 | When logic 0, this pin indicates that the modem or data set connected to the UART interface of the processor is ready to exchange data. The CTS_N signal is a modem status input whose condition can be tested by the processor. | | | | | Should be pulled high through a 10-K $\Omega$ resistor when not being utilized in the system. | | | | | UART REQUEST-TO-SEND output: | | | RTS1_N | 0 | When logic 0, this informs the modem or the data set connected to the UART interface of the processor that the UART is ready to exchange data. A reset sets the request to send signal to logic 1. | | | | | LOOP-mode operation holds this signal in its inactive state (logic 1). Console UART Pins. | | | † For a legen | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | #### Table 13. USB Interface | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|----------------------------------------------------------| | USB_DPOS | I/O | Positive signal of the differential USB receiver/driver. | | USB_DNEG | I/O | Negative signal of the differential USB receiver/driver. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | #### Table 14. Oscillator Interface | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------| | OSC_IN | I | 33.33-MHz, sinusoidal crystal input signal. Can be driven by an oscillator. | | OSC_OUT | 0 | 33.33-MHz, sinusoidal crystal output signal. Left disconnected when being driven by an oscillator. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | #### Table 15. GPIO Interface | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO[12:0] | I/O | General purpose Input/Output pins. May be configured as an input or an output. As an input, each signal may be configured a processor interrupt. Default after reset is to be configured as inputs. | | | | Should be pulled low using a 10-K $\Omega$ resistor when not being utilized in the system. | | GPIO[13] | I/O | General purpose input/output pins. May be configured as an input or an output. Default after reset is to be configured as inputs. | | | | Should be pulled low using a 10-K $\Omega$ resistor when not being utilized in the system. | | GPIO[14] | I/O | Can be configured the same as GPIO Pin 13 or as a clock output. Configuration as an output clock can be set at various speeds of up to 33 MHz with various duty cycles. Configured as an input, upon reset. | | | | Should be pulled low though a 10-K $\!\Omega$ resistor when not being utilized in the system. | | GPIO[15] | I/O | Can be configured the same as GPIO Pin 13 or as a clock output. Configuration as an output clock can be set at various speeds of up to 33 MHz with various duty cycles. Configured as an output, upon reset. Can be used to clock the expansion interface, after reset. | | | | Should be pulled low though a 10-K $\!\Omega$ resistor when not being utilized in the system. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ### Table 16. JTAG Interface | Name | Type <sup>†</sup> | Description | |------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | JTG_TMS | I | Test mode select for the IEEE 1149.1 JTAG interface. | | JTG_TDI | I | Input data for the IEEE 1149.1 JTAG interface. | | JTG_TDO | 0 | Output data for the IEEE 1149.1 JTAG interface. | | JTG_TRST_N | ı | Used to reset the IEEE 1149.1 JTAG interface. When the JTAG interface is not being used, the signal should be pulled low using a 10-K $\Omega$ resistor. | | JTG_TCK | I | Used as the clock for the IEEE 1149.1 JTAG interface. | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | ## Table 17. System Interface (Sheet 1 of 2) | Name | Type <sup>†</sup> | Description | | | | | |------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | BYPASS_CLK | I | Used for test purposes only. Must be pulled high for normal operation. | | | | | | SCANTESTMODE_N | ı | Used for test purposes only. Must be pulled high for normal operation. | | | | | | RESET_IN_N | ı | Used as a reset input to the device after power up conditions have been met. Power up conditions include the power supplies reaching a safe stable condition and the PLL achieving a locked state and the PWRON_RESET_N coming to an active state prior to the RESET_IN_N coming to an active state. | | | | | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | | | | | ## Table 17. System Interface (Sheet 2 of 2) | Name | Type <sup>†</sup> | Description | | | | | | |------------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | PWRON_RESET_N | I | Signal used at power up to reset all internal logic to a known state after the PLL has achieved a locked state. The PWRON_RESET_N signal is a 1.3-V signal. | | | | | | | HIGHZ_N | I | Used for test purposes only. Must be pulled high for normal operation. | | | | | | | PLL_LOCK | 0 | Signal used to inform external reset logic that the internal PLL has achieved a locked state. | | | | | | | RCOMP | ı | Signal used to control PCI drive strength characteristics. Drive strength is varied on PCI address, data and control signals. Pin requires a $34-\Omega$ +/- 1% tolerance resistor to ground. Refer to Figure 12 on page 79 | | | | | | | † For a legend of the <b>Type</b> codes, see Table 4 on page 31. | | | | | | | | #### Table 18. Power Interface | Name | Type <sup>†</sup> | Description | |----------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------| | VCC | I | 1.3-V power supply input pins used for the internal logic. | | VCCP | I | 3.3-V power supply input pins used for the peripheral (I/O) logic. | | VSS | | Ground power supply input pins used for both the 3.3-V and the 1.3-V power supplies. | | VCCOSCP | I | 3.3-V power supply input pins used for the peripheral (I/O) logic of the analog oscillator circuitry. | | | | Require special power filtering circuitry. Refer to Figure 10 on page 78 | | VSSOSCP | ı | Ground input pins used for the peripheral (I/O) logic of the analog oscillator circuitry. Used in conjunction with the VCCOSCP pins. | | | | Requires special power filtering circuitry. Refer to Figure 10 on page 78 | | vccosc | ı | 1.3-V power supply input pins used for the internal logic of the analog oscillator circuitry. | | | | Requires special power filtering circuitry. Refer to Figure 11 on page 78 | | VSSOSC | ı | Ground power supply input pins used for the internal logic of the analog oscillator circuitry. Used in conjunction with the VCCOSC pins. | | | | Requires special power filtering circuitry. Refer to Figure 11 on page 78 | | VCCPLL1 | I | 1.3-V power supply input pins used for the internal logic of the analog phase lock-loop circuitry. | | | | Requires special power filtering circuitry.Refer to Figure 8 on page 77 | | VCCPLL2 | I | 1.3-V power supply input pins used for the internal logic of the analog phase lock-loop circuitry. | | | | Requires special power filtering circuitry.Refer to Figure 9 on page 77 | | † For a legend | of the <b>T</b> | ype codes, see Table 4 on page 31. | ## 4.2 Package Description Figure 6. 492-Pin Lead PBGA Package Figure 7. Package Markings **Table 19. Part Numbers** | Device | Stepping | Speed<br>(MHz) | Part # | |----------------------------|--------------------------------------|--------------------------------|--------------| | Intel <sup>®</sup> IXP425 | B-0 | 533 | FWIXP425BD | | Intel <sup>®</sup> IXP425 | B-0 | 400 | FWIXP425BC | | Intel <sup>®</sup> IXP425 | B-0 | 266 | FWIXP425BB | | Intel <sup>®</sup> IXP425 | B-0 | 533<br>Extended<br>Temperature | GWIXP425BDT | | Intel <sup>®</sup> IXP425 | B-0 | 400<br>Extended<br>Temperature | GWIXP425BCT | | Intel <sup>®</sup> IXP425 | B-0 | 266<br>Extended<br>Temperature | GWIXP425BBT | | Intel® IXP422 | B-0 | 266 | FWIXP422BB | | Intel <sup>®</sup> IXP421 | B-0 | 266 | FWIXP421BB | | Intel® IXP420 | B-0 | 266 | FWIXP420BB | | Intel® IXC1100 | B-0 | 533 | FWIXC1100BD | | Intel® IXC1100 | B-0 | 400 | FWIXC1100BC | | Intel® IXC1100 | B-0 | 266 | FWIXC1100BB | | Intel <sup>®</sup> IXC1100 | IXC1100 B-0 533 Extended Temperature | | GWIXC1100BDT | | Intel <sup>®</sup> IXC1100 | B-0 | 400<br>Extended<br>Temperature | GWIXC1100BCT | | Intel <sup>®</sup> IXC1100 | B-0 | 266<br>Extended<br>Temperature | GWIXC1100BBT | # 4.3 Signal-Pin Descriptions Separate ball-map-assignment tables are given for each model of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. Those tables include: | Device | Table # | Starting Page | |----------------------------------|---------|---------------| | Intel <sup>®</sup> IXP425 | 20 | 47 | | Intel® IXP422 | 21 | 54 | | Intel <sup>®</sup> IXP421 | 22 | 61 | | Intel® IXP420 and Intel® IXC1100 | 23 | 68 | Table 20. Ball Map Assignment for Intel® IXP425 Network Processor (Sheet 1 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|--------------|------------|-------------------------------------------------------------|-----------|----------------------------|----------|------------------------| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | А3 | PCI_GNT_N[3] | ВЗ | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | A4 | SDM_DATA[19] | B4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | A6 | SDM_DATA[26] | B6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | A7 | SDM_DATA[25] | B7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | A8 | SDM_DATA[23] | B8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | A9 | SDM_DATA[14] | В9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | C26 | EX_ADDR[13] | D26 | EX_ADDR[17] | | NOTE: | | utilized a | t a system level require ex<br>1, "Functional Signal Defini | ternal po | ull-up or pull-down resist | ors. For | r specific details and | Table 20. Ball Map Assignment for Intel® IXP425 Network Processor (Sheet 2 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|--------------|------|--------------|------|--------------|------|--------------| | E1 | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | E2 | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | E3 | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | НЗ | VCC | | E4 | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | E5 | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | E6 | SDM_DATA[16] | F6 | VCC | G6 | VSS | H6 | PCI_REQ_N[3] | | E7 | VCCP | F7 | SDM_DATA[31] | | | | | | E8 | SDM_DATA[30] | F8 | VSS | | | | | | E9 | VSS | F9 | SDM_DATA[17] | | | | | | E10 | SDM_DATA[22] | F10 | VCC | | | | | | E11 | VCCP | | | | | | | | E12 | SDM_DATA[3] | | | | | | | | E13 | VSS | | | | | | | | E14 | SDM_DQM[0] | | | | | | | | E15 | VCCP | | | | | | | | E16 | SDM_BA[0] | | | | | | | | E17 | VSS | F17 | VCC | | | | | | E18 | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | E19 | VCCP | F19 | VSS | | | | | | E20 | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | E21 | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | E22 | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | E23 | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | E24 | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | E25 | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | E26 | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | | | EX_ADDR[19] | F26 | | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | Table 20. Ball Map Assignment for Intel® IXP425 Network Processor (Sheet 3 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|--------------|------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] | L1 | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | K3 | PCI_AD[17] | L3 | PCI_STOP_N | МЗ | VSS | | J4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | J6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | J21 | EX_ADDR[8] | K21 | VCC | | | | | | J22 | EX_ADDR[16] | K22 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J23 | VCC | K23 | EX_CS_N[0] | L23 | VCC | M23 | EX_CLK | | J24 | EX_ADDR[23] | K24 | EX_CS_N[3] | L24 | EX_CS_N[6] | M24 | EX_DATA[2] | | J25 | EX_CS_N[2] | K25 | VCCP | L25 | EX_DATA[0] | M25 | VSS | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Table 20. Ball Map Assignment for Intel® IXP425 Network Processor (Sheet 4 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|------------|------|--------------|------|-------------|------|-------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | P3 | PCI_AD[13] | R3 | PCI_AD[9] | Т3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS | P14 | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | | VSS | P23 | EX_DATA[7] | R23 | VCC | T23 | VSS | | | VCC | P24 | EX_DATA[8] | | EX_DATA[12] | T24 | EX_DATA[14] | | | EX_DATA[4] | P25 | | | EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[5] | P26 | EX_DATA[9] | R26 | EX_DATA[10] | T26 | EX_DATA[13] | Table 20. Ball Map Assignment for Intel® IXP425 Network Processor (Sheet 5 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|--------------|------|--------------|------|--------------| | U1 | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | HSS_TXCLK0 | | U2 | VCCP | V2 | VSS | W2 | VCCP | Y2 | HSS_RXCLK0 | | U3 | PCI_AD[0] | V3 | PCI_AD[3] | W3 | HSS_RXFRAME0 | Y3 | HSS_TXFRAME1 | | U4 | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | U5 | HSS_TXDATA0 | V5 | HSS_TXFRAME0 | W5 | HSS_TXCLK1 | Y5 | VCCP | | U6 | VCC | V6 | VSS | W6 | HSS_RXFRAME1 | Y6 | ETH_TXEN0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | VCC | V21 | GPIO[6] | | GPIO[1] | Y21 | RXDATA1 | | | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | U23 | EX_RDY_N[1] | V23 | VCC | W23 | GPIO[8] | Y23 | VCC | | U24 | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | | GPIO[15] | V25 | VCCP | W25 | GPIO[11] | Y25 | VCCP | | U26 | EX_DATA[15] | V26 | EX_RDY_N[3] | W26 | GPIO[12] | Y26 | GPIO[10] | Table 20. Ball Map Assignment for Intel® IXP425 Network Processor (Sheet 6 of 7) | AA2 N<br>AA3 N<br>AA4 I | HSS_RXDATA0<br>VCCP<br>VSS<br>HSS_RXCLK1 | AB2 | HSS_TXDATA1<br>HSS_RXDATA1 | | VSS | AD1 | ETH TXCLK0 | |-------------------------|------------------------------------------|------|----------------------------|-------|----------------|------|----------------| | AA3 N | VSS | | _ | A C 2 | | | | | AA4 | | AB3 | | ACZ | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | | HSS_RXCLK1 | | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | ΔΔ5 Ι | | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | ETH_TXDATA1[0] | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | ETH_RXDATA1[3] | | AA8 | VSS | AB8 | ETH_TXDATA1[2] | AC8 | ETH_RXDATA1[2] | AD8 | ETH_RXCLK1 | | AA9 I | ETH_TXDATA1[1] | AB9 | ETH_RXDATA1[1] | AC9 | VCC | AD9 | VSS | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | AB13 | UTP_OP_DATA[7] | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | AB14 | VCCP | AC14 | VCC | AD14 | UTP_OP_DATA[4] | | | | AB15 | UTP_OP_SOC | AC15 | UTP_OP_DATA[1] | AD15 | UTP_OP_DATA[2] | | | | AB16 | VSS | AC16 | UTP_OP_FCI | AD16 | VSS | | AA17 | VCC | AB17 | UTP_IP_DATA[6] | AC17 | UTP_OP_ADDR[1] | AD17 | UTP_OP_ADDR[3] | | AA18 | UTP_IP_FCI | AB18 | VCCP | AC18 | VCC | AD18 | UTP_IP_DATA[7] | | AA19 | UTP_IP_ADDR[0] | AB19 | UTP_IP_CLK | AC19 | UTP_IP_DATA[2] | AD19 | VCCP | | AA20 | VSS | AB20 | UTP_IP_ADDR[1] | AC20 | UTP_IP_SOC | AD20 | UTP_IP_DATA[1] | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | UTP_IP_ADDR[4] | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | Table 20. Ball Map Assignment for Intel® IXP425 Network Processor (Sheet 7 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|--------|------|--------| | AE1 | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | AE2 | VCCP | AF2 | ETH_MDIO | | | | | | AE3 | ETH_COL0 | AF3 | (Reserved) | | | | | | AE4 | ETH_TXEN1 | AF4 | ETH_TXDATA1[3] | | | | | | AE5 | VCCP | AF5 | ETH_TXCLK1 | | | | | | AE6 | ETH_RXDV1 | AF6 | ETH_RXDATA1[0] | | | | | | AE7 | VSS | AF7 | ETH_CRS1 | | | | | | AE8 | ETH_COL1 | AF8 | VSSOSC | | | | | | AE9 | VCCP | AF9 | OSC_IN | | | | | | AE10 | VCCPLL1 | AF10 | VSSOSCP | | | | | | AE11 | VSS | AF11 | OSC_OUT | | | | | | AE12 | VCCPLL2 | AF12 | VCCOSC | | | | | | AE13 | VCCP | AF13 | BYPASS_CLK | | | | | | AE14 | UTP_OP_DATA[5] | AF14 | UTP_OP_DATA[6] | | | | | | AE15 | VSS | AF15 | UTP_OP_DATA[3] | | | | | | AE16 | UTP_OP_FCO | AF16 | UTP_OP_DATA[0] | | | | | | AE17 | VCCP | AF17 | UTP_OP_CLK | | | | | | AE18 | UTP_OP_ADDR[2] | AF18 | UTP_OP_ADDR[4] | | | | | | AE19 | VSS | AF19 | UTP_OP_ADDR[0] | | | | | | AE20 | UTP_IP_DATA[4] | AF20 | UTP_IP_DATA[5] | | | | | | AE21 | VCCP | AF21 | UTP_IP_DATA[3] | | | | | | AE22 | UTP_IP_FCO | AF22 | UTP_IP_DATA[0] | | | | | | AE23 | VCCP | AF23 | UTP_IP_ADDR[3] | | | | | | AE24 | JTG_TDI | AF24 | UTP_IP_ADDR[2] | | | | | | AE25 | VCCP | AF25 | JTG_TMS | | | | | | AE26 | HIGHZ_N | AF26 | JTG_TCK | | | | | Table 21. Ball Map Assignment for Intel® IXP422 Network Processor (Sheet 1 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | | | | |-------|--------------|------|--------------|------|--------------|------|--------------|--|--|--|--| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | | | | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | | | | | A3 | PCI_GNT_N[3] | В3 | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | | | | | A4 | SDM_DATA[19] | B4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | | | | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | | | | | A6 | SDM_DATA[26] | B6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | | | | | A7 | SDM_DATA[25] | B7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | | | | | A8 | SDM_DATA[23] | B8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | | | | | A9 | SDM_DATA[14] | B9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | | | | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | | | | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | | | | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | | | | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | | | | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | | | | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | | | | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | | | | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | | | | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | | | | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | | | | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | | | | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | | | | | | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | | | | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | | | | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | | | | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | | | | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | C26 | EX_ADDR[13] | D26 | EX_ADDR[17] | | | | | | NOTE: | | | | | | | | | | | | Table 21. Ball Map Assignment for Intel® IXP422 Network Processor (Sheet 2 of 7) | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | НЗ | VCC | | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | SDM_DATA[16] | F6 | VCC | G6 | VSS | H6 | PCI_REQ_N[3] | | VCCP | F7 | SDM_DATA[31] | | | | | | SDM_DATA[30] | F8 | VSS | | | | | | VSS | F9 | SDM_DATA[17] | | | | | | SDM_DATA[22] | F10 | VCC | | | | | | VCCP | | | | | | | | SDM_DATA[3] | | | | | | | | VSS | | | | | | | | SDM_DQM[0] | | | | | | | | VCCP | | | | | | | | SDM_BA[0] | | | | | | | | VSS | F17 | VCC | | | | | | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | VCCP | F19 | VSS | | | | | | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | | | PCI_AD[23] VCCP PCI_REQ_N[2] VSS PCI_GNT_N[0] SDM_DATA[16] VCCP SDM_DATA[22] VCCP SDM_DATA[3] VSS SDM_DATA[3] VSS SDM_DATA[3] VCCP SDM_BA[0] VCCP SDM_BA[0] VSS SDM_ADDR[7] VCCP SDM_ADDR[7] VCCP SDM_ADDR[10] USB_DNEG VCCP VSS EX_ADDR[10] EX_ADDR[19] | PCI_AD[23] F1 VCCP F2 PCI_REQ_N[2] F3 VSS F4 PCI_GNT_N[0] F5 SDM_DATA[16] F6 VCCP F7 SDM_DATA[30] F8 VSS F9 SDM_DATA[22] F10 VCCP SDM_DATA[3] F10 VCCP SDM_DATA[3] F10 VCCP SDM_DATA[3] F10 VCCP SDM_BA[0] F17 SDM_ADDR[7] F18 VCCP F19 SDM_ADDR[7] F18 VCCP F19 SDM_ADDR[3] F20 USB_DNEG F21 VCCP F22 VSS F23 EX_ADDR[10] F24 EX_ADDR[15] F25 EX_ADDR[19] F26 | PCI_AD[23] F1 PCI_AD[20] VCCP F2 PCI_IDSEL PCI_REQ_N[2] F3 VCC VSS F4 PCI_REQ_N[0] PCI_GNT_N[0] F5 VCCP SDM_DATA[16] F6 VCC VCCP F7 SDM_DATA[31] SDM_DATA[30] F8 VSS VSS F9 SDM_DATA[17] SDM_DATA[22] F10 VCC VCCP SDM_DATA[3] VSS SDM_DATA[3] VSS SDM_DATA[3] VSS SDM_DATA[3] VCC SDM_BA[0] VCCP SDM_ADDR[7] F18 SDM_ADDR[4] VCCP F19 VSS SDM_ADDR[3] F20 USB_DPOS USB_DNEG F21 VCC VCCP F22 EX_WR_N VSS F23 VCC EX_ADDR[10] F24 EX_ADDR[14] EX_ADDR[15] F25 VCCP EX_ADDR[19] F26 EX_ADDR[21] | PCI_AD[23] F1 PCI_AD[20] G1 VCCP F2 PCI_IDSEL G2 PCI_REQ_N[2] F3 VCC G3 VSS F4 PCI_REQ_N[0] G4 PCI_GNT_N[0] F5 VCCP G5 SDM_DATA[16] F6 VCC G6 VCCP F7 SDM_DATA[31] SDM_DATA[30] F8 VSS VSS F9 SDM_DATA[17] SDM_DATA[22] F10 VCC VCCP SDM_DATA[3] VCC SDM_DATA[3] VSS SDM_DATA[3] VCC SDM_DATA[3] VSS SDM_DATA[3] VSS SDM_DATA[3] VCCP F20 USB_DPOS SDM_DADR[3] F20 USB_DPOS SDM_DADDR[3] USB_DDPOS US | PCI_AD[23] F1 PCI_AD[20] G1 PCI_AD[21] VCCP F2 PCI_IDSEL G2 VCCP PCI_REQ_N[2] F3 VCC G3 PCI_AD[24] VSS F4 PCI_REQ_N[0] G4 VSS PCI_GNT_N[0] F5 VCCP G5 PCI_REQ_N[1] SDM_DATA[16] F6 VCC G6 VSS VCCP F7 SDM_DATA[31] SDM_DATA[30] F8 VSS VSS F9 SDM_DATA[17] SDM_DATA[22] F10 VCC VCCP SDM_DATA[3] | PCI_AD[23] F1 PCI_AD[20] G1 PCI_AD[21] H1 VCCP F2 PCI_IDSEL G2 VCCP H2 PCI_REQ_N[2] F3 VCC G3 PCI_AD[24] H3 VSS F4 PCI_REQ_N[0] G4 VSS H4 PCI_GNT_N[0] F5 VCCP G5 PCI_REQ_N[1] H5 SDM_DATA[16] F6 VCC G6 VSS H6 VCCP F7 SDM_DATA[31] SDM_DATA[30] SDM_DATA[20] < | Table 21. Ball Map Assignment for Intel® IXP422 Network Processor (Sheet 3 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|--------------|------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] | L1 | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | K3 | PCI_AD[17] | L3 | PCI_STOP_N | МЗ | VSS | | J4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | J6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | | | | | | | | | | J21 | EX_ADDR[8] | K21 | VCC | | | | | | J22 | EX_ADDR[16] | K22 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J23 | VCC | K23 | EX_CS_N[0] | L23 | VCC | M23 | EX_CLK | | J24 | EX_ADDR[23] | K24 | EX_CS_N[3] | L24 | EX_CS_N[6] | M24 | EX_DATA[2] | | | EX_CS_N[2] | K25 | VCCP | | EX_DATA[0] | M25 | VSS | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Table 21. Ball Map Assignment for Intel® IXP422 Network Processor (Sheet 4 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|------------|------|--------------|------|-------------------------|------|-------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | P3 | PCI_AD[13] | R3 | PCI_AD[9] | T3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N11 | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | N13 | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS | P14 | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | | | | | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | N23 | VSS | P23 | EX_DATA[6] | R23 | VCCF | T23 | VSS | | N24 | VCC | P24 | EX_DATA[7] | R24 | EX_DATA[12] | T24 | EX_DATA[14] | | N25 | EX DATA[4] | P25 | VCCP | R25 | EX_DATA[12] EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[4] | P26 | EX DATA[9] | R26 | EX_DATA[11] | T26 | EX DATA[13] | | 11/20 | EV_DATA[9] | F20 | EV_DATA[a] | 1120 | EV_DATA[10] | 120 | EV_DATA[13] | Table 21. Ball Map Assignment for Intel® IXP422 Network Processor (Sheet 5 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|-------------|------|-----------|------|-----------| | U1 | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | N/C | | U2 | VCCP | V2 | VSS | W2 | VCCP | Y2 | N/C | | U3 | PCI_AD[0] | V3 | PCI_AD[3] | W3 | N/C | Y3 | N/C | | U4 | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | U5 | N/C | V5 | N/C | W5 | N/C | Y5 | VCCP | | U6 | VCC | V6 | VSS | W6 | N/C | Y6 | ETH_TXEN0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | U21 | VCC | V21 | GPIO[6] | W21 | GPIO[1] | Y21 | RXDATA1 | | U22 | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | | EX_RDY_N[1] | V23 | VCC | W23 | GPIO[8] | Y23 | VCC | | U24 | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | U25 | GPIO[15] | V25 | VCCP | W25 | GPI0[11] | Y25 | VCCP | | | EX_DATA[15] | V26 | EX_RDY_N[3] | | GPIO[12] | Y26 | GPIO[10] | Table 21. Ball Map Assignment for Intel® IXP422 Network Processor (Sheet 6 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|----------------|------|----------------| | AA1 | N/C | AB1 | N/C | AC1 | VSS | AD1 | ETH_TXCLK0 | | AA2 | VCCP | AB2 | N/C | AC2 | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | AA3 | VSS | AB3 | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | AA4 | N/C | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | AA5 | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | ETH_TXDATA1[0] | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | ETH_RXDATA1[3] | | AA8 | VSS | AB8 | ETH_TXDATA1[2] | AC8 | ETH_RXDATA1[2] | AD8 | ETH_RXCLK1 | | AA9 | ETH_TXDATA1[1] | AB9 | ETH_RXDATA1[1] | AC9 | VCC | AD9 | VSS | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | AB13 | N/C | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | AB14 | VCCP | AC14 | VCC | AD14 | N/C | | | | AB15 | N/C | AC15 | N/C | AD15 | N/C | | | | AB16 | VSS | AC16 | N/C | AD16 | VSS | | AA17 | VCC | AB17 | N/C | AC17 | N/C | AD17 | N/C | | AA18 | N/C | AB18 | VCCP | AC18 | VCC | AD18 | N/C | | AA19 | N/C | AB19 | N/C | AC19 | N/C | AD19 | VCCP | | AA20 | VSS | AB20 | N/C | AC20 | N/C | AD20 | N/C | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | N/C | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | ## Table 21. Ball Map Assignment for Intel® IXP422 Network Processor (Sheet 7 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|--------|------|-----------| | AE1 | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | AE2 | VCCP | AF2 | ETH_MDIO | | | | | | AE3 | ETH_COL0 | AF3 | (Reserved) | | | | | | AE4 | ETH_TXEN1 | AF4 | ETH_TXDATA1[3] | | | | | | AE5 | VCCP | AF5 | ETH_TXCLK1 | | | | | | AE6 | ETH_RXDV1 | AF6 | ETH_RXDATA1[0] | | | | | | AE7 | VSS | AF7 | ETH_CRS1 | | | | | | AE8 | ETH_COL1 | AF8 | VSSOSC | | | | | | AE9 | VCCP | AF9 | OSC_IN | | | | | | AE10 | VCCPLL1 | AF10 | VSSOSCP | | | | | | AE11 | VSS | AF11 | OSC_OUT | | | | | | AE12 | VCCPLL2 | AF12 | VCCOSC | | | | | | AE13 | VCCP | AF13 | BYPASS_CLK | | | | | | AE14 | N/C | AF14 | N/C | | | | | | AE15 | VSS | AF15 | N/C | | | | | | AE16 | N/C | AF16 | N/C | | | | | | AE17 | VCCP | AF17 | N/C | | | | | | AE18 | N/C | AF18 | N/C | | | | | | AE19 | VSS | AF19 | N/C | | | | | | AE20 | N/C | AF20 | N/C | | | | | | AE21 | VCCP | AF21 | N/C | | | | | | AE22 | N/C | AF22 | N/C | | | | | | AE23 | VCCP | AF23 | N/C | | | | | | AE24 | JTG_TDI | AF24 | N/C | | | | | | AE25 | VCCP | AF25 | JTG_TMS | | | | | | AE26 | HIGHZ_N | AF26 | JTG_TCK | | | | | | | | | | | | | 101 1 1 1 | NOTE: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Section 4.1, "Functional Signal Definitions" on page 31. Datasheet Datasheet Table 22. Ball Map Assignment for Intel® IXP421 Network Processor (Sheet 1 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | | | | |-------|--------------|------|--------------|------|--------------|------|--------------|--|--|--|--| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | | | | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | | | | | А3 | PCI_GNT_N[3] | В3 | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | | | | | A4 | SDM_DATA[19] | B4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | | | | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | | | | | A6 | SDM_DATA[26] | B6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | | | | | A7 | SDM_DATA[25] | B7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | | | | | A8 | SDM_DATA[23] | B8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | | | | | A9 | SDM_DATA[14] | В9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | | | | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | | | | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | | | | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | | | | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | | | | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | | | | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | | | | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | | | | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | | | | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | | | | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | | | | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | | | | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | | | | | | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | | | | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | | | | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | | | | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | | | | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | C26 | EX_ADDR[13] | D26 | EX_ADDR[17] | | | | | | NOTE: | | | | | | | | | | | | Table 22. Ball Map Assignment for Intel® IXP421 Network Processor (Sheet 2 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|----------------------|------------|------------------------------|-----------|----------------------------|-----------|----------------------| | E1 | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | E2 | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | E3 | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | НЗ | VCC | | E4 | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | E5 | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | E6 | SDM_DATA[16] | F6 | VCC | G6 | VSS | H6 | PCI_REQ_N[3] | | E7 | VCCP | F7 | SDM_DATA[31] | | | | | | E8 | SDM_DATA[30] | F8 | VSS | | | | | | E9 | VSS | F9 | SDM_DATA[17] | | | | | | E10 | SDM_DATA[22] | F10 | VCC | | | | | | E11 | VCCP | | | | | | | | E12 | SDM_DATA[3] | | | | | | | | E13 | VSS | | | | | | | | E14 | SDM_DQM[0] | | | | | | | | E15 | VCCP | | | | | | | | E16 | SDM_BA[0] | | | | | | | | E17 | VSS | F17 | VCC | | | | | | E18 | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | E19 | VCCP | F19 | VSS | | | | | | E20 | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | E21 | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | E22 | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | E23 | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | E24 | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | E25 | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | E26 | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | | NOTE: | Interfaces not being | utilized a | it a system level require ex | ternal pi | ull-up or pull-down resist | tors. For | specific details and | Datasheet Datasheet Table 22. Ball Map Assignment for Intel® IXP421 Network Processor (Sheet 3 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|--------------|------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] | L1 | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | K3 | PCI_AD[17] | L3 | PCI_STOP_N | М3 | VSS | | J4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | J6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | J21 | EX_ADDR[8] | K21 | VCC | | | | | | J22 | EX_ADDR[16] | K22 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J23 | VCC | K23 | EX_CS_N[0] | L23 | VCC | M23 | EX_CLK | | J24 | EX_ADDR[23] | K24 | EX_CS_N[3] | L24 | EX_CS_N[6] | M24 | EX_DATA[2] | | J25 | EX_CS_N[2] | K25 | VCCP | L25 | EX_DATA[0] | M25 | VSS | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Table 22. Ball Map Assignment for Intel® IXP421 Network Processor (Sheet 4 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|------------|------|--------------|------|-------------|------|-------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | P3 | PCI_AD[13] | R3 | PCI_AD[9] | T3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | N11 | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | N13 | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS | P14 | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | N23 | VSS | P23 | EX_DATA[7] | R23 | VCC | T23 | VSS | | N24 | VCC | P24 | EX_DATA[8] | | EX_DATA[12] | T24 | EX_DATA[14] | | N25 | EX_DATA[4] | P25 | VCCP | | EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[5] | P26 | EX_DATA[9] | R26 | EX_DATA[10] | T26 | EX_DATA[13] | Datasheet Datasheet Table 22. Ball Map Assignment for Intel® IXP421 Network Processor (Sheet 5 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|--------------|------|--------------|------|--------------| | U1 | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | HSS_TXCLK0 | | U2 | VCCP | V2 | VSS | W2 | VCCP | Y2 | HSS_RXCLK0 | | U3 | PCI_AD[0] | V3 | PCI_AD[3] | W3 | HSS_RXFRAME0 | Y3 | HSS_TXFRAME1 | | U4 | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | U5 | HSS_TXDATA0 | V5 | HSS_TXFRAME0 | W5 | HSS_TXCLK1 | Y5 | VCCP | | U6 | VCC | V6 | VSS | W6 | HSS_RXFRAME1 | Y6 | ETH_TXEN0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | VCC | V21 | GPIO[6] | | GPIO[1] | Y21 | RXDATA1 | | | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | U23 | EX_RDY_N[1] | V23 | VCC | W23 | GPIO[8] | Y23 | VCC | | U24 | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | | GPIO[15] | V25 | VCCP | W25 | GPIO[11] | Y25 | VCCP | | U26 | EX_DATA[15] | V26 | EX_RDY_N[3] | W26 | GPIO[12] | Y26 | GPIO[10] | Table 22. Ball Map Assignment for Intel® IXP421 Network Processor (Sheet 6 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | | |-------|---------------------------------------------------------------------------------------------------------------------------------|------|----------------|------|----------------|------|----------------|--|--| | AA1 | HSS_RXDATA0 | AB1 | HSS_TXDATA1 | AC1 | VSS | AD1 | ETH_TXCLK0 | | | | AA2 | VCCP | AB2 | HSS_RXDATA1 | AC2 | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | | | AA3 | VSS | AB3 | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | | | AA4 | HSS_RXCLK1 | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | | | AA5 | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | N/C | | | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | N/C | | | | AA8 | VSS | AB8 | N/C | AC8 | N/C | AD8 | N/C | | | | AA9 | N/C | AB9 | N/C | AC9 | VCC | AD9 | VSS | | | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | | | AB13 | UTP_OP_DATA[7] | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | | | AB14 | VCCP | AC14 | VCC | AD14 | UTP_OP_DATA[4] | | | | | | AB15 | UTP_OP_SOC | AC15 | UTP_OP_DATA[1] | AD15 | UTP_OP_DATA[2] | | | | | | AB16 | VSS | AC16 | UTP_OP_FCI | AD16 | VSS | | | | AA17 | VCC | AB17 | UTP_IP_DATA[6] | AC17 | UTP_OP_ADDR[1] | AD17 | UTP_OP_ADDR[3] | | | | AA18 | UTP_IP_FCI | AB18 | VCCP | AC18 | VCC | AD18 | UTP_IP_DATA[7] | | | | AA19 | UTP_IP_ADDR[0] | AB19 | UTP_IP_CLK | AC19 | UTP_IP_DATA[2] | AD19 | VCCP | | | | AA20 | VSS | AB20 | UTP_IP_ADDR[1] | AC20 | UTP_IP_SOC | AD20 | UTP_IP_DATA[1] | | | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | UTP_IP_ADDR[4] | | | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | | | | NOTE: | NOTE: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and | | | | | | | | | Datasheet Datasheet Table 22. Ball Map Assignment for Intel® IXP421 Network Processor (Sheet 7 of 7) | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | VCCP | AF2 | ETH_MDIO | | | | | | ETH_COL0 | AF3 | (Reserved) | | | | | | N/C | AF4 | N/C | | | | | | VCCP | AF5 | N/C | | | | | | N/C | AF6 | N/C | | | | | | VSS | AF7 | N/C | | | | | | N/C | AF8 | VSSOSC | | | | | | VCCP | AF9 | OSC_IN | | | | | | VCCPLL1 | AF10 | VSSOSCP | | | | | | VSS | AF11 | OSC_OUT | | | | | | VCCPLL2 | AF12 | VCCOSC | | | | | | VCCP | AF13 | BYPASS_CLK | | | | | | UTP_OP_DATA[5] | AF14 | UTP_OP_DATA[6] | | | | | | VSS | AF15 | UTP_OP_DATA[3] | | | | | | UTP_OP_FCO | AF16 | UTP_OP_DATA[0] | | | | | | VCCP | AF17 | UTP_OP_CLK | | | | | | UTP_OP_ADDR[2] | AF18 | UTP_OP_ADDR[4] | | | | | | VSS | AF19 | UTP_OP_ADDR[0] | | | | | | UTP_IP_DATA[4] | AF20 | UTP_IP_DATA[5] | | | | | | VCCP | AF21 | UTP_IP_DATA[3] | | | | | | UTP_IP_FCO | AF22 | UTP_IP_DATA[0] | | | | | | VCCP | AF23 | UTP_IP_ADDR[3] | | | | | | JTG_TDI | AF24 | UTP_IP_ADDR[2] | | | | | | VCCP | AF25 | JTG_TMS | | | | | | HIGHZ_N | AF26 | JTG_TCK | | | | | | | ETH_RXDATA0[3] VCCP ETH_COLO N/C VCCP N/C VSS N/C VCCP VCCPLL1 VSS VCCPLL2 VCCP UTP_OP_DATA[5] VSS UTP_OP_FCO VCCP UTP_OP_ADDR[2] VSS UTP_IP_DATA[4] VCCP UTP_IP_FCO VCCP UTP_IP_FCO VCCP UTP_IP_FCO VCCP UTP_IP_TOD | ETH_RXDATA0[3] AF1 VCCP AF2 ETH_COLO AF3 N/C AF4 VCCP AF5 N/C AF6 VSS AF7 N/C AF8 VCCP AF9 VCCPLL1 AF10 VSS AF11 VCCPLL2 AF12 VCCP AF13 UTP_OP_DATA[5] AF14 VSS AF15 UTP_OP_FCO AF16 VCCP AF19 VCCP AF17 UTP_OP_ADDR[2] AF18 VSS AF19 UTP_IP_DATA[4] AF20 VCCP AF23 UTP_IP_FCO AF22 VCCP AF23 JTG_TDI AF24 VCCP AF25 | ETH_RXDATA0[3] AF1 ETH_RXDATA0[2] VCCP AF2 ETH_MDIO ETH_COL0 AF3 (Reserved) N/C AF4 N/C VCCP AF5 N/C N/C AF6 N/C VSS AF7 N/C N/C AF8 VSSOSC VCCP AF9 OSC_IN VCCPLL1 AF10 VSSOSCP VSS AF11 OSC_OUT VCCPLL2 AF12 VCCOSC VCCP AF13 BYPASS_CLK UTP_OP_DATA[5] AF14 UTP_OP_DATA[6] VSS AF15 UTP_OP_DATA[3] UTP_OP_FCO AF16 UTP_OP_DATA[0] VCCP AF17 UTP_OP_ADDR[4] VSS AF19 UTP_OP_ADDR[4] VSS AF19 UTP_OP_ADDR[0] UTP_IP_DATA[5] AF20 UTP_IP_DATA[5] VCCP AF21 UTP_IP_DATA[3] UTP_IP_DATA[0] VCCP AF23 UTP_IP_ADDR[3] | ETH_RXDATA0[3] | ETH_RXDATA0[3] AF1 ETH_RXDATA0[2] VCCP AF2 ETH_MDIO ETH_COL0 AF3 (Reserved) N/C AF4 N/C VCCP AF5 N/C N/C AF6 N/C VSS AF7 N/C N/C AF8 VSSOSC VCCP AF9 OSC_IN VCCPLL1 AF10 VSSOSCP VSS AF11 OSC_OUT VCCPLL2 AF12 VCCOSC VCCP AF3 BYPASS_CLK UTP_OP_DATA[5] AF14 UTP_OP_DATA[6] VSS AF15 UTP_OP_DATA[0] VCCP AF17 UTP_OP_CLK UTP_OP_ADDR[2] AF18 UTP_OP_ADDR[4] VSS AF19 UTP_IP_DATA[5] VCCP AF2 UTP_IP_DATA[3] UTP_IP_FCO AF22 UTP_IP_DATA[0] VCCP AF23 UTP_IP_DATA[0] VCCP AF24 UTP_IP_DATA[0] VCCP AF25 UTP_IP_ADDR[2] VCCP AF25 UTP_IP_DATA[0] VCCP AF26 UTP_IP_DATA[0] VCCP AF27 UTP_IP_DATA[0] VCCP AF28 UTP_IP_DATA[0] VCCP AF29 | ETH_RXDATA0[3] | Ball Map Assignment for Intel<sup>®</sup> IXP420 and Intel<sup>®</sup> IXC1100 Network Processor (Sheet 1 of 7) Table 23. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | |-------|--------------------------------------------------------------------------------------------------------------------------------|------|--------------|------|--------------|------|--------------|--| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | | A3 | PCI_GNT_N[3] | В3 | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | | A4 | SDM_DATA[19] | B4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | | A6 | SDM_DATA[26] | B6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | | A7 | SDM_DATA[25] | B7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | | A8 | SDM_DATA[23] | B8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | | A9 | SDM_DATA[14] | В9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | | | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | | EX_ADDR[13] | D26 | EX_ADDR[17] | | | NOTE: | OTE: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and | | | | | | | | requirements, see Section 4.1, "Functional Signal Definitions" on page 31. Table 23. Ball Map Assignment for Intel<sup>®</sup> IXP420 and Intel<sup>®</sup> IXC1100 Network Processor (Sheet 2 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|------|--------------|------|--------------|--| | E1 | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | | E2 | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | | E3 | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | НЗ | VCC | | | E4 | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | | E5 | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | | E6 | SDM_DATA[16] | F6 | VCC | G6 | VSS | H6 | PCI_REQ_N[3] | | | E7 | VCCP | F7 | SDM_DATA[31] | | | | | | | E8 | SDM_DATA[30] | F8 | VSS | | | | | | | E9 | VSS | F9 | SDM_DATA[17] | | | | | | | E10 | SDM_DATA[22] | F10 | VCC | | | | | | | E11 | VCCP | | | | | | | | | E12 | SDM_DATA[3] | | | | | | | | | E13 | VSS | | | | | | | | | E14 | SDM_DQM[0] | | | | | | | | | E15 | VCCP | | | | | | | | | E16 | SDM_BA[0] | | | | | | | | | E17 | VSS | F17 | VCC | | | | | | | E18 | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | | E19 | VCCP | F19 | VSS | | | | | | | E20 | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | | E21 | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | | E22 | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | | E23 | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | | E24 | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | | E25 | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | | E26 | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | | | NOTE: | NOTE: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Section 4.1, "Functional Signal Definitions" on page 31. | | | | | | | | Table 23. Ball Map Assignment for Intel<sup>®</sup> IXP420 and Intel<sup>®</sup> IXC1100 Network Processor (Sheet 3 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|--------------|------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] | L1 | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | K3 | PCI_AD[17] | L3 | PCI_STOP_N | МЗ | VSS | | J4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | J6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | | | | | | | | | | J21 | EX_ADDR[8] | K21 | VCC | | | | | | J22 | EX_ADDR[16] | K22 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J23 | VCC | K23 | EX_CS_N[0] | L23 | VCC | M23 | EX_CLK | | J24 | EX_ADDR[23] | K24 | EX_CS_N[3] | L24 | EX_CS_N[6] | M24 | EX_DATA[2] | | J25 | EX_CS_N[2] | K25 | VCCP | L25 | EX_DATA[0] | M25 | VSS | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Table 23. Ball Map Assignment for Intel<sup>®</sup> IXP420 and Intel<sup>®</sup> IXC1100 Network Processor (Sheet 4 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|------------|------|--------------|------|-------------|------|-------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | P3 | PCI_AD[13] | R3 | PCI_AD[9] | T3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N11 | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | N13 | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS | P14 | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | | | | | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | N23 | VSS | P23 | EX_DATA[7] | R23 | VCC | T23 | VSS | | N24 | VCC | P24 | EX_DATA[8] | R24 | EX_DATA[12] | T24 | EX_DATA[14] | | N25 | EX_DATA[4] | P25 | VCCP | R25 | EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[5] | P26 | EX_DATA[9] | R26 | EX_DATA[10] | T26 | EX_DATA[13] | Table 23. Ball Map Assignment for Intel<sup>®</sup> IXP420 and Intel<sup>®</sup> IXC1100 Network Processor (Sheet 5 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|-------------|------|-----------|------|-----------| | U1 | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | N/C | | U2 | VCCP | V2 | VSS | W2 | VCCP | Y2 | N/C | | U3 | PCI_AD[0] | V3 | PCI_AD[3] | W3 | N/C | Y3 | N/C | | U4 | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | U5 | N/C | V5 | N/C | W5 | N/C | Y5 | VCCP | | U6 | VCC | V6 | VSS | W6 | N/C | Y6 | ETH_TXEN0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | _ | VCC | V21 | GPIO[6] | | GPIO[1] | Y21 | RXDATA1 | | | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | | EX_RDY_N[1] | V23 | VCC | | GPIO[8] | Y23 | VCC | | U24 | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | | GPIO[15] | V25 | VCCP | | GPIO[11] | Y25 | VCCP | | | EX_DATA[15] | V26 | EX_RDY_N[3] | | GPIO[12] | Y26 | GPIO[10] | Ball Map Assignment for $\rm Intel^{\it @}$ IXP420 and $\rm Intel^{\it @}$ IXC1100 Network Processor (Sheet 6 of 7) Table 23. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|----------------------|------------|-----------------------------|-----------|----------------------------|-----------|----------------------| | AA1 | N/C | AB1 | N/C | AC1 | VSS | AD1 | ETH_TXCLK0 | | AA2 | VCCP | AB2 | N/C | AC2 | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | AA3 | VSS | AB3 | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | AA4 | N/C | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | AA5 | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | ETH_TXDATA1[0] | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | ETH_RXDATA1[3] | | AA8 | VSS | AB8 | ETH_TXDATA1[2] | AC8 | ETH_RXDATA1[2] | AD8 | ETH_RXCLK1 | | AA9 | ETH_TXDATA1[1] | AB9 | ETH_RXDATA1[1] | AC9 | VCC | AD9 | VSS | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | AB13 | N/C | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | AB14 | VCCP | AC14 | VCC | AD14 | N/C | | | | AB15 | N/C | AC15 | N/C | AD15 | N/C | | | | AB16 | VSS | AC16 | N/C | AD16 | VSS | | AA17 | VCC | AB17 | N/C | AC17 | N/C | AD17 | N/C | | AA18 | N/C | AB18 | VCCP | AC18 | VCC | AD18 | N/C | | AA19 | N/C | AB19 | N/C | AC19 | N/C | AD19 | VCCP | | AA20 | VSS | AB20 | N/C | AC20 | N/C | AD20 | N/C | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | N/C | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | | NOTE: | Interfaces not being | utilized a | t a system level require ex | ternal pu | ull-up or pull-down resist | tors. For | specific details and | requirements, see Section 4.1, "Functional Signal Definitions" on page 31. # Table 23. Ball Map Assignment for Intel<sup>®</sup> IXP420 and Intel<sup>®</sup> IXC1100 Network Processor (Sheet 7 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|--------|------|--------| | AE1 | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | AE2 | VCCP | AF2 | ETH_MDIO | | | | | | AE3 | ETH_COL0 | AF3 | (Reserved) | | | | | | AE4 | ETH_TXEN1 | AF4 | ETH_TXDATA1[3] | | | | | | AE5 | VCCP | AF5 | ETH_TXCLK1 | | | | | | AE6 | ETH_RXDV1 | AF6 | ETH_RXDATA1[0] | | | | | | AE7 | VSS | AF7 | ETH_CRS1 | | | | | | AE8 | ETH_COL1 | AF8 | VSSOSC | | | | | | AE9 | VCCP | AF9 | OSC_IN | | | | | | AE10 | VCCPLL1 | AF10 | VSSOSCP | | | | | | AE11 | VSS | AF11 | OSC_OUT | | | | | | AE12 | VCCPLL2 | AF12 | VCCOSC | | | | | | AE13 | VCCP | AF13 | BYPASS_CLK | | | | | | AE14 | N/C | AF14 | N/C | | | | | | AE15 | VSS | AF15 | N/C | | | | | | AE16 | N/C | AF16 | N/C | | | | | | AE17 | VCCP | AF17 | N/C | | | | | | AE18 | N/C | AF18 | N/C | | | | | | AE19 | VSS | AF19 | N/C | | | | | | AE20 | N/C | AF20 | N/C | | | | | | AE21 | VCCP | AF21 | N/C | | | | | | AE22 | N/C | AF22 | N/C | | | | | | AE23 | VCCP | AF23 | N/C | | | | | | AE24 | JTG_TDI | AF24 | N/C | | | | | | AE25 | VCCP | AF25 | JTG_TMS | | | | | | AE26 | HIGHZ_N | AF26 | JTG_TCK | | | | | NOTE: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Section 4.1, "Functional Signal Definitions" on page 31. ## 4.4 Package Thermal Specifications The thermal characterization parameter "YJT" is proportional to the temperature difference between the top, center of the package and the junction temperature. This can be a useful value for verifying device temperatures in an actual environment. By measuring the package of the device, the junction temperature can be estimated, if the thermal characterization parameter has been measured under similar conditions. The use of $\Psi$ JT should not be confused with $\Theta$ jc, which is the thermal resistance from the device junction to the external surface of the package or case nearest the die attachment — as the case is held at a constant temperature. Case temperature = Junction Temperature - ( $$\Psi$$ JT \* Power Dissipation) $$T_{JC} = T_J - (\Psi$$ JT \* Power Dissipation) The case temperature can then be monitored to make sure that the maximum junction temperature is not violated. Examples are given in the following sections. **Note:** For more information on \( \Psi\) T, refer to the EIA/JEDEC Standard 51-2, Section 4. ## 4.4.1 Commercial Temperature "Commercial" temperature range is defined in terms of the ambient temperature range, which is specified as 0° C to 70° C. The maximum power (P) is 2.4 W and the maximum junction temperature (T<sub>j</sub>) is 115 ° C. Ψ<sub>JT</sub> for commercial temperature is 0.89° C/W. Using the preceding junction-temperature formula, the commercial temperature for a 266-MHz part — assuming a maximum power of 2 W — would be: $$T_{JC} = 115^{\circ} \text{ C} - (0.89 * 2.0)$$ $T_{JC} = 113.22^{\circ} \text{ C}$ ### 4.4.2 Extended Temperature "Extended" temperature range is defined in terms of the ambient temperature range, which is specified as $-40^{\circ}$ C to $85^{\circ}$ C. The maximum power (P) is 2.4 W and the maximum junction temperature (T<sub>i</sub>) is $115^{\circ}$ C. $\Psi$ JT for extended temperature is 0.32° C/W. Using the preceding junction-temperature formula, the industrial temperature for a 533-MHz part — assuming a maximum power of 2.4 W — would be: ``` T_{JC} = 115^{\circ} \text{ C} - (0.32 * 2.4) T_{JC} = 114.23^{\circ} \text{ C} ``` ## 5.0 Electrical Specifications ## 5.1 Absolute Maximum Ratings | Parameter | Maximum Rating | |--------------------------------------------------|------------------| | Ambient Air Temperature (Extended) | -40° C to 85° C | | Ambient Air Temperature (Commercial) | 0° C to 70° C | | Supply Voltage Core | -0.3 V to 2.1 V | | Supply Voltage I/O | -0.3 V to 3.6 V | | Supply Voltage Oscillator (V <sub>CCOSC</sub> ) | -0.3 V to 2.1 V | | Supply Voltage Oscillator (V <sub>CCOSCP</sub> ) | -0.3 V to 3.6 V | | Supply Voltage PLL (V <sub>CCPLL1</sub> ) | -0.3 V to 2.1 V | | Supply Voltage PLL (V <sub>CCPLL2</sub> ) | -0.3 V to 2.1 V | | Voltage On Any I/O Ball | -0.3 V to 3. 6V | | Storage Temperature | -55° C to 125° C | Warning: Stressing the device beyond the "absolute maximum ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "operating conditions" is not recommended and extended exposure beyond the "operating conditions" may affect device reliability. ## 5.2 V<sub>CCPLL1</sub>, V<sub>CCPLL2</sub>, V<sub>CCOSCP</sub>, V<sub>CCOSC</sub> Pin Requirements To reduce voltage-supply noise on the analog sections of the Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors, the phase-lock loop circuits ( $V_{CCPLL1}$ , $V_{CCPLL2}$ ) and oscillator circuit ( $V_{CCOSCP}$ , $V_{CCOSC}$ ) require isolated voltage supplies. The filter circuits for each supply are shown in the following sections. ## 5.2.1 V<sub>CCPLL1</sub> Requirement A parallel combination of a 10-nF capacitor — for bypass — and a 200-nF capacitor — for a first-order filter with a cut-off frequency below 30 MHz — must be connected to the $V_{CCPLL1}$ pin of the Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors. The ground of both capacitors should be connected to the nearest $V_{SS}$ supply pin. Both capacitors should be located less than 0.5 inch away from the $V_{CCPLL1}$ pin and the associated $V_{SS}$ pin. In order to achieve the 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. ### Figure 8. V<sub>CCPLL1</sub> Power Filtering Diagram ### 5.2.2 V<sub>CCPLL2</sub> Requirement A parallel combination of a 10-nF capacitor — for bypass — and a 200-nF capacitor — for a first-order filter with a cut-off frequency below 30 MHz — must be connected to the $V_{CCPLL2}$ pin of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. The ground of both capacitors should be connected to the nearest $V_{SS}$ supply pin. Both capacitors should be located less than 0.5 inch away from the $V_{CCPLL2}$ pin and the associated $V_{SS}$ pin. In order to achieve the 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. ### Figure 9. V<sub>CCPLL2</sub> Power Filtering Diagram ## 5.2.3 V<sub>CCOSCP</sub> Requirement A single 170-nF capacitor must be connected between the $V_{CCP\_OSC}$ pin and $V_{SSP\_OSC}$ pin of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. This capacitor value provides both bypass and filtering. When 170 nF is an inconvenient size, capacitor values between 150 nF to 200 nF could be used with little adverse effects, assuming that the effective series resistance of the 200-nF capacitor is under 50 m $\Omega$ In order to achieve a 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. $V_{SSP\_OSC}$ consists of two pins, AD10 and AF10. Ensure that both pins are connected as shown in Figure 10. ### Figure 10. V<sub>CCOSCP</sub> Power Filtering Diagram ## 5.2.4 V<sub>CCOSC</sub> Requirement A parallel combination of a 10-nF capacitor — for bypass — and a 200-nF capacitor — for a first-order filter with a cut-off frequency below 33 MHz — must be connected to both of the $V_{CCOSC}$ pins of the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. The grounds of both capacitors should be connected to the $V_{SSOSC}$ supply pin. Both capacitors should be located less than 0.5 inch away from the $V_{CCOSC}$ pin and the associated $V_{SSOSC}$ pin. In order to achieve a 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. ### Figure 11. V<sub>CCOSC</sub> Power Filtering Diagram ## 5.3 RCOMP Pin Requirements Figure 12 shows the requirements for the RCOMP pin. ### Figure 12. RCOMP Pin External Resistor Requirements ## 5.4 DC Specifications ## **5.4.1 Operating Conditions** ### **Table 24.** Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Units | Notes | |---------------------|----------------------------------------------------|-------|------|-------|-------|-------| | V <sub>CCP</sub> | Voltage supplied to the I/O. | 3.135 | 3.3 | 3.465 | V | | | V <sub>CC</sub> | Voltage supplied to the internal logic. | 1.235 | 1.3 | 1.365 | V | | | V <sub>ccosc</sub> | Voltage supplied to the internal oscillator logic. | 1.235 | 1.3 | 1.365 | V | | | V <sub>CCOSCP</sub> | Voltage supplied to the oscillator I/O. | 3.135 | 3.3 | 3.465 | V | | | V <sub>CCPLL1</sub> | Voltage supplied to the analog phase-lock loop. | 1.235 | 1.3 | 1.365 | V | | | V <sub>CCPLL2</sub> | Voltage supplied to the analog phase-lock loop. | 1.235 | 1.3 | 1.365 | V | | ### 5.4.2 PCI DC Parameters ### Table 25. PCI DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |--------------------|-------------------------------|----------------------------|----------------------|------|----------------------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 0.6 V <sub>CCP</sub> | | | V | 3 | | V <sub>IL</sub> | Input-low voltage | | | | 0.3 V <sub>CCP</sub> | V | 3 | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -500 μA | 0.9 V <sub>CCP</sub> | | | V | 3 | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 1500 μA | | | 0.1 V <sub>CCP</sub> | V | 3 | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | 1, 3 | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 2, 3 | | C <sub>OUT</sub> | I/O or output pin capacitance | | | 5 | | pF | 2,3 | | C <sub>IDSEL</sub> | IDSEL-pin capacitance | | | 5 | | pF | 2,3 | | L <sub>PIN</sub> | Pin inductance | | | 20 | | nΗ | 2,3 | #### **NOTES** - 1. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tri-state outputs. - 2. These values are typical values seen by the manufacturing process and are not tested. - 3. For additional information, see the PCI Local Bus Specification, Revision 2.2. ### 5.4.3 USB v 1.1 DC Parameters ### Table 26. USB v1.1 DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|-------------------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | ٧ | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> =<br>-6.1 * V <sub>OH</sub> mA | 2.8 | | | ٧ | | | V <sub>OL</sub> | Output-low voltage | IOUT =<br>6.1 * V <sub>OH</sub> mA | | | 0.3 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | ### NOTES: 1. These values are typical values seen by the manufacturing process and are not tested. #### 5.4.4 **UTOPIA-2 DC Parameters** #### Table 27. **UTOPIA-2 DC Parameters** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |------------------|--------------------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -8 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 8 mA | | | 0.5 | V | | | I <sub>OH</sub> | Output current at high voltage | V <sub>OH</sub> > 2.4 V | -8 | | | mA | | | I <sub>OL</sub> | Output current at low voltage | V <sub>OL</sub> < 0.5 V | 8 | | | mA | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | 1 | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 2 | | C <sub>OUT</sub> | I/O or output pin capacitance | | | 5 | | pF | 2 | #### NOTES: - Input leakage currents include hi-Z output leakage for all bidirectional buffers with tri-state outputs. These values are typical values seen by the manufacturing process and are not tested. #### 5.4.5 **MII/RMII DC Parameters** #### Table 28. **MII/RMII DC Parameters** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|--------------------------------|----------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4mA | | | 0.4 | V | | | I <sub>OH</sub> | Output current at high voltage | V <sub>OH</sub> > 2.4 V | -8 | | | mA | | | I <sub>OL</sub> | Output current at low voltage | V <sub>OL</sub> < 0.4 V | 8 | | | mA | | | I <sub>IL</sub> | Input-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | ### NOTES: 1. These values are typical values seen by the manufacturing process and are not tested. #### 5.4.6 **MDI DC Parameters** #### Table 29. **MDI DC Parameters** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |---------------------|-----------------------|----------------------------------------|------|------|------|-------|-------| | $V_{IH}$ | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | | C <sub>INMDIO</sub> | Input-pin capacitance | | | 5 | | pF | 1 | #### 5.4.7 **SDRAM Bus DC Parameters** #### Table 30. **SDRAM Bus DC Parameters** | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |--------------------|------------------------|----------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | 1 | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | 2 | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -5 | | 5 | μΑ | | | I <sub>OL</sub> | Output-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -5 | | 5 | μA | | | C <sub>INCLK</sub> | Input-pin capacitance | | | 4 | | pF | 3 | | C <sub>IO</sub> | I/O-pin capacitance | | | 5 | | pF | 3 | ### NOTES: <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. V<sub>IH</sub> overshoot: V<sub>IH</sub> (MAX) = V<sub>CCP</sub> + 2 V for a pulse width ≤ 3 ns, and the pulse width cannot be greater than one third of the cycle rate. V<sub>IL</sub> undershoot: V<sub>IL</sub> (MIN) = -2 V for a pulse width ≤ 3 ns cannot be exceeded. These values are typical values seen by the manufacturing process and are not tested. ## **5.4.8 Expansion Bus DC Parameters** ### Table 31. Expansion Bus DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | 1 | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4mA | | | 0.4 | V | 1 | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 2 | #### NOTES: - 1. Test conditions were a 70 pF load to ground. - 2. These values are typical values seen by the manufacturing process and are not tested. ### 5.4.9 High-Speed, Serial Interface 0 DC Parameters ### Table 32. High-Speed, Serial Interface 0 DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -8 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 8 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | #### NOTES ## 5.4.10 High-Speed, Serial Interface 1 DC Parameters ### Table 33. High-Speed, Serial Interface 1 DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|----------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -8 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 8 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | ### NOTES: <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. ## 5.4.11 High-Speed UART DC Parameters ### Table 34. High-Speed UART DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | #### **NOTES** ### 5.4.12 Console UART DC Parameters ### Table 35. Console UART DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|----------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | $V_{IL}$ | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | #### NOTES <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. ## 5.4.13 **GPIO DC Parameters** ### Table 36. GPIO DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|---------------------------------------------|----------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage for GPIO 0 to GPIO 13 | I <sub>OUT</sub> = -16 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage for GPIO 0 to GPIO 13 | I <sub>OUT</sub> = 16 mA | | | 0.4 | V | | | V <sub>OH</sub> | Output-high voltage for GPIO 14 and GPIO 15 | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage for GPIO 14 and GPIO 15 | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | | ### 5.4.14 JTAG DC Parameters ### Table 37. JTAG DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|----------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | #### NOTES ### 5.4.15 Reset DC Parameters ### Table 38. PWRON\_Reset \_N Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|--------------------|------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 1.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.3 | V | | <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. ## 5.5 AC Specifications ## 5.5.1 Clock Signal Timings # 5.5.1.1 Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane Processors' Clock Timings ### Table 39. Devices' Clock Timings | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | 0.8 | V | | | T <sub>FREQUENCY</sub> | Clock frequency for Intel <sup>®</sup> IXP4XX<br>Product Line and Intel <sup>®</sup> IXC1100<br>Control Plane processors crystal or<br>oscillator. | | 33.33 | | MHz | 1, 4 | | $\triangle_{FREQUENCY}$ | Clock tolerance over -40° C to 85° C. | -50 | | 50 | ppm | | | C <sub>IN</sub> | Pin capacitance of Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors' inputs. | | 5 | | pF | | | C <sub>SHUNT</sub> | C <sub>SHUNT</sub> is a crystal parameter sometimes referred to as the holder capacitance. | 2 | 3 | 4 | pF | | | C <sub>1</sub> | Load capacitance | | | | pF | 2 | | C <sub>2</sub> | Load capacitance | | | | pF | 2 | | T <sub>DC</sub> | Duty cycle | 35 | 50 | 65 | % | 3 | #### NOTES: <sup>1.</sup> This value could be an oscillator input or a series resonant frequency from a crystal. If used as an oscillator input, tie to the crystal input pin and leave the crystal output pin disconnected. <sup>2.</sup> Use the component values recommended by the crystal manufacturer. <sup>3.</sup> This parameter applies when driving the clock input with an oscillator. <sup>4.</sup> The reference-clock input slope should not exceed more than 2.5 V/nS to ensure proper PLL operation. Figure 13. Typical Connection to a Crystal Figure 14. Typical Connection to an Oscillator ## 5.5.1.2 PCI Clock Timings ### Table 40. PCI Clock Timings | Symbol | Parameter | 33 MHZ | | 66 MHZ | | Units | Notes | |---------------------------|-----------------------------------------------|--------|------|--------|------|--------|-------| | | Parameter | Min. | Max. | Min. | Max. | Ullits | Notes | | T <sub>PERIODPCICLK</sub> | Clock period for PCI Clock | 30 | | 15 | | ns | | | T <sub>CLKHIGH</sub> | PCI Clock high time | 11 | | 6 | | ns | | | T <sub>CLKLOW</sub> | PCI Clock low time | 11 | | 6 | | ns | | | T <sub>RISE/FALL</sub> | Rise and fall time requirements for PCI Clock | | 2 | | 2 | ns | | ## 5.5.1.3 MII/RMII Clock Timings ### Table 41. MII/RMII Clock Timings | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |----------------------------|---------------------------------------------------------------------------|------|------|------|-------|-------| | T <sub>period100Mbit</sub> | Clock period for Tx and Rx clock when operating in RMII mode of operation | | 50 | 50 | MHz | | | T <sub>period100Mbit</sub> | Clock period for Tx and Rx Ethernet clocks | | 25 | 25 | MHz | | | T <sub>period10Mbit</sub> | Clock period for Tx and Rx Ethernet clocks | | 2.5 | 2.5 | MHz | | | T <sub>duty</sub> | Duty cycle for Tx and Rx Ethernet clocks | 35 | 50 | 65 | % | | | T <sub>rise/fall</sub> | Rise and fall time requirements for Tx and Rx Ethernet clocks | | | 2 | ns | | ## 5.5.1.4 UTOPIA-2 Clock Timings ### Table 42. UTOPIA-2 Clock Timings | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |------------------------|---------------------------------------------------------------|------|------|------|-------|-------| | T <sub>period</sub> | Clock period for Tx and Rx UTOPIA-2 clocks | | | 33 | MHz | | | T <sub>duty</sub> | Duty cycle for Tx and Rx UTOPIA-2 clocks | 40 | 50 | 60 | % | | | T <sub>rise/fall</sub> | Rise and fall time requirements for Tx and Rx UTOPIA-2 clocks | | | 2 | ns | | ## 5.5.1.5 Expansion Bus Clock Timings ### Table 43. Expansion Bus Clock Timings | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |------------------------|---------------------------------------------------------|------|------|------|-------|-------| | T <sub>period</sub> | Clock period for expansion-bus clock | | | 66 | MHz | | | T <sub>duty</sub> | Duty cycle for expansion-bus clock | 40 | 50 | 60 | % | | | T <sub>rise/fall</sub> | Rise and fall time requirements for expansion-bus clock | | | 2 | ns | | ## 5.5.2 Bus Signal Timings The AC timing waveforms are shown in the following sections. ### 5.5.2.1 PCI ### Figure 15. PCI Output Timing **NOTE:** $V_{HI} = 0.6 V_{CC}$ and $V_{LOW} = 0.2 V_{CC}$ Figure 16. PCI Input Timing ### Table 44. PCI Bus Signal Timings | Cumbal | Parameter | 33 N | ИНZ | 66 N | ИНZ | Units | Notes | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|-------|------------------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | Notes | | T <sub>clk2outb</sub> | Clock to output for all bused signals. This is the PCI_AD[31:0], PCI_CBE_N [3:0], PCI_PAR, PCI_FRAME_N, PCI_IRDY_N, PCI_TRDY_N, PCI_TRDY_N, PCI_DEVSEL_N, PCI_PERR_N, PCI_SERR_N | 2 | 11 | 1 | 6 | ns | 1, 2, 5, 7, 8 | | T <sub>clk2out</sub> | Clock to output for all point-to-point signals. This is the PCI_GNT_N and PCI_REQ_N(0) only. | 2 | 12 | 1 | 6 | ns | 1, 2, 5,<br>7, 8 | | T <sub>setupb</sub> | Input setup time for all bused signals. This is the PCI_AD[31:0], PCI_CBE_N [3:0], PCI_PAR, PCI_FRAME_N, PCI_IRDY_N, PCI_TRDY_N, PCI_TRDY_N, PCI_DEVSEL_N, PCI_PERR_N, PCI_SERR_N | 7 | | 3 | | ns | 4, 6, 7, 8 | | T <sub>setup</sub> | Input setup time for all point-to-point signals. This is the PCI_REQ_N and PCI_GNT_N(0) only. | 10, 12 | | 5 | | ns | 4, 7, 8 | | T <sub>hold</sub> | Input hold time from clock. | 0 | | 0 | | ns | 4, 7, 8 | | T <sub>rst-off</sub> | Reset active-to-output float delay | | 40 | | 40 | ns | 5, 6, 7,<br>8 | #### NOTES: - 1. See the timing measurement conditions. - 2. Parts compliant to the 3.3 V signaling environment. - 3. REQ# and GNT# are point-to-point signals and have different output valid delay and input setup times than do bused signals. GNT# has a setup of 10 ns for 33 MHz and 5 ns for 66 MHz; REQ# has a setup of 12 ns for 33 MHz and 5 ns for 66 MHz. - 4. RST# is asserted and de-asserted asynchronously with respect to CLK. - 5. All PCI outputs must be asynchronously driven to a tri-state value when RST# is active. - 6. Setup time applies only when the device is not driving the pin. Devices cannot drive and receive signals at the same time. - 7. Timing was tested with a 70-pF capacitor to ground. - 8. For additional information, see the PCI Local Bus Specification, Revision 2.2. ### **5.5.2.2 USB V1.1 Interface** For timing parameters, see the USB v 1.1 specification. The Intel $^{\circledR}$ IXP4XX Product Line and Intel $^{\circledR}$ IXC1100 Control Plane processors' USB v 1.1 interface is a device or function controller only. The Intel $^{\circledR}$ IXP4XX Product Line and Intel $^{\circledR}$ IXC1100 Control Plane processors' USB v 1.1 interface cannot be line-powered. ### 5.5.2.3 **UTOPIA-2** ### Figure 17. UTOPIA-2 Input Timings ### **Table 45. UTOPIA-2 Input Timings Values** | Symbol | Parameter | Min. | Max. | Units | Notes | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>setup</sub> | Input setup prior to rising edge of clock. Inputs included in this timing are UTP_IP_DATA[7:0], UTP_IP_SOC, AND UTP_IP_FCI, and UTP_OP_FCI. | 8 | | ns | | | T <sub>hold</sub> | Input hold time after the rising edge of the clock. Inputs included in this timing are UTP_IP_DATA[7:0], UTP_IP_SOC, and UTP_IP_FCI, and UTP_OP_FCI. | 1 | | ns | | ### Figure 18. UTOPIA-2 Output Timings ### Table 46. UTOPIA-2 Output Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>clk2out</sub> | Rising edge of clock to signal output. Outputs included in this timing are UTP_IP_DATA[3:0], UTP_OP_SOC, UTP_OP_FCO, UTP_IP_FCO, UTP_OP_DATA[7:0], and UTP_OP_ADDR[3:0]. | | 17 | ns | 1 | | T <sub>holdout</sub> | Signal output hold time after the rising edge of the clock. Outputs included in this timing are UTP_IP_DATA[3:0], UTP_OP_SOC, UTP_OP_FCO, UTP_IP_FCO, UTP_OP_DATA[7:0], and UTP_OP_ADDR[3:0]. | 1 | | ns | 1 | ### NOTES: 1. Timing was tested with a 70-pF capacitor to ground. ### 5.5.2.4 MII/RMII ### Figure 19. MII/RMII Output Timings ### Table 47. MII/RMII Output Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------|----------------------------------------------------|------|------|-------|-------| | T <sub>1</sub> | Clock to output delay for ETH_TXDATA and ETH_TXEN. | 0 | 17 | ns | 1 | | T <sub>2</sub> | ETH_TXDATA and ETH_TXEN hold time after ETH_TXCLK. | 2 | | ns | | #### NOTES: ### Figure 20. MII/RMII Input Timings These values satisfy the RMII timing requirements, therefore satisfying the MII specification requirement of 0 ns to 25 ns clock to output delay. ### Table 48. MII/RMII Input Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------|----------------------------------------------------------------------|------|------|-------|-------| | T <sub>3</sub> | ETH_RXDATA and ETH_RXDV setup time prior to rising edge of ETH_RXCLK | 5.5 | | ns | 1, 2 | | T <sub>4</sub> | ETH_RXDATA and ETH_RXDV hold time after the rising edge of ETH_RXCLK | 0 | | ns | 1, 2 | #### NOTES: - 1. These values meet the RMII timing requirements, satisfying the 10-ns setup and hold time requirements necessary for the MII specification. - 2. Timing tests were performed with a 70-pF capacitor to ground. ### 5.5.2.5 MDIO ### Figure 21. MDIO Output Timings ### Figure 22. MDIO Input Timings ### Table 49. MDIO Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |--------|-------------------------------------------------------------------------------|------|----------------------|-------|-------| | T1 | ETH_MDIO, clock to output timing with respect to rising edge of ETH_MDC clock | | ETH_MDC/2<br>+ 10 ns | ns | | | T2 | ETH_MDIO output hold timing after the rising edge of ETH_MDC clock | 10 | | ns | | | Т3 | ETH_MDIO input setup prior to rising edge of ETH_MDC clock | 2 | | ns | | | T4 | ETH_MDIO hold time after the rising edge of ETH_MDC clock | 0 | | ns | | | T5 | ETH_MDC clock period | 125 | 500 | ns | 1 | #### NOTE ### 5.5.2.6 SDRAM Bus ### Figure 23. SDRAM Input Timings ### Table 50. SDRAM Input Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |--------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>setup</sub> | Input setup prior to rising edge of clock. Inputs included in this timing are SDM_DQ[31:0] (during a read operation). | 1.4 | | ns | | | T <sub>hold</sub> | Input hold time after the rising edge of the clock. Inputs included in this timing are SDM_DQ[31:0] (during a read operation). | 1.5 | | ns | | <sup>1.</sup> This parameter is not tested and is guaranteed by design. Figure 24. SDRAM Output Timings Table 51. SDRAM Output Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>clk2out</sub> | Rising edge of clock-to-signal output. Outputs included in this timing are SDM_ADDR[12:0], SDM_BA[1:0], SDM_DQM[3:0], SDM_CKE, SDM_WE_N, SDM_CS_N[1:0], SDM_CAS_N, SDM_RAS_N, SDM_DQ[31:0] (during a write operation). | | 5.5 | ns | 1 | | T <sub>holdout</sub> | Signal output hold time after the rising edge of the clock. Outputs included in this timing are SDM_DQ[31:0] (during a write operation). | 1.5 | | ns | 1 | #### NOTES ## 5.5.2.7 Expansion Bus Figure 25. Intel Multiplexed Mode <sup>1.</sup> Timing test were performed with a 70-pF load to ground. ### Table 52. Intel Multiplexed Mode Values | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------|-----------------------------------------------------------------|------|------|-------|---------| | Talepulse | Pulse width of ALE (ADDR is valid at the rising edge of ALE) | Т | 4T | ns | 1, 7 | | Tale2addrhold | Valid address hold time after from falling edge of ALE | Т | Т | ns | 1, 2, 7 | | Tdval2valwrt | Write data valid prior to WR_N falling edge | Т | 4T | ns | 3, 7 | | Twrpulse | Pulse width of the WR_N | Т | 16T | ns | 4, 7 | | Tdholdafterwr | Valid data after the rising edge of WR_N | Т | 4T | ns | 5, 7 | | Tale2valcs | Valid chip select after the falling edge of ALE | Т | 4T | ns | 7 | | Trdsetup | Data valid required before the rising edge of RD_N | 3 | | ns | | | Trdhold | Data hold required after the rising edge of RD_N | 0 | | ns | | | Trecov | Time needed between successive accesses on expansion interface. | Т | 16T | ns | 6 | #### NOTES: - 1. The EX\_ALE signal is extended form T to 4T nnsec based on the programming of the T1 timing parameter. The parameter Tale2addrhold is fixed at T. - $2. \ \, \text{Setting the address phase parameter (T1)} \, \underline{\text{will}} \, \, \text{adjust the duration that the address appears to the external device}.$ - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. - 4. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. - 5. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 7. T is the period of the clock measured in ns. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. Figure 26. Intel Simplex Mode ### Table 53. Intel Simplex Mode Values | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------------------|-----------------------------------------------------------------------|------|------|-------|---------| | T <sub>addr2valcs</sub> | Valid address to valid chip select | Т | 4T | ns | 1, 2, 7 | | T <sub>dval2valwrt</sub> | Write data valid prior to EXPB_IO_WRITE_N falling edge | Т | 4T | ns | 3, 7 | | T <sub>wrpulse</sub> | Pulse width of the EXP_IO_WRITE_N | Т | 16T | ns | 4, 7 | | T <sub>dholdafterwr</sub> | Valid data after the rising edge of EXPB_IO_WRITE_N | Т | 4T | ns | 5, 7 | | T <sub>rdsetup</sub> | Data valid required before the rising edge of EXP_IO_READ_N | 3 | | ns | | | T <sub>rdhold</sub> | Data hold required after the rising edge of EXP_IO_READ_N | 0 | | ns | | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | Т | 16T | ns | 6 | #### NOTES: - 1. EX ALE is not valid in simplex mode of operation. - Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. - 4. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. - Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 7. T is the period of the clock measured in ns. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. Figure 27. Motorola\* Multiplexed Mode ### Table 54. Motorola\* Multiplexed Mode Values | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------------------|-----------------------------------------------------------------|------|------|-------|---------| | T <sub>alepulse</sub> | Pulse width of ALE (ADDR is valid at the rising edge of ALE) | Т | 4T | ns | 1, 7 | | T <sub>ale2addrhold</sub> | Valid address hold time after from falling edge of ALE | Т | Т | ns | 1, 2, 7 | | T <sub>dval2valds</sub> | Write data valid prior to EXP_MOT_DS_N falling edge | Т | 4T | ns | 3, 7 | | T <sub>dspulse</sub> | Pulse width of the EXP_MOT_DS_N | Т | 16T | ns | 4, 7 | | T <sub>dholdafterds</sub> | Valid data after the rising edge of EXP_MOT_DS_N | Т | 4T | ns | 5, 7 | | T <sub>ale2valcs</sub> | Valid chip select after the falling edge of ALE | Т | 4T | ns | 7 | | T <sub>rdsetup</sub> | Data valid required before the rising edge of EXP_MOT_DS_N | 3 | | ns | | | T <sub>rdhold</sub> | Data hold required after the rising edge of EXP_MOT_DS_N | 0 | | ns | | | T <sub>recov</sub> | Time needed between successive accesses on expansion interface. | Т | 16T | ns | 6 | #### NOTES: - 1. The EX\_ALE signal is extended form T to 4T nnsec, based on the programming of the T1 timing parameter. The parameter Tale2addrhold is fixed at T. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. - 4. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. - 5. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 7. T is the period of the clock measured in ns. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. ### Table 55. Motorola\* Simplex Mode Values | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------------------|-----------------------------------------------------------------------|------|------|-------|---------| | T <sub>ad2valcs</sub> | Valid address to valid chip select | Т | 4T | ns | 1, 2, 7 | | T <sub>dval2valds</sub> | Write data valid prior to EXP_MOT_DS_N falling edge | Т | 4T | ns | 3, 7 | | T <sub>dspulse</sub> | Pulse width of the EXP_MOT_DS_N | Т | 16T | ns | 4, 7 | | T <sub>dholdafterds</sub> | Valid data after the rising edge of EXP_MOT_DS_N | Т | 4T | ns | 5, 7 | | T <sub>rdsetup</sub> | Data valid required before the rising edge of EXP_MOT_DS_N | 3 | | ns | | | T <sub>rdhold</sub> | Data hold required after the rising edge of EXP_MOT_DS_N | 0 | | ns | | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | Т | 16T | ns | 6 | #### **NOTES** - 1. EX\_ALE is not valid in simplex mode of operation. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. - 4. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. - 5. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 7. T is the period of the clock measured in ns. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. Figure 29. HPI – 8 Mode Write Accesses #### Table 56. HPI – 8 Mode Write Accesses Values | Symbol | Parameter | Min. | Max. | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------|------|------|-------|---------| | T <sub>add_setup</sub> | Valid time that address is asserted on the line. The address is asserted at the same time as chip select. | ЗТ | 5T | ns | 1, 2, 8 | | T <sub>cs2hds1val</sub> | Delay from chip select being active and the HDS1 data strobe being active. | ЗТ | 4T | ns | 8 | | T <sub>hds1_pulse</sub> | Pulse width of the HDS1 data strobe | 2T | 4T | ns | 3, 7 | | T <sub>data_setup</sub> | Data valid prior to the rising edge of the HDS1 data strobe. | 3T | 4T | ns | 4, 8 | | T <sub>data_hold</sub> | Data valid after the rising edge of the HDS1 data strobe. | 2T | 16T | ns | 5, 8 | | T <sub>dsp_recov</sub> | Recovery time between successive writes to the DSP. | Т | 4T | ns | 6, 8 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | Т | 16T | ns | 7, 8 | #### NOTES: - 1. The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is de-activated. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device - 3. The data-setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is de-activated. - 4. Write data will always be valid at least one T clock cycle prior to the rising edge of the data strobe (HDS1) regardless of the any phase parameters. However, due to minimum timing requirements for the data setup phase parameter (T2) to operate in HPI mode, the minimum data valid prior to the data strobe will be at least three T clocks. - 5. The data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is de-activated. - 6. Setting the data strobe hold phase parameter (T4) will adjust the duration between successive accesses to the DSP. An inter-frame recovery time is required between each byte that is transferred. - 7. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 8. T is the period of the clock measured in ns. - HRDY can be asserted by the DSP at any point in the access. The interface will delay the current transaction until HRDY is de-active. - 10.Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 11. Timing tests were performed with a 70-pF capacitor to ground. Figure 30. HPI – 8 Mode Read Accesses ### Table 57. HPI – 8 Mode Read Accesses Values | Symbol | Parameter | | Max. | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------|---|------|-------|---------| | T <sub>add_setup</sub> | Valid time that address is asserted on the line. The address is asserted at the same time as chip select. | | 5T | ns | 1, 2, 8 | | T <sub>cs2hds1val</sub> | T <sub>cs2hds1val</sub> Delay from chip select being active and the hds1 data strobe being active. | | 4T | ns | 8 | | T <sub>hds1_pulse</sub> | T <sub>hds1_pulse</sub> Pulse width of the hds1 data strobe | | 4T | ns | 3, 7 | | T <sub>data_setup</sub> | T D. 11.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1 | | | ns | 4, 8 | | T <sub>data_hold</sub> | T <sub>data_hold</sub> Data valid after the rising edge of the hds1 data strobe. | | | ns | 5, 8 | | T <sub>dsp_recov</sub> | Recovery time between successive writes to the DSP. | Т | 4T | ns | 6, 8 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | Т | 16T | ns | 7, 8 | #### NOTES: - 1. The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is de-active. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is de-active. - 4. Read data must be valid at least 3 ns prior to the rising edge of the data strobe (HDS1). - 5. Read data has no hold time requirement. - Setting the data strobe hold phase parameter (T4) will adjust the duration between successive accesses to the DSP. An inter-frame recover y time is required between each byte that is transferred. - Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 8. T is the period of the clock measured in ns. - HRDY can be asserted by the DSP at any point in the access. The interface will delay the current transaction until HRDY is de-active. - 10.Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 11. Timing tests were performed with a 70-pF capacitor to ground. Figure 31. TI HPI-16 Multiplexed Mode NOTE: EX\_RD\_N is used to produce the Texas Instruments\* HR\_W\_N signal. A logic level high on this signal denotes a read access. A logic level low denotes a write access. In the figure, the first EX\_RD\_N signal is for a read access. The second EX\_RD\_N is for a write access. The EX\_DATA signal applies to both read and write accesses. ### Table 58. TI HPI-16 Multiplexed Mode Values | Symbol | Parameter | | Max. | Units | Notes | |-------------------------|----------------------------------------------------------------------------------------------------------------|---|------|-------|---------| | T <sub>add_setup</sub> | Valid time before the address is captured by the DSP. The address is asserted at the same time as chip select. | | 5T | ns | 1, 2, 8 | | T <sub>cs2hds1val</sub> | T <sub>cs2hds1val</sub> Delay from chip select being active and the hds1 data strobe being active. | | 4T | ns | 8 | | T <sub>hds1_pulse</sub> | T <sub>hds1_pulse</sub> Pulse width of the hds1 data strobe | | 4T | ns | 3, 7 | | T <sub>data_setup</sub> | T <sub>data_setup</sub> Read data valid prior to the rising edge of the hds1 data strobe. | | | ns | 4, 8 | | T <sub>data_hold</sub> | T <sub>data_hold</sub> Read data valid after the rising edge of the hds1 data strobe | | | ns | 5, 8 | | T <sub>data_setup</sub> | T <sub>data_setup</sub> Write data valid prior to the rising edge of the hds1 data strobe | | 4T | ns | 4, 8 | | T <sub>data_hold</sub> | T <sub>data_hold</sub> Write data valid after the rising edge of the hds1 data strobe | | 16T | ns | 5, 8 | | T <sub>dsp_recov</sub> | Recovery time between successive writes to the DSP | | 4T | ns | 6, 8 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface | Т | 16T | ns | 7, 8 | #### NOTES: - 1. The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the hrdy is de-active. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is de-active. - 4. Read data must be valid at least 3 ns prior to the rising edge of the data strobe (HDS1). Write data will be always valid at least one T clock cycle prior to the rising edge of the data strobe (HDS1) regardless of the any phase parameters. However, due to minimum timing requirements for the data setup phase parameter (T2) to operate in HPI mode the minimum data valid prior to the data strobe will be at least three T clocks. - 5. Read data has no hold time requirement. For write data, the data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is de-active. - 6. Setting the data strobe hold phase parameter (T4) will adjust the duration between successive accesses to the DSP. An inter-frame recover y time is required between each byte that is transferred. - 7. Setting recovery-phase parameter (T5) will adjust duration between successive accesses on expansion interface. - 8. T is the period of the clock measured in ns. - HRDY can be asserted by the DSP at any point in the access. The interface will delay the current transaction until HRDY is de-active. - 10. Clock to output delay for all signals to be a maximum 15 s for devices requiring operation in synchronous mode. - 11. Timing tests were performed with a 70-pF capacitor to ground. Figure 32. TI HPI-16 Simplex Mode NOTE: EX\_RD\_N is used to produce the Texas Instruments\* HR\_W\_N signal. A logic level high on this signal denotes a read access. A logic level low denotes a write access. In the figure above, the first EX\_RD\_N signal is for a read access. The second EX\_RD\_N is f or a write access. The EX\_DATA signal applies to both read and write accesses. ### Table 59. TI HPI-16 Simplex Mode Values | Symbol | Parameter | | Max. | Units | Notes | |---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----|------|-------|---------| | T <sub>add_setup</sub> | Valid time before the address is captured by the DSP. The address is asserted at the same time as chip select. | | 5T | ns | 1, 2, 8 | | T <sub>cs2hds1val</sub> Delay from chip select being active and the hds1 data strobe being active | | 3Т | 4T | ns | 8 | | T <sub>hds1_pulse</sub> | T <sub>hds1_pulse</sub> Pulse width of the hds1 data strobe | | 4T | ns | 3, 7 | | T <sub>data_setup</sub> | T <sub>data_setup</sub> Read data valid prior to the rising edge of the hds1 data strobe. | | | ns | 4, 8 | | T <sub>data_hold</sub> | T <sub>data_hold</sub> Read data valid after the rising edge of the hds1 data strobe | | | ns | 5, 8 | | T <sub>data_setup</sub> | T <sub>data_setup</sub> Write data valid prior to the rising edge of the hds1 data strobe | | 4T | ns | 4, 8 | | T <sub>data_hold</sub> | Write data valid after the rising edge of the hds1 data strobe | 2T | 16T | ns | 5, 8 | | T <sub>dsp_recov</sub> | T <sub>dsp_recov</sub> Recovery time between successive writes to the DSP | | 4T | ns | 6, 8 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface | Т | 16T | ns | 7, 8 | #### NOTES: - 1. The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is de-active. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is de-active. - 4. Read data must be valid at least 3 ns prior to the rising edge of the data strobe (HDS1). Write data will be always valid at least one T clock cycle prior to the rising edge of the data strobe (HDS1) regardless of the any phase parameters. However, due to minimum timing requirements for the data setup phase parameter (T2) to operate in HPI mode, the minimum data valid prior to the data strobe will be at least three T clocks. - 5. Read data has no hold time requirement. For write data, the data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is de-active. - 6. Setting the data strobe hold phase parameter (T4) will adjust the duration between successive accesses to the DSP. An inter-frame recovery time is required between each byte that is transferred. - 7. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 8. T is the period of the clock measured in ns. - 9. HRDY can be asserted by the DSP at any point in the access. The interface will delay the current transaction until HRDY is de-active. - 10.Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. 11. Timing tests were performed with a 70-pF capacitor to ground. ### 5.5.2.7.1 **EX\_IOWAIT\_N** The EX\_IOWAIT\_N signal is available to be shared by devices attached to Chip Selects 0 through 7 and is used as required by slow devices. If the external device asserts EX\_IOWAIT\_N during the strobe phase of a read transfer, the controller will hold in that phase until the EX\_IOWAIT\_N goes false. At that time, the controller will immediately transition to the hold phase regardless of the setting of the programming parameter (T3) for the strobe phase. The EX\_IOWAIT\_N signal only affects the interface during the strobe phase of a read transfer. If Chip Selects 4 through 7 are configured in HPI mode of operation, each chip select will have a corresponding HRDY signal called EX\_RDY. The polarity of the ready signal is programmable. Chip Select 4 corresponds to EX\_RDY signal 0 and Chip Select 7 corresponds to EX\_RDY signal 3. ### Figure 33. Expansion Bus I/O Wait NOTE: Notice that the access is an Intel-style simplex read access. The data strobe phase is set to a value to last three clock cycles. The data is returned from the peripheral device prior to the three clocks and the peripheral device de-asserts EX\_IOWAIT\_N. The data strobe phase terminates after two clocks even though the strobe phase was configured to pulse for three clocks. ### 5.5.2.8 High-Speed, Serial Interfaces ### Figure 34. High-Speed, Serial Timings ### Table 60. High-Speed, Serial Timing Values | Symbol | Parameter | Min. | Max. | Units | Notes | |--------|--------------------------------------------------------------------------------------------------|-------------|-----------|-------|---------| | T1 | Setup time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA prior to the rising edge of clock | 5 | | ns | 1, 2, 3 | | T2 | Hold time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA after the rising edge of clock | 0 | | ns | 1, 2, 3 | | Т3 | Setup time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA prior to the falling edge of clock | 5 | | ns | 1, 2, 3 | | T4 | Hold time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA after the falling edge of clock | 0 | | ns | 1, 2, 3 | | T5 | Rising edge of clock to output delay for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | | 15 | ns | 1, 4 | | T6 | Falling edge of clock to output delay for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | | 15 | ns | 1, 3, 4 | | T7 | Output Hold Delay after rising edge of final clock for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | 0 | | ns | 1, 3, 4 | | Т8 | Output Hold Delay after falling edge of final clock for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | 0 | | ns | 1,3, 4 | | Т9 | HSS_TXCLK period and HSS_RXCLK period | 1/8.192 MHz | 1/512 KHz | ns | 5 | #### NOTES: - 1. HSS\_TXCLK and HSS\_RXCLK may be coming from external independent sources or being driven by the Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors. The signals are shown to be synchronous for illustrative purposes and are not required to be synchronous. - Applicable when the HSS\_RXFRAME and HSS\_TXFRAME signals are being driven by an external source as inputs into the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. Always applicable to HSS\_RXDATA. - 3. The HSS\_RXFRAME and HSS\_TXFRAME can be configured to accept data on the rising or falling edge of the given reference clock. HSS\_RXFRAME and HSS\_RXDATA signals are synchronous to HSS\_RXCLK and HSS\_TXFRAME and HSS\_TXDATA signals are synchronous to the HSS\_TXCLK. - 4. Applicable when the HSS\_RXFRAME and HSS\_TXFRAME signals are being driven by the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors to an external source. Always applicable to HSS\_TXDATA. - 5. The HSS\_TXCLK can be configured to be driven by an external source or be driven by the Intel<sup>®</sup> IXP4XX Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors. The slowest clock speed that can be accepted or driven is 512 KHz. The maximum clock speed that can be accepted or driven is 8.192 MHz. The clock duty cycle accepted will be 50/50 + 20%. - 6. Timing tests were performed with a 70-pF capacitor to ground and a 10-KΩ pull-up resistor. ### 5.5.2.9 JTAG ### Figure 35. Boundary-Scan General Timings Figure 36. Boundary-Scan Reset Timings ### Table 61. Boundary-Scan Interface Timings Values | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-------------------|-----------------------------------------------------------|------------|------|------|------|-------|-------| | T <sub>bscl</sub> | JTAG_TCK low time | | 50 | | | ns | 2 | | T <sub>bsch</sub> | JTAG_TCK high time | | 50 | | | ns | 2 | | T <sub>bsis</sub> | JTAG_TDI, JTAG_TMS setup time to rising edge of JTAG_TCK | | 10 | | | ns | | | T <sub>bsih</sub> | JTAG_TDI, JTAG_TMS hold time from rising edge of JTAG_TCK | | 10 | | | ns | | | T <sub>bsoh</sub> | JTAG_TDO hold time after falling edge of JTAG_TCK | | 1.5 | | | ns | 1 | | T <sub>bsod</sub> | JTAG_TDO clock to output from falling edge of JTAG_TCK | | | | 40 | ns | 1 | | T <sub>bsr</sub> | JTAG_TRST_N reset period | | 30 | | | ns | | | T <sub>bsrs</sub> | JTAG_TMS setup time to rising edge of JTAG_TRST_N | | 10 | | | ns | | | T <sub>bsrh</sub> | JTAG_TMS hold time from rising edge of JTAG_TRST_N | | 10 | | | ns | | ### NOTES: - 1. Tests completed with a TBD pF load to ground on JTAG\_TDO. - 2. JTAG\_TCK may be stopped indefinitely in either the low or high phase. ## 5.5.3 Reset Timings Figure 37. Reset Timings ### Table 62. Reset Timings Table Parameters | Symbol | Parameter | Min. | Тур. | Max. | Units | Note | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|------| | T <sub>RELEASE_PWON_RST_N</sub> | Minimum time required to hold the PWON_RST_N at logic 0 state after stable power has been applied to the Intel <sup>®</sup> IXP4XX Product Line and Intel <sup>®</sup> IXC1100 Control Plane processors. When using a crystal to drive the Intel <sup>®</sup> IXP4XX Product Line and Intel <sup>®</sup> IXC1100 Control Plane processors system clock. (OSC_IN and OSC_OUT) | 500 | | | ms | 1 | | T <sub>RELEASE_RESET_IN_N</sub> | Minimum time required to hold the RESET_IN_N at logic 0 state after PWON_RST_N has been released to a logic 1 state. The RESET_IN_N signal must be held low when the PWON_RST_N signal is held low. | 10 | | | ns | | | T <sub>PLL_LOCK</sub> | Maximum time for PLL_LOCK signal to drive to logic 1 after RESET_IN_N is driven to logic 1 state. The boot sequence does not occur until this period is complete. | | | 10 | μs | | | T <sub>EX_ADDR_SETUP</sub> | Minimum time for the EX_ADDR signals to drive the inputs prior to RESET_IN_N being driven to logic 1 state. This is used for sampling configuration information. | 50 | | | ns | 2 | | T <sub>EX_ADDR_HOLD</sub> | Minimum/maximum time for the EX_ADDR signals to drive the inputs prior to PLL_LOCK being driven to logic 1 state. This is used for sampling configuration information. | 0 | | 20 | ns | 2 | | T <sub>WARM_RESET</sub> | Minimum time required to drive RESET_IN_N signal to logic 0 in order to cause a reset after the Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors has been in normal operation. The power must remain stable and the PWON_RST_N signal must remain stable. | 500 | | | ns | | #### NOTES: - 1. T<sub>RELEASE\_PWRON\_RST\_N</sub> is the time required for the internal oscillator to reach stability. When an external oscillator is being used in place of a crystal, the 500-ms delay is not required. - The expansion bus address is captured as a derivative of the RESET\_IN\_N signal going high. When a programmable-logic device is used to drive the EX\_ADDR signals instead of pull-downs, the signals must be active until PLL\_LOCK is active. ## 5.6 Power Sequence The 3.3-V I/O voltage ( $V_{CCP}$ ) must be powered up 1 $\mu$ s before the core voltage ( $V_{CC}$ ). The Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane processors' core voltage ( $V_{CC}$ ) must never become stable prior to the 3.3-V I/O voltage ( $V_{CCP}$ ). The $V_{CCOSC}$ , $V_{CCPLL1}$ , and $V_{CCPLL2}$ voltages follow the $V_{CC}$ power-up pattern. The $V_{CCOSCP}$ follows the $V_{CCP}$ power-up pattern. The value for $T_{POWER\_UP}$ must be at least 1 $\mu$ s. The $T_{POWER\_UP}$ timing parameter is measured from $V_{CCP}$ at 3.3 V and $V_{CC}$ at 1.5 V. ## 5.7 Power Dissipation The following power assessments assume full-speed operation by all peripherals and internal components. If applications do not require use of certain peripherals or full-speed operation from the peripherals are not required, the power required by the part may be significantly less than the numbers stated below. **Table 63.** Power Dissipation Values | Part Type | Power Rail | Maximum Power Dissipation (Watts) | |-------------------------------------------------------------|------------------|-----------------------------------| | Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane | V <sub>CC</sub> | 1.0 | | processors — 266 MHz | V <sub>CCP</sub> | 1.0 | | Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane | V <sub>CC</sub> | 1.1 | | processors — 400 MHz | $V_{CCP}$ | 1.1 | | Intel® IXP4XX Product Line and Intel® IXC1100 Control Plane | V <sub>CC</sub> | 1.2 | | processors — 533 MHz | V <sub>CCP</sub> | 1.2 | ## 5.8 Ordering Information For ordering information, please contact your local Intel sales representative. This page intentionally left blank.