# ASYNCHRONOUS SRAM # 64K x 16 x 2 SRAM # +3.3V SUPPLY, TWO CHIP ENABLES REVOLUTIONARY PINOUT #### **FEATURES** - Fast access times: 10, 12, and 15ns - Fast OE# access times: 5, 6, and 7ns - Single $+3.3V \pm 0.3V$ power supply - Fully static -- no clock or timing strobes necessary - All inputs and outputs are TTL-compatible - Three state outputs - Center power and ground pins for greater noise immunity - Easy memory expansion with CE# and OE# options - Automatic CE# power down - High-performance, low-power consumption, CMOS triple-poly, double-metal process - Packaged in 44-pin, 400-mil TSOP and 44-pin TQFP | OPTIONS | MARKING | |---------------------------------------|--------------------------------------------------| | • Timing | | | 10ns access | -10 | | 12ns access | -12 | | 15ns access | -15 | | <ul> <li>Packages</li> </ul> | | | 44-pin TSOP (400 mil) | TS | | 44-pin TQFP | T | | <ul> <li>Power consumption</li> </ul> | | | Standard | None | | Temperature | | | Commercial | None $(0^{\circ}\text{C to }70^{\circ}\text{C})$ | | Commercial | 11011c (0 C to 10 C) | #### **GENERAL DESCRIPTION** The GVT73128S16 is organized as a 65,536 x 16 x 2 SRAM using a four-transistor memory cell with a high performance, silicon gate, low-power CMOS process. Galvantech SRAMs are fabricated using triple-layer polysilicon, double-layer metal technology. This device consists of two banks of 64K x 16 memory. Each bank of memory has its own chip enable pin and the highest order address. Memory bank A has CEA# and A15A as its chip enable and high order address. Memory bank B has CEB# and A15B as its chip enable and high order address. The other low order addresses (A0 to A14) along with the write enable (WE#) and output enable (OE#) are shared by both memory banks. This device offers center power and ground pins for improved performance and noise immunity. Static design eliminates the need for external clocks or timing strobes. For increased system flexibility and eliminating bus contention problems, this device offers chip enables (CEA# and CEB#) and output enable (OE#) with this organization. Writing to these devices is accomplished when write enable (WE#) and chip enables (CEA# and/or CEB#) inputs are both LOW. Reading is accomplished when (CEA# or CEB#) and (OE#) go LOW with (WE#) remaining HIGH. The device offers a low power standby mode when both banks of memory are not selected. This allows system designers to meet low standby power requirements. #### **REVOLUTIONARY PINOUT 64K X 16 X 2** #### **FUNCTIONAL BLOCK DIAGRAM** #### PIN ASSIGNMENT #### TRUTH TABLE | MODE | CEA# | CEB# | WE# | OE# | DQ1-<br>DQ16 | POWER | |------------------------|------|------|-----|-----|--------------|---------| | BANK A MEMORY READ | L | Н | Н | L | Q | ACTIVE | | BANK B MEMORY READ | Н | L | Н | L | Q | ACTIVE | | BANK A MEMORY WRITE | L | Н | L | Х | D | ACTIVE | | BANK B MEMORY WRITE | Н | L | L | Χ | D | ACTIVE | | BOTH BANK MEMORY WRITE | L | L | L | Х | D | ACTIVE | | | L | Н | Н | Н | HIGH-Z | ACTIVE | | OUTPUT DISABLE | Н | L | Н | Н | HIGH-Z | ACTIVE | | STANDBY | Н | Н | X | Χ | HIGH-Z | STANDBY | #### PIN DESCRIPTIONS | TQFP<br>Pin Number s | TSOP<br>Pin Number s | SYMBO L | TYPE | DESCRIPTIO N | |---------------------------------------------------------------|-------------------------------------------------------------------|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13-17, 19-22, 37-41,<br>44 | 5, 19, 18, 2, 1, 44, 43,<br>42, 27, 26, 25, 24,<br>22, 21, 20 | A0-A14 | Input | Low Order Addresses Inputs: These inputs, along with the high order address, determine which cell is addressed | | 42 | 3 | A15A | Input | High Order Addresses Input: This input, along with A0-A14, determine which cell of bank A memory is addressed | | 43 | 4 | A15B | Input | High Order Addresses Input: This input, along with A0-A14, determine which cell of bank B memory is addressed | | 12 | 17 | WE# | Input | Write Enable: This input determines if the cycle is a READ or WRITE cycle. WE# is LOW for a WRITE cycle and HIGH for a READ cycle. | | 1 | 6 | CEA# | Input | Bank A Enable: This active LOW input is used to enable bank A of the device. When CEA# is LOW, bank A of the chip is selected. When CEA# is HIGH, bank A of the chip is disabled. | | 23 | 28 | CEB# | Input | Bank B Enable: This active LOW input is used to enable bank B of the device. When CEB# is LOW, bank B of the chip is selected. When CEB# is HIGH, bank B of the chip is disabled. | | 36 | 41 | OE# | Input | Output Enable: This active LOW input enables the output drivers. | | 2, 3, 4, 5, 8, 9,<br>10, 11, 24,25, 26,<br>27, 30, 31, 32, 33 | 7, 8, 9, 10, 13, 14,<br>15, 16, 29, 30, 31,<br>32, 35, 36, 37, 38 | DQ1-DQ16 | Input/Output | SRAM Data I/O: Data inputs and data outputs | | 6, 28 | 11, 33 | VCC | Supply | Power Supply: 3.3V ±0.3V | | 7, 29 | 12, 34 | VSS | Supply | Ground | | 18, 34, 35 | 23, 39, 40 | NC | - | N0 Connect: These signals are not internally connected | # GALVANTECH, ### GVT73128S16 REVOLUTIONARY PINOUT 64K X 16 X 2 #### **ABSOLUTE MAXIMUM RATINGS \*** | Voltage on VCC Supply Relative t | to VSS0.5V to +4.6V | |----------------------------------|---------------------| | V <sub>IN</sub> | 0.5V to VCC+1.0V | | Storage Temperature (plastic) | 55°C to $+125$ ° | | Junction Temperature | +125° | | Power Dissipation | 1.0W | | Short Circuit Output Current | 50mA | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability #### DC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITION S (All Temperature Ranges; VCC = $3.3V \pm 0.3V$ unless otherwise noted) | DESCRIPTIO N | CONDITION S | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------|----------------------------------------------------|-----------------|------|---------|-------|-------| | Input High (Logic 1) voltage | | V <sub>IH</sub> | 2.2 | VCC+0.5 | V | 1, 2 | | Input Low (Logic 0) Voltage | | V <sub>II</sub> | -0.5 | 0.8 | V | 1, 2 | | Input Leakage Current | $0V \le V_{IN} \le VCC$ | IL <sub>I</sub> | -5 | 5 | uA | | | Output Leakage Current | Output(s) disabled,<br>0V ≤ V <sub>OUT</sub> ≤ VCC | ILO | -5 | 5 | uA | | | Output High Voltage | I <sub>OH</sub> = -4.0mA | V <sub>OH</sub> | 2.4 | | V | 1 | | Output Low Voltage | I <sub>OL</sub> = 8.0mA | V <sub>OL</sub> | | 0.4 | V | 1 | | Supply Voltage | | VCC | 3.0 | 3.6 | V | 1 | | DESCRIPTIO N | CONDITION S | SYM | TYP | POWER | -10 | -12 | -15 | UNITS | NOTES | |--------------------|------------------------------------------------------------------------------|------------------|------|----------|-----|-----|-----|-------|-------| | Power Supply | Device selected; CEA# or CEB#≤ V <sub>IL</sub> ; | Icc | 70 | standard | 230 | 200 | 170 | mA | 3, 14 | | Current: Operating | VCC =MAX; f=f <sub>MAX</sub> ; outputs open | | | low | 210 | 180 | 150 | | | | TTL Standby | CEA# and CEB# ≥V <sub>IH</sub> ; VCC = MAX; | I <sub>SB1</sub> | 10 | standard | 35 | 30 | 25 | mA | 14 | | | f=f <sub>MAX</sub> | | | low | 30 | 25 | 20 | | 1 | | CMOS Standby | CEA# and CEB#≥VCC -0.2; VCC = MAX; | I <sub>SB2</sub> | 0.02 | standard | 10 | 10 | 10 | mA | 14 | | | all other inputs $\leq$ VSS +0.2 or $\geq$ VCC -0.2; all inputs static; f= 0 | | | low | 1.5 | 1.5 | 1.5 | | | #### **CAPACITANCE** | DESCRIPTIO N | CONDITION S | SYMBOL | MAX | UNITS | NOTES | |-------------------------------|---------------------------------|------------------|-----|-------|-------| | Input Capacitanœ | $T_A = 25^{\circ}C$ ; f = 1 MHz | C <sub>I</sub> | 6 | pF | 4 | | Input/Output Capacitance (DQ) | VCC = 3.3V | C <sub>I/O</sub> | 8 | pF | 4 | #### AC ELECTRICAL CHARACTERISTICS (Note 5) (All Temperature Ranges; VCC = $3.3V \pm 0.3V$ ) | DECORIDE N | | - | 10 | - ' | 12 | - ' | 15 | | | |----------------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-------|---------| | DESCRIPTIO N | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | READ Cycle | | | * | | * | | | | | | READ cycle time | <sup>t</sup> RC | 10 | | 12 | | 15 | | ns | | | Address access time | <sup>t</sup> AA | | 10 | | 12 | | 15 | ns | | | Chip Enable access time | <sup>t</sup> ACE | | 10 | | 12 | | 15 | ns | | | Output hold from address change | tOH | 3 | | 3 | | 3 | | ns | | | Chip Enable to output in Low-Z | tLZCE | 3 | | 4 | | 4 | | ns | 4, 7 | | Chip disable to output in High-Z | tHZCE | | 5 | | 6 | | 7 | ns | 4, 6, 7 | | Output Enable access time | <sup>t</sup> AOE | | 5 | | 6 | | 7 | ns | | | Output Enable to output in Low-Z | tLZOE | 0 | | 0 | | 0 | | ns | | | Output Enable to output in High-Z | tHZOE | | 5 | | 6 | | 7 | ns | 4, 6 | | Chip Enable to power-up time | <sup>t</sup> PU | 0 | | 0 | | 0 | | ns | 4 | | Chip disable to power-down time | <sup>t</sup> PD | | 10 | | 12 | | 15 | ns | 4 | | WRITE Cycle | | | | | | | | | | | WRITE cycle time | tWC | 10 | | 12 | | 15 | | ns | | | Chip Enable to end of write | tCW | 8 | | 8 | | 9 | | ns | | | Address valid to end of write, with OE# HIGH | <sup>t</sup> AW | 8 | | 8 | | 9 | | ns | | | Address setup time | <sup>t</sup> AS | 0 | | 0 | | 0 | | ns | | | Address hold from end of write | <sup>t</sup> AH | 0 | | 0 | | 0 | | ns | | | WRITE pulse width | tWP2 | 10 | | 10 | | 11 | | ns | | | WRITE pulse width, with OE# HIGH | tWP1 | 8 | | 8 | | 9 | | ns | | | Data setup time | <sup>t</sup> DS | 5 | | 6 | | 7 | | ns | | | Data hold time | <sup>t</sup> DH | 0 | | 0 | | 0 | | ns | | | Write disable to output in Low-Z | <sup>t</sup> LZWE | 3 | | 4 | | 5 | | ns | 4, 7 | | Write Enable to output in High-Z | <sup>t</sup> HZWE | | 5 | | 6 | | 7 | ns | 4, 6, 7 | #### AC TEST CONDITIONS | Input pulse levels | 0V to 3.0V | |-------------------------------|---------------------| | Input rise and fall times | 1.5ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Output load | See Figures 1 and 2 | #### **OUTPUT LOADS** Fig. 1 OUTPUT LOAD EQUIVALENT Fig. 2 OUTPUT LOAD EQUIVALENT #### **NOTES** - 1. All voltages referenced to VSS (GND). - 2. Overshoot: $V_{IH} \le +6.0V$ for $t \le {}^{t}RC$ /2. Undershoot: $V_{IL} \le -2.0V$ for $t \le {}^{t}RC$ /2 - 3. $I_{cc}$ is given with no output current. $I_{cc}$ increases with greater output loading and faster cycle times - 4. This parameter is sampled. - Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted. - 6. Output loading is specified with $C_L$ =5pF as in Fig. 2. Transition is measured $\pm 500 mV$ from steady state voltage. - 7. At any given temperature and voltage condition, <sup>t</sup>HZCE is less than <sup>t</sup>LZCE and <sup>t</sup>HZWE is less than <sup>t</sup>LZWE. - 8. WE# is HIGH for READ cycle. - Device is continuously selected. Chip enable and output enables are held in their active state. - Address valid prior to, or coincident with, latest occurring chip enable. - 11. $t_{RC}$ = Read Cycle Time. - Chip Enable and Write Enable can initiate and terminate a WRITE cycle. - 13. Capacitance derating applies to capacitance different from the load capacitance shown in Fig. 1. - 14. Typical values are measured at 3.3V, 25°C and 20ns cycle time. #### READ CYCLE NO. $1^{(8,9)}$ #### **READ CYCLE NO. 2**<sup>(7, 8, 10, 12)</sup> #### **WRITE CYCLE NO. 1**<sup>(7, 12, 13)</sup> (Write Enable Controlled with Output Enable OE# active LOW) #### **WRITE CYCLE NO. 2**(12, 13) (Write Enable Controlled with Output Enable OE# inactive HIGH Note: CE# goes to LOW means CEA# or CEB# goes to LOW, namely, CE#=CEA#\*CEB# #### **Package Dimensions** ## 44-pin 400 Mil Plastic TSOP (TS) Note: All dimensions in inches (millimeters) $\frac{MAX}{MIN}$ or typical, max where noted. #### 44-Pin TQFP Package Dimension s # **Ordering Information** # Galvantech Prefix Part Number Temperature (Blank = Commercial) Power (Blank= Standard) Speed (10=10ns, 12=12ns, 15=15ns) Package (T = 44 PIN TQFP, TS = TSOP TYPE II)