119-Bump BGA Commercial Temp Industrial Temp # 4Mb Pipelined and Flow Through $^{200\,MHz-100\,MHz}_{3.3\,V\,V_{DD}}$ Synchronous NBT SRAMs $^{2.5\,V\,and\,3.3\,V\,V_{DDQ}}$ ## **Features** - 256K x 18 and 128K x 36 configurations - User configurable Pipeline and Flow Through mode - NBT (No Bus Turn Around) functionality allows zero wait read-write-read bus utilization - $\bullet$ Fully pin compatible with both pipelined and flow through NtRAM TM, NoBL TM and ZBT TM SRAMs - Pin-compatible with 2M, 8M, and 16M devices - 3.3 V + 10% / -10% core power supply - 2.5 V or 3.3 V I/O supply - LBO pin for Linear or Interleave Burst mode - Byte write operation (9-bit Bytes) - 3 chip enable signals for easy depth expansion - Clock Control, registered address, data, and control - ZZ Pin for automatic power-down - JEDEC-standard 119-bump BGA package | | | -200 | -180 | -166 | -150 | -100 | |----------|-------------|--------|--------|--------|--------|--------| | Pipeline | tCycle | 5.0 ns | 5.5 ns | 6.0 ns | 6.6 ns | 10 ns | | 3-1-1-1 | <b>t</b> KQ | 3.0 ns | 3.2 ns | 3.5 ns | 3.8 ns | 4.5 ns | | 3-1-1-1 | DD | 370 mA | 335 mA | 310 mA | 280 mA | 190 mA | | Flow | <b>t</b> KQ | 7.5 ns | 8 ns | 8.5 ns | 10 ns | 12 ns | | Through | tCycle | 8.8 ns | 9.1 ns | 10 ns | 12 ns | 15 ns | | 2-1-1-1 | ldd | 220 mA | 210 mA | 190 mA | 165 mA | 135 mA | ## **Functional Description** The GS842Z18/36AB is a 4Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles. Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control ( $\overline{LBO}$ ) must be tied to a power rail for proper operation. Asynchronous inputs include the sleep mode enable ( $\overline{ZZ}$ ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. The GS842Z18/36AT may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge-triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock. The GS842Z18/36AT is implemented with GSI's high performance CMOS technology and is available in a JEDEC-standard 119-bump BGA package. ## Flow Through and Pipelined NBT SRAM Back-to-Back Read/Write Cycles Rev: 1.01 3/2002 1/33 © 2001, Giga Semiconductor, Inc. Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com. NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc. **GS842Z18A Pad Out** ## 119 Bump BGA—Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|--------------------|-------------------|-------------|----------------|-------------|--------------------|--------------------| | Α | $V_{\mathrm{DDQ}}$ | <b>A</b> 6 | <b>A</b> 7 | NC | A8 | <b>A</b> 9 | $V_{\mathrm{DDQ}}$ | | В | NC | E2 | A4 | ADV | <b>A</b> 15 | <del>_</del><br>E3 | NC | | С | NC | <b>A</b> 5 | Аз | $V_{DD}$ | A14 | <b>A</b> 16 | NC | | D | DQ <sub>B</sub> 1 | NC | $V_{SS}$ | ZQ | $V_{SS}$ | DQA9 | NC | | E | NC | DQB2 | $V_{SS}$ | E <sub>1</sub> | $V_{SS}$ | NC | DQA8 | | F | $V_{\rm DDQ}$ | NC | $V_{SS}$ | G | $V_{SS}$ | DQA7 | $V_{\mathrm{DDQ}}$ | | G | NC | DQ <sub>B</sub> 3 | Вв | NC | NC | NC | DQA6 | | Н | DQB4 | NC | $V_{SS}$ | $\overline{W}$ | $V_{SS}$ | DQA5 | NC | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | NC | DQ <sub>B5</sub> | $V_{SS}$ | CK | $V_{SS}$ | NC | DQA4 | | L | DQB6 | NC | NC | NC | BA | DQA3 | NC | | M | $V_{\rm DDQ}$ | DQ <sub>B7</sub> | $V_{SS}$ | CKE | $V_{SS}$ | NC | $V_{\mathrm{DDQ}}$ | | N | DQB8 | NC | $V_{SS}$ | <b>A</b> 1 | $V_{SS}$ | DQA2 | NC | | Р | NC | DQB9 | $V_{SS}$ | <b>A</b> 0 | $V_{SS}$ | NC | DQA1 | | R | NC | <b>A</b> 2 | LBO | $V_{DD}$ | FT | <b>A</b> 13 | NC | | Т | NC | <b>A</b> 10 | <b>A</b> 11 | NC | A12 | <b>A</b> 17 | ZZ | | U | $V_{\mathrm{DDQ}}$ | TMS | TDI | TCK | TDO | NC | $V_{\mathrm{DDQ}}$ | **GS842Z36A Pad Out** ## 119 Bump BGA—Top View | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|------------------|------------------|-------------|----------------|----------------|------------------|--------------------| | Α | $V_{DDQ}$ | <b>A</b> 6 | <b>A</b> 7 | NC | <b>A</b> 8 | <b>A</b> 9 | $V_{\mathrm{DDQ}}$ | | В | NC | E2 | A4 | ADV | <b>A</b> 15 | E <sub>3</sub> | NC | | С | NC | <b>A</b> 5 | Аз | $V_{DD}$ | A14 | <b>A</b> 16 | NC | | D | DQC4 | DQc9 | $V_{SS}$ | ZQ | $V_{SS}$ | DQB9 | DQB4 | | E | DQc3 | DQc8 | $V_{SS}$ | E <sub>1</sub> | $V_{SS}$ | DQB8 | DQB3 | | F | $V_{DDQ}$ | DQc7 | $V_{SS}$ | G | $V_{SS}$ | DQ <sub>B7</sub> | $V_{DDQ}$ | | G | DQC2 | DQc6 | Bc | NC | B <sub>B</sub> | DQB6 | DQB2 | | Н | DQc1 | DQC5 | $V_{SS}$ | $\overline{W}$ | $V_{SS}$ | DQ <sub>B5</sub> | DQB1 | | J | $V_{\rm DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | DQ <sub>D1</sub> | DQ <sub>D5</sub> | $V_{SS}$ | CK | $V_{SS}$ | DQA5 | DQA1 | | L | DQ <sub>D2</sub> | DQD6 | BD | NC | BA | DQA6 | DQA2 | | M | $V_{\rm DDQ}$ | DQ <sub>D7</sub> | $V_{SS}$ | CKE | $V_{SS}$ | DQA7 | $V_{DDQ}$ | | N | DQ <sub>D3</sub> | DQD8 | $V_{SS}$ | <b>A</b> 1 | $V_{SS}$ | DQA8 | DQA3 | | Р | DQ <sub>D4</sub> | DQD9 | $V_{SS}$ | A0 | $V_{SS}$ | DQA9 | DQA4 | | R | NC | A2 | LBO | $V_{DD}$ | FT | <b>A</b> 13 | NC | | T | NC | NC | <b>A</b> 10 | <b>A</b> 11 | A12 | NC | ZZ | | U | $V_{\rm DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{DDQ}$ | ## GS842Z18/36A Pin Description | Pin Location | Symbol | Туре | Description | |------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|---------------------------------------------------------------------------------------------------------| | P4, N4 | A0, A1 | | Address field LSBs and Address Counter Preset Inputs | | A2, A3, A5, A6, B3, B5, C2, C3, C5,<br>C6, R2, R6, T3, T5 | An | 1 | Address Inputs | | T4 | An | | Address Inputs (x36 Version) | | A4, T2, T6 | NC | _ | No Connect (x36 Version) | | T2, T6 | An | | Address Inputs (x18 Version) | | K7, L7, N7, P7, K6, L6, M6, N6, P6<br>H7, G7, E7, D7, H6, G6, F6, E6, D6<br>H1, G1, E1, D1, H2, G2, F2, E2, D2<br>K1, L1, N1, P1, K2, L2, M2, N2, P2 | DQA1-DQA9<br>DQB1-DQB9<br>DQC1-DQC9<br>DQD1-DQD9 | I/O | Data Input and Output pins (x36 Version) | | L5, G5, G3, L3 | BA, BB, BC, BD | ļ | Byte Write Enable for DQA, DQB, DQc, DQA I/Os; active low (x36 Version) | | P7, N6, L6, K7, H6, G7, F6, E7, D6<br>D1, E2, G2, H1, K2, L1, M2, N1, P2 | DQA1—DQA9<br>DQB1—DQB9 | I/O | Data Input and Output pin (x18 Version) | | L5, G3 | B <sub>A</sub> , B <sub>B</sub> | | Byte Write Enable for DQA, DQB Data I/Os; active low ( x18 Version) | | P6, N7, M6, L7, K6, H7, G6, E6, D7, D2, E1, F2, G1, H2, K1, L2, N2, P1, G5, L3, T4, A4 | NC | _ | No Connect (x18 Version) | | K4 | CK | | Clock Input Signal; active high | | M4 | CKE | | Clock Input Buffer Enable; active low | | H4 | W | | Write Enable. Writes all enabled bytes; active low | | E4, B6 | E1, E3 | | Chip Enable; active low | | B2 | E2 | | Chip Enable; active high | | F4 | G | - 1 | Output Enable; active low | | B4 | ADV | | Burst address counter advance enable; active high | | T7 | ZZ | | Sleep Mode control; active high | | R5 | FT | | Flow Through or Pipeline mode; active low | | R3 | LBO | I | Linear Burst Order mode; active low | | D4 | ZQ | I | FLXDrive Output Impedance Control (Low = Low Impedance [High Drive], High = High Impedance [Low Drive]) | | B1, C1, R1, T1, L4, B7, C7, U6, J3, J5, G4, R7 | NC | _ | No Connect | | U2 | TMS | | Scan Test Mode Select | ## GS842Z18/36A Pin Description | Pin Location | Symbol | Type | Description | |-------------------------------------------------------------------|--------------------|------|---------------------------------| | U3 | TDI | I | Scan Test Data In | | U5 | TDO | 0 | Scan Test Data Out | | U4 | TCK | I | Scan Test Clock | | J2, C4, J4, R4, J6 | $V_{DD}$ | ı | Core power supply | | D3, E3, F3, H3, K3, M3, N3, P3, D5,<br>E5, F5, H5, K5, M5, N5, P5 | V <sub>SS</sub> | I | I/O and Core Ground | | A1, F1, J1, M1, U1, A7, F7,<br>J7, M7, U7 | $V_{\mathrm{DDQ}}$ | ı | Output driver power supply | | K4 | CK | I | Clock Input Signal; active high | ## **Functional Details** ## Clocking Deassertion of the Clock Enable (CKE) input blocks the Clock input from reaching the RAM's internal circuits. It may be used to suspend RAM operations. Failure to observe Clock Enable set-up or hold requirements will result in erratic operation. ## **Pipelined Mode Read and Write Operations** All inputs (with the exception of Output Enable, Linear Burst $\underline{Order}$ and Sleep) are synchronized to rising clock edges. Single cycle read and write operations must be initiated with the Advance/ $\underline{Load}$ pin (ADV) held low, in order to load the new address. Device activation is accomplished by asserting all three of the Chip Enable inputs ( $\overline{E1}$ , E2, and $\overline{E3}$ ). Deassertion of any one of the Enable inputs will deactivate the device. | Function | W | BA | Вв | Bc | BD | |-----------------|---|----|----|----|----| | Read | Н | Х | Х | Х | Х | | Write Byte "a" | L | L | Н | Н | Н | | Write Byte "b" | L | Н | L | Н | Н | | Write Byte "c" | L | Н | Н | L | Н | | Write Byte "d" | L | Н | Н | Н | L | | Write all Bytes | L | L | L | L | L | | Write Abort/NOP | L | Н | Н | Н | Н | Read operation is initiated when the following conditions are satisfied at the rising edge of clock: $\overline{CKE}$ is asserted low, all three chip enables ( $\overline{E1}$ , E2, and $\overline{E3}$ ) are active, the write enable input signal $\overline{W}$ is deasserted high, and ADV is asserted low. The address presented to the address inputs is latched in to address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the next rising edge of clock the read data is allowed to propagate through the output register and onto the Output pins. Write operation occurs when the RAM is selected, CKE is active and the write input is sampled low at the rising edge of clock. The Byte Write Enable inputs $(\overline{B}_A, \overline{B}_B, \overline{B}_C, \text{ and } \overline{B}_D)$ determine which bytes will be written. All or none may be activated. A write cycle Rev: 1.01 3/2002 5/33 © 2001, Giga Semiconductor, Inc. ## GS842Z18/36AB-200/180/166/150/100 with no Byte Write inputs active is a no-op cycle. The Pipelined NBT SRAM provides double late write functionality, matching the write command versus data pipeline length (2 cycles) to the read command versus data pipeline length (2 cycles). At the first rising edge of clock, Enable, Write, Byte Write(s), and Address are registered. The Data In associated with that address is required at the third rising edge of clock. ## Flow through Mode Read and Write Operations Operation of the RAM in Flow Through mode is very similar to operations in Pipeline mode. Activation of a read cycle and the use of the Burst Address Counter is identical. In Flow Through mode the device may begin driving out new data immediately after new address are clocked into the RAM, rather than holding new data until the following (second) clock edge. Therefore, in Flow Through mode the read pipeline is one cycle shorter than in Pipeline mode. Write operations are initiated in the same way as well, but differ in that the write pipeline is one cycle shorter as well, preserving the ability to turn the bus from reads to writes without inserting any dead cycles. While the pipelined NBT RAMs implement a double late write protocol, in Flow Through mode a single late write protocol mode is observed. Therefore, in Flow Through mode, address and control are registered on the first rising edge of clock and data in is required at the data input pins at the second rising edge of clock. ## **Synchronous Truth Table** | Operation | Туре | Address | E <sub>1</sub> | E2 | E <sub>3</sub> | ZZ | ADV | W | Вх | G | CKE | CK | DQ | Notes | |------------------------------|------|----------|----------------|----|----------------|----|-----|---|----|---|-----|-----|--------|----------| | Deselect Cycle, Power Down | D | None | Н | Х | Х | L | L | Χ | Х | Х | L | L-H | High-Z | | | Deselect Cycle, Power Down | D | None | Х | Х | Н | L | L | Χ | Х | Х | L | L-H | High-Z | | | Deselect Cycle, Power Down | D | None | Х | L | Х | L | L | Χ | Х | Х | L | L-H | High-Z | | | Deselect Cycle, Continue | D | None | Х | Х | Х | L | Н | Χ | Х | Х | L | L-H | High-Z | 1 | | Read Cycle, Begin Burst | R | External | L | Н | L | L | L | Н | Х | L | L | L-H | Q | | | Read Cycle, Continue Burst | В | Next | Х | Х | Х | L | Н | Χ | Х | L | L | L-H | Q | 1,10 | | NOP/Read, Begin Burst | R | External | L | Н | L | L | L | Н | Х | Н | L | L-H | High-Z | 2 | | Dummy Read, Continue Burst | В | Next | Х | Х | Х | L | Н | Χ | Х | Н | L | L-H | High-Z | 1,2,10 | | Write Cycle, Begin Burst | W | External | L | Н | L | L | L | L | L | Х | L | L-H | D | 3 | | Write Cycle, Continue Burst | В | Next | Х | Х | Х | L | Н | Χ | L | Х | L | L-H | D | 1,3,10 | | NOP/Write Abort, Begin Burst | W | None | L | Н | L | L | L | L | Н | Х | L | L-H | High-Z | 2,3 | | Write Abort, Continue Burst | В | Next | Х | Х | Х | L | Н | Χ | Н | Х | L | L-H | High-Z | 1,2,3,10 | | Clock Edge Ignore, Stall | | Current | Х | Х | Х | L | Х | Χ | Х | Х | Н | L-H | - | 4 | | Sleep Mode | | None | Х | Х | Х | Н | Х | Х | Х | Х | Х | Х | High-Z | | - 1. Continue Burst cycles, whether read or write, use the same control inputs; a Deselect continue cycle can only be entered into if a Deselect cycle is executed first - 2. Dummy read and write abort can be considered NOPs because the SRAM performs no operation. A write abort occurs when the W pin is sampled low, but no byte write pins are active, so no write operation is performed. - 3. G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during write cycles. - 4. If CKE high occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE high occurs during a write cycle, the bus will remain in High Z. - 5. X = Don't Care; H = Logic High; L = Logic Low; $\overline{Bx}$ = High = All Byte Write signals are high; $\overline{Bx}$ = Low = One or more Byte/Write signals are low - 6. All inputs, except $\overline{G}$ and ZZ, must meet setup and hold times of rising clock edge. - 7. Wait states can be inserted by setting CKE high. - 8. This device contains circuitry that ensures all outputs are in High Z during power-up. - 9. A 2-bit burst counter is incorporated. - 10. The address counter is incriminated for all Burst continue cycles. Command ## Pipelined and Flow Through Read-Write Control State Diagram Current State and Next State Definition for Pipelined and Flow Through Read/Write Control State Diagram **Next State** Rev: 1.01 3/2002 8/33 © 2001, Giga Semiconductor, Inc. **Current State** ## Pipeline Mode Data I/O State Diagram - 1. The Hold command (CKE Low) is not shown because it prevents any state change. - 2. W, R, B, and D represent input command codes as indicated in the Truth Tables. Current State and Next State Definition for Pipeline Mode Data I/O State Diagram ## Flow Through Mode Data I/O State Diagram - 1. The Hold command (CKE Low) is not shown because it prevents any state change. - 2. W, R, B, and D represent input command codes as indicated in the Truth Tables. Current State and Next State Definition for: Pipelined and Flow Through Read Write Control State Diagram ## **Burst Cycles** Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from Read to Write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into Load mode. ## **Burst Order** The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is low, a linear burst sequence is selected. When the RAM is installed with the LBO pin tied high, interleaved burst sequence is selected. See the tables below for details. ## **FLXDrive**™ The ZQ pin allows selection between NBT RAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive strength (ZQ floating or high) point-to-point applications. See the Output Driver Characteristics chart for details. #### **Mode Pin Functions** | Mode Name | Pin Name | State | Function | |------------------------------------|----------|---------|--------------------------------------------| | Burst Order Control | LBO | L | Linear Burst | | Buist Order Control | LBO | H or NC | Interleaved Burst | | Output Register Control | FT | L | Flow Through | | Output Negister Control | Г | H or NC | Pipeline | | Davies Davis Control | 77 | L or NC | Active | | Power Down Control | ZZ | Н | Standby, I <sub>DD</sub> = I <sub>SB</sub> | | El VDrivo Output Impodance Central | 70 | L | High Drive (Low Impedance) | | FLXDrive Output Impedance Control | ZQ | H or NC | Low Drive (High Impedance) | Note: There is a are pull-up devices on the LBO, ZQ, and FT pins and a pull down device on the PE and ZZ pins, so those input pins can be unconnected and the chip will operate in the default states as specified in the above table. # Burst Counter Sequences Linear Burst Sequence | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 10 | 11 | 00 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 00 | 01 | 10 | Note: The burst counter wraps to initial state on the 5th clock. #### **Interleaved Burst Sequence** | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 00 | 11 | 10 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 10 | 01 | 00 | Note: The burst counter wraps to initial state on the 5th clock. BPR 1999.05.18 ## Sleep Mode During normal operation, ZZ must be pulled low, either by the user or by its internal pull-down resistor. When ZZ is pulled high, the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM operates normally after 2 cycles of wake up time. Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to $I_{SB}2$ . The duration of Sleep Mode is dictated by the length of time the ZZ is in a high state. After entering Sleep mode, all inputs except ZZ become disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode. When the ZZ pin is driven high, $I_{SB}2$ is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands may be applied while the SRAM is recovering from Sleep mode. ## **Sleep Mode Timing Diagram** ## **Designing for Compatibility** The GSI NBT SRAMs offer users a configurable selection between Flow Through mode and Pipeline mode via the $\overline{FT}$ signal found on Bump R5. Not all vendors offer this option, however, most mark Bump R5 as $V_{DD}$ or $V_{DDQ}$ on pipelined parts and $V_{SS}$ on flow through parts. GSI NBT SRAMs are fully compatible with these sockets. ## **Absolute Maximum Ratings** (All voltages reference to V<sub>SS</sub>) | Symbol | Description | Value | Unit | |-------------------|----------------------------------|------------------------------------------------------|------| | V <sub>DD</sub> | Voltage on V <sub>DD</sub> Pins | -0.5 to 4.6 | V | | V <sub>DDQ</sub> | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub> | V | | V <sub>CK</sub> | Voltage on Clock Input Pin | -0.5 to 6 | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5$ to V <sub>DDQ</sub> +0.5 ( $\leq$ 4.6 V max.) | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5$ to V <sub>DD</sub> +0.5 ( $\leq 4.6$ V max.) | V | | I <sub>IN</sub> | Input Current on Any Pin | +/–20 | mA | | l <sub>out</sub> | Output Current on Any I/O Pin | +/–20 | mA | | P <sub>D</sub> | Package Power Dissipation | 1.5 | W | | T <sub>STG</sub> | Storage Temperature | -55 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -55 to 125 | °C | #### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component. ## **Recommended Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------------------------|-----------------|-------|------|----------------------|------|-------| | Supply Voltage | $V_{DD}$ | 3.135 | 3.3 | 3.6 | V | | | I/O Supply Voltage | $V_{DDQ}$ | 2.375 | 2.5 | V <sub>DD</sub> | V | 1 | | Input High Voltage | V <sub>IH</sub> | 1.7 | _ | V <sub>DD</sub> +0.3 | V | 2 | | Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | 2 | | Ambient Temperature (Commercial Range Versions) | T <sub>A</sub> | 0 | 25 | 70 | °C | 3 | | Ambient Temperature (Industrial Range Versions) | T <sub>A</sub> | -40 | 25 | 85 | °C | 3 | - 1. Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both 2.75 V $\leq$ V<sub>DDQ</sub> $\leq$ 2.375 V (i.e., 2.5 V I/O) and 3.6 V $\leq$ V<sub>DDQ</sub> $\leq$ 3.135 V (i.e., 3.3 V I/O), and quoted at whichever condition is worst case. - 2. This device features input buffers compatible with both 3.3 V and 2.5 V I/O drivers. - 3. Most speed grades and configurations of this device are offered in both Commercial and Industrial Temperature ranges. The part number of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - 4. Input Under/overshoot voltage must be –2 V > Vi < V<sub>DD</sub> +2 V with a pulse width not to exceed 20% tKC. ## **Undershoot Measurement and Timing** ## **Overshoot Measurement and Timing** ## Capacitance $$(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 3.3 \text{ V})$$ | Parameter | Symbol | Test conditions | Тур. | Max. | Unit | |--------------------------|------------------|------------------------|------|------|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | V <sub>OUT</sub> = 0 V | 6 | 7 | pF | Note: These parameters are sample tested. ## **Package Thermal Characteristics** | Rating | Layer Board | Symbol | Max | Unit | Notes | |----------------------------------|-------------|-----------------|-----|------|-------| | Junction to Ambient (at 200 lfm) | single | $R_{\ThetaJA}$ | 40 | °C/W | 1,2 | | Junction to Ambient (at 200 lfm) | four | $R_{\Theta JA}$ | 24 | °C/W | 1,2 | | Junction to Case (TOP) | _ | $R_{\Theta JC}$ | 9 | °C/W | 3 | - 1. Junction temperature is a function of SRAM power dissipation, package thermal resistance, mounting board temperature, ambient. Temperature air flow, board density, and PCB thermal resistance. - 2. SCMI G-38-87 - 3. Average thermal resistance between die and top surface, MIL SPEC-883, Method 1012.1 ## **AC Test Conditions** | Parameter | Conditions | |------------------------|------------| | Input high level | 2.3 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | 1.25 V | | Output reference level | 1.25 V | | Output load | Fig. 1& 2 | #### Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted. - 3. Output Load 2 for t<sub>LZ</sub>, t<sub>HZ</sub>, t<sub>OLZ</sub> and t<sub>OHZ</sub> - 4. Device is deselected as defined by the Truth Table. ## **DC Electrical Characteristics** | Parameter | Symbol | Test Conditions | Min | Max | |------------------------------------------|-------------------|--------------------------------------------------------------|------------------|----------------| | Input Leakage Current (except mode pins) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to V <sub>DD</sub> | –1 uA | 1 uA | | ZZ Input Current | I <sub>INZZ</sub> | $V_{DD} \ge V_{IN} \ge V_{IH}$ $0 \ V \le V_{IN} \le V_{IH}$ | –1 uA<br>–1 uA | 1 uA<br>300 uA | | Mode Pin Input Current | I <sub>INM</sub> | $V_{DD} \ge V_{IN} \ge V_{IL}$ $0 \ V \le V_{IN} \le V_{IL}$ | −300 uA<br>−1 uA | 1 uA<br>1 uA | | Output Leakage Current | I <sub>OL</sub> | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DD</sub> | –1 uA | 1 uA | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -8 \text{ mA}, V_{DDQ} = 2.375 \text{ V}$ | 1.7 V | _ | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -8 \text{ mA}, V_{DDQ} = 3.135 \text{ V}$ | 2.4 V | _ | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA | _ | 0.4 V | ## **Operating Currents** | | Test | | -2 | 00 | -1 | 80 | -1 | 66 | -1 | 50 | -1 | 00 | | |-----------|--------------------------------------|-----------------------------|--------------|----------------|--------------|----------------|--------------|----------------|--------------|----------------|--------------|----------------|------| | Parameter | Conditions | Symbol | 0 to<br>70°C | -40 to<br>85°C | 0 to<br>70°C | -40 to<br>85°C | 0 to<br>70°C | -40 to<br>85°C | 0 to<br>70°C | -40 to<br>85°C | 0 to<br>70°C | -40 to<br>85°C | Unit | | Operating | Device Selected;<br>All other inputs | I <sub>DD</sub><br>Pipeline | 370 | 380 | 335 | 345 | 310 | 320 | 280 | 290 | 190 | 200 | mA | | Current | ≥V⊪ or ≤ V⊩<br>Output open | IDD<br>Flow-Thru | 220 | 230 | 210 | 220 | 190 | 200 | 165 | 175 | 135 | 145 | mA | | Standby | ZZ≥V <sub>DD</sub> – | I <sub>SB</sub><br>Pipeline | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | mA | | Current | 0.2 V | IsB<br>Flow-Thru | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | mA | | Deselect | Device<br>Deselected; | IDD<br>Pipeline | 60 | 70 | 55 | 65 | 50 | 60 | 50 | 60 | 40 | 50 | mA | | | All other inputs ≥ V⊪ or ≤ V⊩ | IDD<br>Flow-Thru | 45 | 55 | 40 | 50 | 40 | 50 | 35 | 45 | 35 | 45 | mA | ## **AC Electrical Characteristics** | | Parameter | Symbol | -2 | 00 | -1 | 80 | -1 | 66 | -1 | 50 | -1 | 00 | Unit | |----------|---------------------------|-------------------|-----|-----|-----|-----|------|-----|------|------|------|------|-------| | | raiailletei | Syllibol | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Ullit | | | Clock Cycle Time | tKC | 5.0 | _ | 5.5 | _ | 6.0 | _ | 6.7 | _ | 10 | _ | ns | | Dinalina | Clock to Output Valid | tKQ | _ | 3.0 | _ | 3.2 | _ | 3.5 | | 3.8 | _ | 4.5 | ns | | Pipeline | Clock to Output Invalid | tKQX | 1.5 | _ | 1.5 | _ | 1.5 | 1 | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock Cycle Time | tKC | 8.8 | _ | 9.1 | _ | 10.0 | _ | 12.0 | _ | 15.0 | _ | ns | | Flow | Clock to Output Valid | tKQ | _ | 7.5 | _ | 8.0 | _ | 8.5 | _ | 10.0 | _ | 12.0 | ns | | Through | Clock to Output Invalid | tKQX | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | ns | | | Clock HIGH Time | tKH | 1.3 | _ | 1.3 | _ | 1.3 | _ | 1.3 | _ | 1.3 | _ | ns | | | Clock LOW Time | tKL | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in High-Z | tHZ <sup>1</sup> | 1.5 | 3.0 | 1.5 | 3.2 | 1.5 | 3.5 | 1.5 | 3.8 | 1.5 | 5 | ns | | | G to Output Valid | tOE | _ | 3.0 | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 5 | ns | | | G to output in Low-Z | tOLZ <sup>1</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | G to output in High-Z | tOHZ <sup>1</sup> | _ | 3.0 | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 5 | ns | | | Setup time | tS | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | 2.0 | _ | ns | | | Hold time | tH | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | | ZZ setup time | tZZS <sup>2</sup> | 5 | _ | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | | ZZ hold time | tZZH <sup>2</sup> | 1 | _ | 1 | _ | 1 | _ | 1 | _ | 1 | _ | ns | | | ZZ recovery | tZZR | 20 | _ | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | - 1. These parameters are sampled and are not 100% tested - 2. ZZ is an asynchronous signal. However, In order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above. ## **Pipeline Mode Read/Write Cycle Timing** \*Note: $\overline{E}$ = High (False) if $\overline{E}_1$ = 1 or $E_2$ = 0 or $\overline{E}_3$ = 1 ## Pipeline Mode No-Op, Stall and Deselect Timing \*Note: $\overline{E}$ = High (False) if $\overline{E}_1$ = 1 or $E_2$ = 0 or $\overline{E}_3$ = 1 ## Flow Through Mode Read/Write Cycle Timing \*Note: $\overline{E}$ = High (False) if $\overline{E}_1$ = 1 or $\overline{E}_2$ = 0 or $\overline{E}_3$ = 1 Rev: 1.01 3/2002 20/33 © 2001, Giga Semiconductor, Inc. ## Flow Through Mode No-Op, Stall and Deselect Timing \*Note: $\overline{E}$ = High (False) if $\overline{E}_1$ = 1 or $E_2$ = 0 or $\overline{E}_3$ = 1 ## **JTAG Port Operation** #### Overview The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with $V_{DD}$ . The JTAG output drivers are powered by $V_{DDQ}$ . ## Disabling the JTAG Port It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits. To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either $V_{DD}$ or $V_{SS}$ . TDO should be left unconnected. ## **JTAG Pin Descriptions** | Pin | Pin Name | I/O | Description | |-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Test Clock | In | Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | TMS | Test Mode Select | ln | The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level. | | TDI | Test Data In | ln | The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Register (refer to the TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. | | TDO | Test Data Out | Out | Output that is active depending on the state of the TAP state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | ## Note: This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up. ## **JTAG Port Registers** #### Overview The various JTAG registers, referred to as Test Access Port or TAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers is a serial shift register that captures serial input data on the rising edge of TCK and pushes serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins. #### Instruction Register The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle, or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state. #### Bypass Register The Bypass Register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAM's JTAG Port to another device in the scan chain with as little delay as possible. ## **Boundary Scan Register** The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register. ## **JTAG TAP Block Diagram** ## Identification (ID) Register The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. ## **ID Register Contents** | | | Revi | ie<br>ision<br>ide | ı | | | | | | Not ! | Used | d | | | | | Co | l/<br>onfig | O<br>urati | on | GSI Technology<br>JEDEC Vendor<br>ID Code | | | | Presence Register | | | | | | | | |-------|----|------|--------------------|----|----|----|----|----|----|-------|------|----|----|----|----|----|----|-------------|------------|----|-------------------------------------------|----|---|---|-------------------|---|---|---|---|---|---|---| | Bit # | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | x36 | Χ | Χ | Χ | Χ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | x18 | Χ | Χ | Χ | Χ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | ## **Tap Controller Instruction Set** #### Overview There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load address, data or control signals into the RAM or to preload the I/O buffers. When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table. ## **JTAG Tap Controller State Diagram** ## **Instruction Descriptions** **BYPASS** When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all logic 0s. The EXTEST command does not block or override the RAM's input pins; therefore, the RAM's internal state is still determined by its input pins. Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the RAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state. Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the sate of all the RAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the RAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated. ## **IDCODE** The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state. #### SAMPLE-Z If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state. #### RFU These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction. ## **JTAG TAP Instruction Set Summary** | Instruction | Code | Description | Notes | |----------------|------|----------------------------------------------------------------------------------------------------------------------------------|-------| | EXTEST | 000 | Places the Boundary Scan Register between TDI and TDO. | 1 | | IDCODE | 001 | Preloads ID Register and places it between TDI and TDO. | 1, 2 | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Forces all RAM output drivers to High-Z. | 1 | | RFU | 011 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. | 1 | | GSI | 101 | GSI private instruction. | 1 | | RFU | 110 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | BYPASS | 111 | Places Bypass Register between TDI and TDO. | 1 | - 1. Instruction codes expressed in binary, MSB on left, LSB on right. - 2. Default instruction automatically loaded at power-up and in test-logic-reset state. ## JTAG Port Recommended Operating Conditions and DC Characteristics | Parameter | Symbol | Min. | Max. | Unit | Notes | |----------------------------------------|-------------------|---------------------------|------------------------|------|-------| | 3.3 V Test Port Input High Voltage | V <sub>IHJ3</sub> | 2.0 | V <sub>DD3</sub> +0.3 | V | 1 | | 3.3 V Test Port Input Low Voltage | V <sub>ILJ3</sub> | -0.3 | 0.8 | V | 1 | | 2.5 V Test Port Input High Voltage | V <sub>IHJ2</sub> | 0.6 * V <sub>DD2</sub> | V <sub>DD2</sub> +0.3 | V | 1 | | 2.5 V Test Port Input Low Voltage | V <sub>ILJ2</sub> | -0.3 | 0.3 * V <sub>DD2</sub> | V | 1 | | TMS, TCK and TDI Input Leakage Current | I <sub>INHJ</sub> | -300 | 1 | uA | 2 | | TMS, TCK and TDI Input Leakage Current | I <sub>INLJ</sub> | -1 | 100 | uA | 3 | | TDO Output Leakage Current | I <sub>OLJ</sub> | -1 | 1 | uA | 4 | | Test Port Output High Voltage | V <sub>OHJ</sub> | 1.7 | _ | V | 5, 6 | | Test Port Output Low Voltage | V <sub>OLJ</sub> | _ | 0.4 | V | 5, 7 | | Test Port Output CMOS High | V <sub>OHJC</sub> | V <sub>DDQ</sub> – 100 mV | _ | V | 5, 8 | | Test Port Output CMOS Low | V <sub>OLJC</sub> | _ | 100 mV | V | 5, 9 | - 1. Input Under/overshoot voltage must be $-2 \text{ V} > \text{Vi} < \text{V}_{DDn} + 2 \text{ V}$ not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tTKC. - $2. \hspace{0.5cm} V_{ILJ} \leq V_{IN} \leq V_{DDn}$ - 3. 0 V $\leq$ V<sub>IN</sub> $\leq$ V<sub>ILJn</sub> 4. Output Disable, V<sub>OUT</sub> = 0 to V<sub>DDn</sub> - 5. The TDO output driver is served by the $V_{\rm DDQ}$ supply. - 6. $I_{OHJ} = -4 \text{ mA}$ - 7. $I_{OLJ} = + 4 \text{ mA}$ - 8. $I_{OHJC} = -100 \text{ uA}$ - 9. $I_{OHJC} = +100 \text{ uA}$ ## **JTAG Port AC Test Conditions** | Parameter | Conditions | |------------------------|------------| | Input high level | 2.3 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | 1.25 V | | Output reference level | 1.25 V | ## Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as as shown unless otherwise noted. ## **JTAG Port Timing Diagram** ## **JTAG Port AC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |-----------------------|--------|-----|-----|------| | TCK Cycle Time | tTKC | 50 | _ | ns | | TCK Low to TDO Valid | tTKQ | _ | 20 | ns | | TCK High Pulse Width | tTKH | 20 | _ | ns | | TCK Low Pulse Width | tTKL | 20 | _ | ns | | TDI & TMS Set Up Time | tTS | 10 | _ | ns | | TDI & TMS Hold Time | tTH | 10 | _ | ns | ## GS842Z18/36A Boundary Scan Chain Order | Order | x36 | x18 | Bump | | | |--------|-----|-----|------|-----|--| | Oldel | λου | | x36 | x18 | | | 1(TBD) | | | | | | **Output Driver Characteristics** # **TBD** ## Package Dimensions—119-Bump BGA Top View **Bottom View** Side View ## Package Dimensions—119-Pin BGA | Symbol | Description | Min. | Nom. | Max | |--------|----------------------------------|------|-------|------| | Α | Width | 13.8 | 14.0 | 14.2 | | В | Length | 21.8 | 22.0 | 22.2 | | С | Package Height (including ball) | - | | 2.40 | | D | Ball Size | 0.60 | 0.75 | 0.90 | | E | Ball Height | 0.50 | 0.60 | 0.70 | | F | Package Height (excluding balls) | | 1.46 | 1.70 | | G | Width between Balls | | 1.27 | | | K | Package Height above board | 0.80 | 0.90 | 1.00 | | N | Cut-out Package Width | | 12.00 | | | Р | Foot Length | | 19.50 | | | R | Width of package between balls | | 7.62 | | | S | Length of package between balls | | 20.32 | | | Т | Variance of Ball Height | | 0.15 | | Unit: mm BPR 1999.05.18 ## Ordering Information—GSI NBT Synchronous SRAM | Org | Part Number <sup>1</sup> | Туре | Package | Speed <sup>2</sup><br>(MHz/ns) | T <sub>A</sub> <sup>3</sup> | Status | |-----------|--------------------------|---------------------------|---------|--------------------------------|-----------------------------|--------| | 256K x 18 | GS842Z18AB-200 | NBT Pipeline/Flow Through | BGA | 200/7.5 | С | | | 256K x 18 | GS842Z18AB-180 | NBT Pipeline/Flow Through | BGA | 180/8 | С | | | 256K x 18 | GS842Z18AB-166 | NBT Pipeline/Flow Through | BGA | 166/8.5 | С | | | 256K x 18 | GS842Z18AB-150 | NBT Pipeline/Flow Through | BGA | 150/10 | С | | | 256K x 18 | GS842Z18AB-100 | NBT Pipeline/Flow Through | BGA | 100/12 | С | | | 128K x 36 | GS842Z36AB-200 | NBT Pipeline/Flow Through | BGA | 200/7.5 | С | | | 128K x 36 | GS842Z36AB-180 | NBT Pipeline/Flow Through | BGA | 180/8 | С | | | 128K x 36 | GS842Z36AB-166 | NBT Pipeline/Flow Through | BGA | 166/8.5 | С | | | 128K x 36 | GS842Z36AB-150 | NBT Pipeline/Flow Through | BGA | 150/10 | С | | | 128K x 36 | GS842Z36AB-100 | NBT Pipeline/Flow Through | BGA | 100/12 | С | | | 256K x 18 | GS842Z18AB-2001I | NBT Pipeline/Flow Through | BGA | 200/7.5 | I | | | 256K x 18 | GS842Z18AB-180I | NBT Pipeline/Flow Through | BGA | 180/8 | I | | | 256K x 18 | GS842Z18AB-166I | NBT Pipeline/Flow Through | BGA | 166/8.5 | I | | | 256K x 18 | GS842Z18AB-150I | NBT Pipeline/Flow Through | BGA | 150/10 | I | | | 256K x 18 | GS842Z18AB-100I | NBT Pipeline/Flow Through | BGA | 100/12 | I | | | 128K x 36 | GS842Z36AB-200I | NBT Pipeline/Flow Through | BGA | 200/7.5 | I | | | 128K x 36 | GS842Z36AB-180I | NBT Pipeline/Flow Through | BGA | 180/8 | I | | | 128K x 36 | GS842Z36AB-166I | NBT Pipeline/Flow Through | BGA | 166/8.5 | I | | | 128K x 36 | GS842Z36AB-150I | NBT Pipeline/Flow Through | BGA | 150/10 | I | | | 128K x 36 | GS842Z36AB-100I | NBT Pipeline/Flow Through | BGA | 100/12 | I | | - 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS842Z36AB-100IT. - 2. The speed column indicates the cycle frequency (MHz) of the device in Pipeline mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow Through mode-selectable by the user. - 3. $T_A = C = Commercial Temperature Range. T_A = I = Industrial Temperature Range.$ - 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (<a href="www.gsitechnology.com">www.gsitechnology.com</a>) for a complete listing of current offerings ## 4Mb Synchronous NBT Datasheet Revision History | DS/DateRev. Code: Old;<br>New | Types of Changes<br>Format or Content | Page /Revisions/Reason | |-------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 842Z18A_r1 | | Creation of new datasheet | | 842Z18A_r1;<br>842Z18A_r1_01 | Content | <ul> <li>Updated power numbers in table on page 1 and Operating Currents table</li> <li>Updated pinout for x18</li> <li>Updated Pin Description table</li> <li>Removed ByteSafe references</li> <li>Changed DP and QE to NC</li> <li>Delete PE from entire document (changed to NC)</li> </ul> |