# SYNCHRONOUS ZBL SRAM PIPELINED OUTPUT # 128K x 36 SRAM +3.3V SUPPLY, FULLY REGISTERED 2-BIT BURST COUNTER #### **FEATURES** - Zero Bus Latency, no dead cycles between write and read cycles - Fast clock speed: 143, 133, 117, and 100MHz - Fast access time: 4.0, 4.2, 4.5, 5.0ns - Internally synchronized registered outputs eliminate the need to control OE# - Single 3.3V -5% and +5% power supply VCC - Separate VCCQ for 3.3V or 2.5V I/O - Single R/W# (READ/WRITE) control pin - Positive clock-edge triggered, address, data, and control signal registers for fully pipelined applications - Interleaved or linear 4-word burst capability - Individual byte write (BWa# BWd#) control (may be tied LOW) - CKE# pin to enable clock and suspend operations - Three chip enables for simple depth expansion - SNOOZE MODE for low power standby - Automatic power down - Packaged in a JEDEC standard 100-pin TQFP package # OPTIONS • Timing 4.0ns access/7.0ns cycle 4.2ns access/7.5ns cycle 4.5ns access/8.5ns cycle 5.0ns access/10.0 cycle • Packages #### GENERAL DESCRIPTION 100-pin TQFP The GVT71128ZC36 SRAM is designed to eliminate dead cycles when transitions from READ to WRITE or vice versa. This SRAM is optimized for 100 percent bus utilization and achieves Zero Bus Latency (ZBL). It integrates 131,072x36 SRAM cells with advanced synchronous peripheral circuitry and a 2-bit counter for internal burst operation. The Galvantech Synchronous Burst SRAM family employs high-speed, low power CMOS designs using advanced triple-layer polysilicon, double-layer metal T technology. Each memory cell consists of four transistors and two high valued resistors. All synchronous inputs are gated by registers controlled by a positive-edge-triggered clock input (CLK). The synchronous inputs include all addresses, all data inputs, depth-expansion chip enables (CE#, CE2# and CE2), cycle start input (ADV/LD#), clock enable (CKE#), byte write enables (BWa#, BWb#, BWc# and BWd#), and read-write control (R/W#). Address and control signals are applied to the SRAM during one clock cycle, and two cycles later, its associated data occurs, either read or write. A clock enable (CKE#) pin allows operation of the GVT71128ZC36 to be suspended as long as necessary. All synchronous inputs are ignored when (CKE#) is high and the internal device registers will hold their previous values. There are three chip enable pins (CE#, CE2, CE2#) that allow the user to deselect the device when desired. If any one of these three are not active when ADV/LD# is low, no new memory operation can be initiated and any burst cycle in progress is stopped. However, any pending data transfers (read or write) will be completed. The data bus will be in high impedance state two cycles after chip is deselected or a write cycle is initiated. The GVT71128ZC36 has an on-chip 2-bit burst counter. In the burst mode, the GVT71128ZC36 provides four cycles of data for a single address presented to the SRAM. The order of the burst sequence is defined by the MODE input pin. The MODE pin selects between linear and interleaved burst sequence. The ADV/LD# signal is used to load a new external address (ADV/LD#=LOW) or increment the internal burst counter (ADV/LD#=HIGH) Output enable (OE#), snooze enable (ZZ) and burst sequence select (MODE) are the asynchronous signals. OE# can be used to disable the outputs at any given time. ZZ may be tied to LOW if it is not used. The GVT71128ZC36 utilizes high performance high volume 3.3V CMOS process, and is packaged in a JEDEC Standard 14mm x 20mm 100-pin thin plastic quad flatpack (TQFP) for high board density. #### **FUNCTIONAL BLOCK DIAGRAM** **NOTE:** The Functional Block Diagram illustrates simplified device operation. See Truth Table, pin descriptions and timing diagrams for detailed information. #### PIN ASSIGNMENT (Top View) #### PIN DESCRIPTIONS | TQFP PIN S | SYMBOL | TYPE | DESCRIPTIO N | |---------------------------------------------------------------------------------|---------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 37,<br>36,<br>32, 33, 34, 35, 44,<br>45, 46, 47, 48, 49,<br>50, 81, 82, 99, 100 | SA0,<br>SA1,<br>SA | Input-<br>Synchronous | Synchronous Address Inputs: The address register is triggered by a combination of the rising edge of CLK, ADV/LD# LOW, CKE# LOW and true chip enables. SA0 and SA1 are the two least significant bits of the address field and set the internal burst counter if burst cycle is initiated. | | 93,<br>94,<br>95,<br>96 | BWa#,<br>BWb#,<br>BWc#,<br>BWd# | Input-<br>Synchronous | Synchronous Byte Write Enables: Each 9-bit byte has its own active low byte write enable. On load write cycles (when R/W# and ADV/LD# are sampled LOW), the appropriate byte write signal (BWx#) must be valid. The byte write signal must also be valid on each cycle of a burst write. Byte write signals are ignored when R/W# is sampled high. The appropriate byte(s) of data are written into the device two cycles later. BWa# controls DQa and DQPa pins; BWb# controls DQb and DQPb pins; BWc# controls DQc and DQPc pins; BWd# controls DQd and DQPd pins. BWx# can all be tied LOW if always doing write to the entire 36-bit word. | | 87 | CKE# | Input-<br>Synchronous | Synchronous Clock Enable Input: When CKE# is sampled HIGH, all other synchronous inputs, including clock are ignored and outputs remain unchanged. The effect of CKE# sampled HIGH on the device outputs is as if the low to high clock transition did not occur. For normal operation, CKE# must be sampled LOW at rising edge of clock. | | 88 | R/W# | Input-<br>Synchronous | Read Write: R/W# signal is a synchronous input that identifies whether the current loaded cycle and the subsequent burst cycles initiated by ADV/LD# is a Read or Write operation. The data bus activity for the current cycle takes place two clock cycles later. | #### PIN DESCRIPTIONS (continued) | TQFP PIN S | SYMBOL | TYPE | DESCRIPTIO N | |----------------------------------------------------------------------------------------------|---------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 89 | CLK | Input-<br>Synchronous | Clock: This is the clock input to GVT71128ZC36. Except for OE#, ZZ and MODE, all timing references for the device are made with respect to the rising edge of CLK. | | 98, 92 | CE#, CE2# | Input-<br>Synchronous | Synchronous Active Low Chip Enable: CE# and CE2# are used with CE2 to enable the GVT71128ZC36. CE# or CE2# sampled HIGH or CE2 sampled LOW, along with ADV/LD# LOW at the rising edge of clock, initiates a deselect cycle. The data bus will be HIGH-Z two clock cycles after chip deselect is initiated. | | 97 | CE2 | input-<br>Synchronous | Synchronous Active High Chip enable: CE2 is used with CE# and CE2# to enable the chip. CE2 has inverted polarity but otherwise is identical to CE# and CE2#. | | 86 | OE# | Input | Asynchronous Output Enable: OE# must be LOW to read data. When OE# is HIGH, the I/O pins are in high impedance state. OE# does not need to be actively controlled for read and write cycles. In normal operation, OE# can be tied LOW. | | 85 | ADV/LD# | Input-<br>Synchronous | Advance/Load: ADV/LD# is a synchronous input that is used to load the internal registers with new address and control signals when it is sampled LOW at the rising edge of clock with the chip is selected. When ADV/LD# is sampled HIGH, then the internal burst counter is advanced for any burst that was in progress. The external addresses and R/W# are ignored when ADV/LD# is sampled HIGH. | | 31 | MODE | Input-<br>Static | Burst Mode: When MODE is HIGH or NC, the interleaved burst sequence is selected. When MODE is LOW, the linear burst sequence is selected. MODE is a static DC input. | | 64 | ZZ | Input-<br>Asynchronous | Snooze Enable: This active HIGH input puts the device in low power consumption standby mode. For normal operation, this input has to be either LOW or NC. | | 52, 53, 56-59, 62, 63<br>68, 69, 72-75, 78, 79<br>2, 3, 6-9, 12, 13<br>18, 19, 22-25, 28, 29 | DQa<br>DQb<br>DQc<br>DQd | Input/<br>Output | Data Inputs/Outputs: Both the data input path and data output path are registered and triggered by the rising edge of CLK. Byte "a" is DQa pins; Byte "b" is DQb pins; Byte "c" is DQc pins; Byte "d" is DQd pins. | | 51, 80, 1, 30 | DQPa, DQPb,<br>DQPc, DQPd | Input/<br>Output | Parity Inputs/Outputs: Both the data input path and data output path are registered and triggered by the rising edge of CLK. DQPa is parity bit for Byte "a"; DQPb is parity bit for Byte "b"; DQPc is parity bit for Byte "c"; DQPd is parity bit for Byte "d". | | 14, 15, 16, 41, 65, 66, 91 | VCC | Supply | Power Supply: +3.3V -5% and +5%. | | 5, 10, 17, 21, 26, 40, 55,<br>60, 67, 71, 76, 90 | VSS | Ground | Ground: GND. | | 4, 11, 20, 27, 54, 61, 70,<br>77 | VCCQ | I/O Supply | Output Buffer Supply: +3.3V -0.165V and +0.165V for 3.3V I/O. +2.5V -0.125V and +0.4V for 2.5V I/O. | | 38, 39, 42, 43, 83, 84 | NC | - | No Connect: These signals are not internally connected. | #### INTERLEAVED BURST ADDRESS TABLE (MODE = VCC or NC) | First Address<br>(external) | Second Address<br>(internal) | Third Address<br>(internal) | Fourth Address<br>(internal) <sup>1</sup> | |-----------------------------|------------------------------|-----------------------------|-------------------------------------------| | AA <sub>00</sub> | AA <sub>01</sub> | AA <sub>10</sub> | AA <sub>11</sub> | | AA <sub>01</sub> | AA <sub>00</sub> | AA <sub>11</sub> | AA <sub>10</sub> | | AA <sub>10</sub> | AA <sub>11</sub> | AA <sub>00</sub> | AA <sub>01</sub> | | AA <sub>11</sub> | AA <sub>10</sub> | AA <sub>01</sub> | AA <sub>00</sub> | ## LINEAR BURST ADDRESS TABLE (MODE = VSS) | First Address<br>(external) | Second Address<br>(internal) | Third Address<br>(internal) | Fourth Address<br>(internal) <sup>1</sup> | |-----------------------------|------------------------------|-----------------------------|-------------------------------------------| | AA <sub>00</sub> | AA <sub>01</sub> | AA <sub>10</sub> | AA <sub>11</sub> | | AA <sub>01</sub> | AA <sub>10</sub> | AA <sub>11</sub> | AA <sub>00</sub> | | AA <sub>10</sub> | AA <sub>11</sub> | AA <sub>00</sub> | AA <sub>01</sub> | | AA <sub>11</sub> | AA <sub>00</sub> | AA <sub>01</sub> | AA <sub>10</sub> | #### Note: 1. Upon completion of the Burst sequence, the counter wraps around to its initial state and continues counting. ## PARTIAL TRUTH TABLE FOR READ/WRIT E<sup>1</sup> | FUNCTIO N | R/W# | BWa# | BWb# | BWc# | BWd# | |---------------------------------------|------|------|------|------|------| | Read | Н | Х | Х | Х | Х | | No Write | L | Н | Н | Н | Н | | Write Byte a (DQa, DQPa) <sup>2</sup> | L | L | Н | Н | Н | | Write Byte b (DQb, DQPb) <sup>2</sup> | L | Н | L | Н | Н | | Write Byte c (DQc, DQPc) <sup>2</sup> | L | Н | Н | L | Н | | Write Byte d (DQd, DQPd) <sup>2</sup> | L | Н | Н | Н | L | | Write all bytes | L | L | L | L | L | #### Note:1 - 1. L means logic LOW. H means logic HIGH. X means "Don't Care." - 2. Multiple bytes may be selected during the same cycle. #### FUNCTIONAL TIMING DIAGRAM - 1. This assumes that CKE#, CE#, CE2 and CE2# are all True. - 2. All addresses, control and data-in are only required to meet set-up and hold time with respect to the rising edge of clock. Data out is valid after a clock-to-data delay from the rising edge of clock. ## TRUTH TABLE<sup>(1-9)</sup> | OPERATIO N | PREVIOUS<br>CYCLE | ADDRESS<br>USED | R/W# | ADV/LD# | CE# | CKE# | BWx# | OE# | DQ<br>(2 cycles later) | NOTES | |---------------------------------|-------------------|-----------------|------|---------|-----|------|------|-----|------------------------|--------| | DESELECT CYCLE | Х | Х | Х | L | Н | L | Х | Х | High-Z | | | CONTINUE<br>DESELECT/NOP | DESELECT | Х | Х | Н | Х | L | Х | Х | High-Z | 10 | | READ CYCLE<br>(BEGIN BURST) | Х | External | Н | L | L | L | Х | Х | Q | | | READ CYCLE<br>(CONTINUE BURST) | READ | Next | Х | Н | Х | L | Х | Х | Q | 10 | | DUMMY READ<br>(BEGIN BURST) | Х | External | Н | L | L | L | Х | Н | High-Z | 11 | | DUMMY READ<br>(CONTINUE BURST) | READ | Next | Х | Н | Х | L | Х | Н | High-Z | 10, 11 | | WRITE CYCLE<br>(BEGIN BURST) | Х | External | L | L | L | L | L | Х | D | | | WRITE CYCLE<br>(CONTINUE BURST) | WRITE | Next | Х | Н | Х | L | L | Х | D | 10 | | ABORT WRITE<br>(BEGIN BURST) | Х | External | L | L | L | L, | Н | Х | High-Z | 11 | | ABORT WRITE<br>(CONTINUE BURST) | WRITE | Next | Х | Н | Х | L | Н | Х | High-Z | 10, 11 | | IGNORE CLOCK<br>EDGE /NOP | X | Х | Х | Н | Х | Н | Х | Х | - | 12 | - 1. L means logic LOW. H means logic HIGH. X means "Don't Care." High-Z means HIGH IMPEDANCE. BWx# = L means [BWa#\*BWb#\*BWc#\*BWd#] equals LOW. BWx# = H means [BWa#\*BWb#\*BWc#\*BWd#] equals HIGH - 2. CE# equals H means CE# and CE2# are LOW along with CE2 being HIGH. CE# equals L means CE# or CE2# is HIGH or CE2 is LOW. CE# equals X means CE#, CE2# and CE2 are "Don't Care." - 3. BWa# enables WRITE to byte "a" (DQa and DQPa pins). BWb# enables WRITE to byte "b" (DQb and DQPb pins). BWc# enables WRITE to byte "c" (DQc and DQPc pins). BWd# enables WRITE to byte "d" (DQd and DQPd pins). - 4. The device is not in SNOOZE MODE, i.e. the ZZ pin is LOW. - 5. During SNOOZE MODE, the ZZ pin is HIGH and all the address pins and control pins are "Don't Care." The SNOOZE MODE can only be entered 2 cycles after the WRITE cycle, otherwise the WRITE cycle may not be completed - 6. All inputs, except OE#, ZZ and MODE pins, must meet setup time and hold time specification against the clock (CLK) LOW-to-HIGH transition edge. - 7. OE# may be tied to LOW for all the operation. This device automatically turns off the output driver during WRITE cycle. - 8. Device outputs are ensured to be in High-Z during device power-up - 9. This device contains a 2-bit burst counter. The address counter is incremented for all CONTINUE BURST cycles. Address wraps to the initial address every fourth burst cycle. - 10. CONTINUE BURST cycles, whether READ or WRITE, use the same control signals. The type of cycle performed, READ or WRITE, depends upon the R/W# control signal at the BEGIN BURST cycle. A CONTINUE DESELECT cycle can only be entered if a DESELECT cycle is executed first. - 11. DUMMY READ and ABORT WRITE cycles can be entered to setup subsequent READ or WRITE cycles or to increment the burst counter. - 12. When an IGNORE CLOCK EDGE cycle enters, the output data (Q) will remain the same if the previous cycle is READ cycle or remain High-Z if the previous cycle is WRITE or DESELECT cycle. # GALVANTECH, INC. ## GVT71128ZC36 128K X 36 PIPELINED ZBL SRAM #### **ABSOLUTE MAXIMUM RATINGS \*** | Voltage on VCC Supply Relative t | o VSS0.5V to +4.6V | |----------------------------------|--------------------| | V <sub>IN</sub> | 0.5V to VCC+0.5V | | Storage Temperature (plastic) | 55°C to +125° | | Junction Temperature | +125° | | Power Dissipation | 2.0W | | Short Circuit Output Current | 50mA | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability ## DC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITION S $(0^{\circ}\text{C} \le \text{T}_a \le 70^{\circ}\text{C}; \text{VCC} = 3.3\text{V} - 5\% \text{ and } +5\% \text{ unless otherwise noted})$ | DESCRIPTIO N | CONDITION S | SYMBOL | MIN | MAX | UNITS | NOTES | |--------------------------------------|-------------------------------------------------|-----------------|-------|---------|-------|-------| | Input High (Logic 1) Voltage | Data Inputs (DQxx) | $V_{IHD}$ | 2.0 | VCC+0.3 | V | 1,2 | | | All Other Inputs | $V_{IH}$ | 2.0 | 4.6 | V | 1,2 | | Input Low (Logic 0) Voltage | | V <sub>II</sub> | -0.5 | 0.8 | V | 1, 2 | | Input Leakage Current | $0V \le V_{IN} \le VCC$ | IL <sub>I</sub> | - | 5 | uA | | | MODE and ZZ Input Leakage<br>Current | $0V \le V_{IN} \le VCC$ | IL <sub>I</sub> | - | 30 | uA | 6 | | Output Leakage Current | Output(s) disabled, 0V ≤ V <sub>OUT</sub> ≤ VCC | ILO | - | 5 | uA | | | Output High Voltage | I <sub>OH</sub> = -5.0mA for 3.3V I/O | V <sub>OH</sub> | 2.4 | | V | 1 | | | I <sub>OH</sub> = -1.0mA for 2.5V I/O | | 2.0 | | V | 1 | | Output Low Voltage | I <sub>OL</sub> = 8.0mA | V <sub>OL</sub> | | 0.4 | V | 1 | | Supply Voltage | | VCC | 3.135 | 3.465 | V | 1 | | I/O Supply Voltage | 3.3V I/O | VCCQ | 3.135 | 3.465 | V | 1 | | | 2.5V I/O | | 2.4 | 2.9 | V | 1 | | DESCRIPTIO N | CONDITIONS | SYM | TYP | -4 | -5 | -6 | -7 | UNITS | NOTES | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|-----|-----|-------|------------| | Power Supply<br>Current: Operating | Device selected; all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ; cycle time $\geq$ $^t$ KC MIN; VCC = MAX; outputs open, ADV/LD# = X, f = $f_{MAX}^2$ | Icc | 150 | 400 | 380 | 350 | 300 | mA | 3, 4, 5, 7 | | CMOS Standby | Device deselected; VCC = MAX;<br>all inputs ≤ VSS +0.2 or ≥VCC -0.2;<br>all inputs static; CLK frequency = 0 | I <sub>SB2</sub> | 5 | 10 | 10 | 10 | 10 | mA | 4, 5, 7 | | TTL Standby | Device deselected; all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ; all inputs static; VCC = MAX; CLK frequency = 0 | I <sub>SB3</sub> | 20 | 40 | 40 | 40 | 40 | mA | 4, 5, 7 | | Clock Running | Device deselected;<br>all inputs $\leq V_{IL}$ or $\geq V_{IH}$ ; VCC = MAX;<br>CLK cycle time $\geq$ <sup>t</sup> KC MIN | I <sub>SB4</sub> | 50 | 95 | 85 | 80 | 70 | mA | 4, 5, 7 | - All voltages referenced to VSS (GND). - $\begin{array}{ll} \text{2. Overshoot:} & V_{IH} \leq +6.0 \text{V for } t \leq {}^t\!\! \text{KC /2} \\ \text{Undershoot:} & V_{IL} \leq -2.0 \text{V for } t \leq {}^t\!\! \text{KC /2.} \\ \end{array}$ - 3. I<sub>cc</sub> is given with no output current. I<sub>cc</sub> increases with greater output loading and faster cycle times - "Device Deselected" means the device is in POWER -DOWN mode as defined in the truth table. "Device Selected" means the device is active. - 5. Typical values are measured at 3.3V, 25°C and 20ns cycle time. - 6. MODE pin has an internal pull-up and ZZ pin has an internal pull-down. These two pins exhibit an input leakage current of 430 µA. - 7. At $f = f_{MAX}$ , inputs are cycling at the maximum frequency of read cycles of $1t_{CYC}$ ; f = 0 means no input lines are changing #### AC ELECTRICAL CHARACTERISTICS (Note 2) ( $0^{\circ}$ C $\leq T_A \leq 70^{\circ}$ C; VCC = 3.3V -5% and +5%) | DESCRIPTIO N | | | 4<br>MHz | | 5<br>MHz | | 6<br>MHz | | 7<br>MHz | | | |---------------------------|-------------------|-----|----------|-----|----------|-----|----------|-----|----------|-------|---------| | | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | | | | | | | | | | Clock cycle time | t <sub>KC</sub> | 7.0 | | 7.5 | | 8.5 | | 10 | | ns | | | Clock HIGH time | t <sub>K</sub> H | 2.0 | | 2.2 | | 3.4 | | 3.5 | | ns | | | Clock LOW time | <sup>t</sup> KL | 2.0 | | 2.2 | | 3.4 | | 3.5 | | ns | | | Output Times | | | | | | | | | | | | | Clock to output valid | <sup>t</sup> KQ | | 4.0 | | 4.2 | | 4.5 | | 5.0 | ns | | | Clock to output invalid | <sup>t</sup> KQX | 1.5 | | 1.5 | | 1.5 | | 1.5 | | ns | | | Clock to output in Low-Z | <sup>t</sup> KQLZ | 1.5 | | 1.5 | | 1.5 | | 1.5 | | ns | 1, 3, 4 | | Clock to output in High-Z | <sup>t</sup> KQHZ | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | ns | 1, 3, 4 | | OE to output valid | <sup>t</sup> OEQ | | 4.0 | | 4.2 | | 4.5 | | 5.0 | ns | | | OE to output in Low-Z | <sup>t</sup> OELZ | 0 | | 0 | | 0 | | 0 | | ns | 1, 3, 4 | | OE to output in High-Z | <sup>t</sup> OEHZ | | 4 | | 5 | | 6 | | 6 | ns | 1, 3, 4 | | Setup Times | | | | | | | | | | | | | Address and Controls | <sup>t</sup> S | 2.0 | | 2.0 | | 2.0 | | 2.2 | | ns | 5 | | Data In | <sup>t</sup> SD | 1.7 | | 1.7 | | 1.7 | | 2.0 | | ns | 5 | | Hold Times | | | | | | | | | | | | | Address and Controls | <sup>t</sup> H | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 5 | | Data In | tHD | 0.5 | | 0.5 | | 0.5 | | 0.5 | | ns | 5 | #### **CAPACITANCE** | DESCRIPTIO N | CONDITION S | SYMBOL | ТҮР | MAX | UNITS | NOTES | |-------------------------------|---------------------------------|----------------|-----|-----|-------|-------| | Input Capacitance | $T_A = 25^{\circ}C$ ; f = 1 MHz | C <sub>I</sub> | 4 | 4 | pF | 1 | | Input/Output Capacitance (DQ) | VCC = 3.3V | Co | 7 | 6.5 | pF | 1 | #### THERMAL CONSIDERATIO N | DESCRIPTIO N | CONDITION S | SYMBOL | TQFP TY P | UNITS | NOTES | |------------------------------------------|-------------------------------|---------------|-----------|-------|-------| | Thermal Resistance - Junction to Ambient | Still air, soldered on 4.25 x | $\Theta_{JA}$ | 25 | °C/W | | | Thermal Resistance - Junction to Case | 1.125 inch 4-layer PCB | $\Theta_{JC}$ | 9 | °C/W | | - 1. This parameter is sampled. - 2. Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted - 3. Output loading is specified with CL=5pF as in Fig. 2 - At any given temperature and voltage condition, tkQHZ is less than tkQLZ and toEHZ is less than toELZ. - 5. This is a synchronous device. All synchronous inputs must meet specified setup and hold time, except for "don't care" as defined the truth table. - 6. Capacitance derating applies to capacitance different from theload capacitance shown in Fig. 1. #### AC TEST CONDITIONS | Input pulse levels | 0V to 3V | |-------------------------------|---------------------| | Input slew rate | 1.0V/ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Output load | See Figures 1 and 2 | #### **OUTPUT LOADS** Fig. 1 OUTPUT LOAD EQUIVALENT Fig. 2 OUTPUT LOAD EQUIVALENT - Q(A<sub>1</sub>) represents the first output from the external address A<sub>1</sub>. Q(A<sub>2</sub>) represents the first output from the external address A<sub>2</sub>; Q(A<sub>2</sub>+1) represents the next output data in the burst sequence of the base address A<sub>2</sub>, etc. where address bits SA0 and SA1 are advancing for the four word burst in the sequence defined by the state of the MODE input. - 2. CE2# timing transitions are identical to the CE# signal. For example, when CE# is LOW on this waveform, CE2# is LOW. CE2 timing transitions are identical but inverted to the CE# signal. For example, when CE# is LOW on this waveform, CE2 is HIGH. - 3. Burst ends when new address and control are loaded into the SRAM by sampling ADV/LD# LOW. - 4. R/W# is "Don't Care" when the SRAM is bursting (ADV/LD# sampled HIGH). The nature of the burst access (Read or Write) is fixed by the state of the R/W signal when new address and control are loaded into the SRAM. - 1. D(A<sub>1</sub>) represents the first input to the external address A1. D(A<sub>2</sub>) represents the first input to the external address A<sub>2</sub>; D(A<sub>2</sub>+1) represents the next input data in the burst sequence of the base address A<sub>2</sub>, etc. where address bits SA0 and SA1 are advancing for the four word burst in the sequence defined by the state of the MODE input. - 2. CE2# timing transitions are identical to the CE# signal. For example, when CE# is LOW on this waveform, CE2# is LOW. CE2 timing transitions are identical but inverted to the CE# signal. For example, when CE# is LOW on this waveform, CE2 is HIGH. - 3. Burst ends when new address and control are loaded into the SRAM by sampling ADV/LD# LOW. - 4. R/W# is "Don't Care" when the SRAM is bursting (ADV/LD# sampled HIGH). The nature of the burst access (Read or Write) is fixed by the state of the R/W signal when new address and control are loaded into the SRAM. - 5. Individual Byte Write signals (BWx#) must be valid on all write and burst-write cycles. A write cycle is initiated when R/W# signal is sampled LOW when ADV/LD# is sampled LOW. The byte write information comes in two cycles before the actual data is presented to the SRAM. - 1. Q(A<sub>1</sub>) represents the first output from the external address A<sub>1</sub>. D(A<sub>2</sub>) represents the input data to the SRAM corresponding to address A<sub>2</sub>. - 2. CE2# timing transitions are identical to the CE# signal. For example, when CE# is LOW on this waveform, CE2# is LOW. CE2 timing transitions are identical but inverted to the CE# signal. For example, when CE# is LOW on this waveform, CE2 is HIGH. - 3. Individual Byte Write signals (BWx#) must be valid on all write and burst-write cycles. A write cycle is initiated when R/W# signal is sampled LOW when ADV/LD# is sampled LOW. The byte write information comes in two cycles before the actual data is presented to the SRAM. . #### **CKE# TIMIN G** - 1. Q(A<sub>1</sub>) represents the first output from the external address A<sub>1</sub>. D(A<sub>2</sub>) represents the input data to the SRAM corresponding to address A<sub>2</sub>. - 2. CE2# timing transitions are identical to the CE# signal. For example, when CE# is LOW on this waveform, CE2# is LOW. CE2 timing transitions are identical but inverted to the CE# signal. For example, when CE# is LOW on this waveform, CE2 is HIGH. - 3. CKE# when sampled HIGH on the rising edge of clock will block that L-H transition of the clock from propagating into the SRAM. The part will behave as if the L-H clock transition did not occur. All internal register in the SRAM will retain their previous state. - 4. Individual Byte Write signals (BWx#) must be valid on all write and burst-write cycles. A write cycle is initiated when R/W# signal is sampled LOW when ADV/LD# is sampled LOW. The byte write information comes in two cycles before the actual data is presented to the SRAM. - 1. Q(A<sub>1</sub>) represents the first output from the external address A<sub>1</sub>. D(A<sub>3</sub>) represents the input data to the SRAM corresponding to address A<sub>3</sub>, etc. - 2. CE2# timing transitions are identical to the CE# signal. For example, when CE# is LOW on this waveform, CE2# is LOW. CE2 timing transitions are identical but inverted to the CE# signal. For example, when CE# is LOW on this waveform, CE2 is HIGH. - 3. When either one of the Chip enables (CE#, CE2 or CE2#) is sampled inactive at the rising clock edge, a chip deselect cycle is initiated. The data-bus High-Z two cycles after the initiation of the deselect cycle. This allows for any pending data transfers (reads or writes) to be completed. - 4. Individual Byte Write signals (BWx#) must be valid on all write and burst-write cycles. A write cycle is initiated when R/W# signal is sampled LOW when ADV/LD# is sampled LOW. The byte write information comes in two cycles before the actual data is presented to the SRAM. #### 100 Pin TQFP Package Dimension s # **Ordering Information**